omap_hwmod_44xx_data.c 160 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/i2c-omap.h>
  24. #include <plat-omap/dma-omap.h>
  25. #include <linux/platform_data/spi-omap2-mcspi.h>
  26. #include <linux/platform_data/asoc-ti-mcbsp.h>
  27. #include <plat/dmtimer.h>
  28. #include <plat/iommu.h>
  29. #include "omap_hwmod.h"
  30. #include "omap_hwmod_common_data.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "prm44xx.h"
  34. #include "prm-regbits-44xx.h"
  35. #include "i2c.h"
  36. #include "mmc.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'c2c_target_fw' class
  47. * instance(s): c2c_target_fw
  48. */
  49. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  50. .name = "c2c_target_fw",
  51. };
  52. /* c2c_target_fw */
  53. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  54. .name = "c2c_target_fw",
  55. .class = &omap44xx_c2c_target_fw_hwmod_class,
  56. .clkdm_name = "d2d_clkdm",
  57. .prcm = {
  58. .omap4 = {
  59. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  60. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  61. },
  62. },
  63. };
  64. /*
  65. * 'dmm' class
  66. * instance(s): dmm
  67. */
  68. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  69. .name = "dmm",
  70. };
  71. /* dmm */
  72. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  73. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  74. { .irq = -1 }
  75. };
  76. static struct omap_hwmod omap44xx_dmm_hwmod = {
  77. .name = "dmm",
  78. .class = &omap44xx_dmm_hwmod_class,
  79. .clkdm_name = "l3_emif_clkdm",
  80. .mpu_irqs = omap44xx_dmm_irqs,
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'emif_fw' class
  90. * instance(s): emif_fw
  91. */
  92. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  93. .name = "emif_fw",
  94. };
  95. /* emif_fw */
  96. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  97. .name = "emif_fw",
  98. .class = &omap44xx_emif_fw_hwmod_class,
  99. .clkdm_name = "l3_emif_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  104. },
  105. },
  106. };
  107. /*
  108. * 'l3' class
  109. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  110. */
  111. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  112. .name = "l3",
  113. };
  114. /* l3_instr */
  115. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  116. .name = "l3_instr",
  117. .class = &omap44xx_l3_hwmod_class,
  118. .clkdm_name = "l3_instr_clkdm",
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  123. .modulemode = MODULEMODE_HWCTRL,
  124. },
  125. },
  126. };
  127. /* l3_main_1 */
  128. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  129. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  130. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  131. { .irq = -1 }
  132. };
  133. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  134. .name = "l3_main_1",
  135. .class = &omap44xx_l3_hwmod_class,
  136. .clkdm_name = "l3_1_clkdm",
  137. .mpu_irqs = omap44xx_l3_main_1_irqs,
  138. .prcm = {
  139. .omap4 = {
  140. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  141. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  142. },
  143. },
  144. };
  145. /* l3_main_2 */
  146. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  147. .name = "l3_main_2",
  148. .class = &omap44xx_l3_hwmod_class,
  149. .clkdm_name = "l3_2_clkdm",
  150. .prcm = {
  151. .omap4 = {
  152. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  153. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  154. },
  155. },
  156. };
  157. /* l3_main_3 */
  158. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  159. .name = "l3_main_3",
  160. .class = &omap44xx_l3_hwmod_class,
  161. .clkdm_name = "l3_instr_clkdm",
  162. .prcm = {
  163. .omap4 = {
  164. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  165. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  166. .modulemode = MODULEMODE_HWCTRL,
  167. },
  168. },
  169. };
  170. /*
  171. * 'l4' class
  172. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  173. */
  174. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  175. .name = "l4",
  176. };
  177. /* l4_abe */
  178. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  179. .name = "l4_abe",
  180. .class = &omap44xx_l4_hwmod_class,
  181. .clkdm_name = "abe_clkdm",
  182. .prcm = {
  183. .omap4 = {
  184. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  185. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  186. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  187. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  188. },
  189. },
  190. };
  191. /* l4_cfg */
  192. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  193. .name = "l4_cfg",
  194. .class = &omap44xx_l4_hwmod_class,
  195. .clkdm_name = "l4_cfg_clkdm",
  196. .prcm = {
  197. .omap4 = {
  198. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  199. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  200. },
  201. },
  202. };
  203. /* l4_per */
  204. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  205. .name = "l4_per",
  206. .class = &omap44xx_l4_hwmod_class,
  207. .clkdm_name = "l4_per_clkdm",
  208. .prcm = {
  209. .omap4 = {
  210. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  211. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  212. },
  213. },
  214. };
  215. /* l4_wkup */
  216. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  217. .name = "l4_wkup",
  218. .class = &omap44xx_l4_hwmod_class,
  219. .clkdm_name = "l4_wkup_clkdm",
  220. .prcm = {
  221. .omap4 = {
  222. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  223. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  224. },
  225. },
  226. };
  227. /*
  228. * 'mpu_bus' class
  229. * instance(s): mpu_private
  230. */
  231. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  232. .name = "mpu_bus",
  233. };
  234. /* mpu_private */
  235. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  236. .name = "mpu_private",
  237. .class = &omap44xx_mpu_bus_hwmod_class,
  238. .clkdm_name = "mpuss_clkdm",
  239. .prcm = {
  240. .omap4 = {
  241. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  242. },
  243. },
  244. };
  245. /*
  246. * 'ocp_wp_noc' class
  247. * instance(s): ocp_wp_noc
  248. */
  249. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  250. .name = "ocp_wp_noc",
  251. };
  252. /* ocp_wp_noc */
  253. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  254. .name = "ocp_wp_noc",
  255. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  256. .clkdm_name = "l3_instr_clkdm",
  257. .prcm = {
  258. .omap4 = {
  259. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  260. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  261. .modulemode = MODULEMODE_HWCTRL,
  262. },
  263. },
  264. };
  265. /*
  266. * Modules omap_hwmod structures
  267. *
  268. * The following IPs are excluded for the moment because:
  269. * - They do not need an explicit SW control using omap_hwmod API.
  270. * - They still need to be validated with the driver
  271. * properly adapted to omap_hwmod / omap_device
  272. *
  273. * usim
  274. */
  275. /*
  276. * 'aess' class
  277. * audio engine sub system
  278. */
  279. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  280. .rev_offs = 0x0000,
  281. .sysc_offs = 0x0010,
  282. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  283. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  284. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  285. MSTANDBY_SMART_WKUP),
  286. .sysc_fields = &omap_hwmod_sysc_type2,
  287. };
  288. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  289. .name = "aess",
  290. .sysc = &omap44xx_aess_sysc,
  291. };
  292. /* aess */
  293. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  294. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  295. { .irq = -1 }
  296. };
  297. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  298. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  299. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  306. { .dma_req = -1 }
  307. };
  308. static struct omap_hwmod omap44xx_aess_hwmod = {
  309. .name = "aess",
  310. .class = &omap44xx_aess_hwmod_class,
  311. .clkdm_name = "abe_clkdm",
  312. .mpu_irqs = omap44xx_aess_irqs,
  313. .sdma_reqs = omap44xx_aess_sdma_reqs,
  314. .main_clk = "aess_fck",
  315. .prcm = {
  316. .omap4 = {
  317. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  318. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  319. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  320. .modulemode = MODULEMODE_SWCTRL,
  321. },
  322. },
  323. };
  324. /*
  325. * 'c2c' class
  326. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  327. * soc
  328. */
  329. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  330. .name = "c2c",
  331. };
  332. /* c2c */
  333. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  334. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  335. { .irq = -1 }
  336. };
  337. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  338. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  339. { .dma_req = -1 }
  340. };
  341. static struct omap_hwmod omap44xx_c2c_hwmod = {
  342. .name = "c2c",
  343. .class = &omap44xx_c2c_hwmod_class,
  344. .clkdm_name = "d2d_clkdm",
  345. .mpu_irqs = omap44xx_c2c_irqs,
  346. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  347. .prcm = {
  348. .omap4 = {
  349. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  350. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  351. },
  352. },
  353. };
  354. /*
  355. * 'counter' class
  356. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  357. */
  358. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  359. .rev_offs = 0x0000,
  360. .sysc_offs = 0x0004,
  361. .sysc_flags = SYSC_HAS_SIDLEMODE,
  362. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  363. .sysc_fields = &omap_hwmod_sysc_type1,
  364. };
  365. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  366. .name = "counter",
  367. .sysc = &omap44xx_counter_sysc,
  368. };
  369. /* counter_32k */
  370. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  371. .name = "counter_32k",
  372. .class = &omap44xx_counter_hwmod_class,
  373. .clkdm_name = "l4_wkup_clkdm",
  374. .flags = HWMOD_SWSUP_SIDLE,
  375. .main_clk = "sys_32k_ck",
  376. .prcm = {
  377. .omap4 = {
  378. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  379. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  380. },
  381. },
  382. };
  383. /*
  384. * 'ctrl_module' class
  385. * attila core control module + core pad control module + wkup pad control
  386. * module + attila wkup control module
  387. */
  388. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  389. .rev_offs = 0x0000,
  390. .sysc_offs = 0x0010,
  391. .sysc_flags = SYSC_HAS_SIDLEMODE,
  392. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  393. SIDLE_SMART_WKUP),
  394. .sysc_fields = &omap_hwmod_sysc_type2,
  395. };
  396. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  397. .name = "ctrl_module",
  398. .sysc = &omap44xx_ctrl_module_sysc,
  399. };
  400. /* ctrl_module_core */
  401. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  402. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  403. { .irq = -1 }
  404. };
  405. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  406. .name = "ctrl_module_core",
  407. .class = &omap44xx_ctrl_module_hwmod_class,
  408. .clkdm_name = "l4_cfg_clkdm",
  409. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  410. .prcm = {
  411. .omap4 = {
  412. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  413. },
  414. },
  415. };
  416. /* ctrl_module_pad_core */
  417. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  418. .name = "ctrl_module_pad_core",
  419. .class = &omap44xx_ctrl_module_hwmod_class,
  420. .clkdm_name = "l4_cfg_clkdm",
  421. .prcm = {
  422. .omap4 = {
  423. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  424. },
  425. },
  426. };
  427. /* ctrl_module_wkup */
  428. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  429. .name = "ctrl_module_wkup",
  430. .class = &omap44xx_ctrl_module_hwmod_class,
  431. .clkdm_name = "l4_wkup_clkdm",
  432. .prcm = {
  433. .omap4 = {
  434. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  435. },
  436. },
  437. };
  438. /* ctrl_module_pad_wkup */
  439. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  440. .name = "ctrl_module_pad_wkup",
  441. .class = &omap44xx_ctrl_module_hwmod_class,
  442. .clkdm_name = "l4_wkup_clkdm",
  443. .prcm = {
  444. .omap4 = {
  445. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  446. },
  447. },
  448. };
  449. /*
  450. * 'debugss' class
  451. * debug and emulation sub system
  452. */
  453. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  454. .name = "debugss",
  455. };
  456. /* debugss */
  457. static struct omap_hwmod omap44xx_debugss_hwmod = {
  458. .name = "debugss",
  459. .class = &omap44xx_debugss_hwmod_class,
  460. .clkdm_name = "emu_sys_clkdm",
  461. .main_clk = "trace_clk_div_ck",
  462. .prcm = {
  463. .omap4 = {
  464. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  465. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  466. },
  467. },
  468. };
  469. /*
  470. * 'dma' class
  471. * dma controller for data exchange between memory to memory (i.e. internal or
  472. * external memory) and gp peripherals to memory or memory to gp peripherals
  473. */
  474. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  475. .rev_offs = 0x0000,
  476. .sysc_offs = 0x002c,
  477. .syss_offs = 0x0028,
  478. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  479. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  480. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  481. SYSS_HAS_RESET_STATUS),
  482. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  483. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  484. .sysc_fields = &omap_hwmod_sysc_type1,
  485. };
  486. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  487. .name = "dma",
  488. .sysc = &omap44xx_dma_sysc,
  489. };
  490. /* dma dev_attr */
  491. static struct omap_dma_dev_attr dma_dev_attr = {
  492. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  493. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  494. .lch_count = 32,
  495. };
  496. /* dma_system */
  497. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  498. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  499. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  502. { .irq = -1 }
  503. };
  504. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  505. .name = "dma_system",
  506. .class = &omap44xx_dma_hwmod_class,
  507. .clkdm_name = "l3_dma_clkdm",
  508. .mpu_irqs = omap44xx_dma_system_irqs,
  509. .main_clk = "l3_div_ck",
  510. .prcm = {
  511. .omap4 = {
  512. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  513. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  514. },
  515. },
  516. .dev_attr = &dma_dev_attr,
  517. };
  518. /*
  519. * 'dmic' class
  520. * digital microphone controller
  521. */
  522. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  523. .rev_offs = 0x0000,
  524. .sysc_offs = 0x0010,
  525. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  526. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  527. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  528. SIDLE_SMART_WKUP),
  529. .sysc_fields = &omap_hwmod_sysc_type2,
  530. };
  531. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  532. .name = "dmic",
  533. .sysc = &omap44xx_dmic_sysc,
  534. };
  535. /* dmic */
  536. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  537. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  538. { .irq = -1 }
  539. };
  540. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  541. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  542. { .dma_req = -1 }
  543. };
  544. static struct omap_hwmod omap44xx_dmic_hwmod = {
  545. .name = "dmic",
  546. .class = &omap44xx_dmic_hwmod_class,
  547. .clkdm_name = "abe_clkdm",
  548. .mpu_irqs = omap44xx_dmic_irqs,
  549. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  550. .main_clk = "dmic_fck",
  551. .prcm = {
  552. .omap4 = {
  553. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  554. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  555. .modulemode = MODULEMODE_SWCTRL,
  556. },
  557. },
  558. };
  559. /*
  560. * 'dsp' class
  561. * dsp sub-system
  562. */
  563. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  564. .name = "dsp",
  565. };
  566. /* dsp */
  567. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  568. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  569. { .irq = -1 }
  570. };
  571. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  572. { .name = "dsp", .rst_shift = 0 },
  573. };
  574. static struct omap_hwmod omap44xx_dsp_hwmod = {
  575. .name = "dsp",
  576. .class = &omap44xx_dsp_hwmod_class,
  577. .clkdm_name = "tesla_clkdm",
  578. .mpu_irqs = omap44xx_dsp_irqs,
  579. .rst_lines = omap44xx_dsp_resets,
  580. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  581. .main_clk = "dsp_fck",
  582. .prcm = {
  583. .omap4 = {
  584. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  585. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  586. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  587. .modulemode = MODULEMODE_HWCTRL,
  588. },
  589. },
  590. };
  591. /*
  592. * 'dss' class
  593. * display sub-system
  594. */
  595. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  596. .rev_offs = 0x0000,
  597. .syss_offs = 0x0014,
  598. .sysc_flags = SYSS_HAS_RESET_STATUS,
  599. };
  600. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  601. .name = "dss",
  602. .sysc = &omap44xx_dss_sysc,
  603. .reset = omap_dss_reset,
  604. };
  605. /* dss */
  606. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  607. { .role = "sys_clk", .clk = "dss_sys_clk" },
  608. { .role = "tv_clk", .clk = "dss_tv_clk" },
  609. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  610. };
  611. static struct omap_hwmod omap44xx_dss_hwmod = {
  612. .name = "dss_core",
  613. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  614. .class = &omap44xx_dss_hwmod_class,
  615. .clkdm_name = "l3_dss_clkdm",
  616. .main_clk = "dss_dss_clk",
  617. .prcm = {
  618. .omap4 = {
  619. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  620. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  621. },
  622. },
  623. .opt_clks = dss_opt_clks,
  624. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  625. };
  626. /*
  627. * 'dispc' class
  628. * display controller
  629. */
  630. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  631. .rev_offs = 0x0000,
  632. .sysc_offs = 0x0010,
  633. .syss_offs = 0x0014,
  634. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  635. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  636. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  637. SYSS_HAS_RESET_STATUS),
  638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  639. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  640. .sysc_fields = &omap_hwmod_sysc_type1,
  641. };
  642. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  643. .name = "dispc",
  644. .sysc = &omap44xx_dispc_sysc,
  645. };
  646. /* dss_dispc */
  647. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  648. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  649. { .irq = -1 }
  650. };
  651. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  652. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  653. { .dma_req = -1 }
  654. };
  655. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  656. .manager_count = 3,
  657. .has_framedonetv_irq = 1
  658. };
  659. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  660. .name = "dss_dispc",
  661. .class = &omap44xx_dispc_hwmod_class,
  662. .clkdm_name = "l3_dss_clkdm",
  663. .mpu_irqs = omap44xx_dss_dispc_irqs,
  664. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  665. .main_clk = "dss_dss_clk",
  666. .prcm = {
  667. .omap4 = {
  668. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  669. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  670. },
  671. },
  672. .dev_attr = &omap44xx_dss_dispc_dev_attr
  673. };
  674. /*
  675. * 'dsi' class
  676. * display serial interface controller
  677. */
  678. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  679. .rev_offs = 0x0000,
  680. .sysc_offs = 0x0010,
  681. .syss_offs = 0x0014,
  682. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  683. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  684. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  685. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  686. .sysc_fields = &omap_hwmod_sysc_type1,
  687. };
  688. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  689. .name = "dsi",
  690. .sysc = &omap44xx_dsi_sysc,
  691. };
  692. /* dss_dsi1 */
  693. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  694. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  695. { .irq = -1 }
  696. };
  697. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  698. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  699. { .dma_req = -1 }
  700. };
  701. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  702. { .role = "sys_clk", .clk = "dss_sys_clk" },
  703. };
  704. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  705. .name = "dss_dsi1",
  706. .class = &omap44xx_dsi_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  709. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  710. .main_clk = "dss_dss_clk",
  711. .prcm = {
  712. .omap4 = {
  713. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  714. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  715. },
  716. },
  717. .opt_clks = dss_dsi1_opt_clks,
  718. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  719. };
  720. /* dss_dsi2 */
  721. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  722. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  723. { .irq = -1 }
  724. };
  725. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  726. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  727. { .dma_req = -1 }
  728. };
  729. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  730. { .role = "sys_clk", .clk = "dss_sys_clk" },
  731. };
  732. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  733. .name = "dss_dsi2",
  734. .class = &omap44xx_dsi_hwmod_class,
  735. .clkdm_name = "l3_dss_clkdm",
  736. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  737. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  738. .main_clk = "dss_dss_clk",
  739. .prcm = {
  740. .omap4 = {
  741. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  742. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  743. },
  744. },
  745. .opt_clks = dss_dsi2_opt_clks,
  746. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  747. };
  748. /*
  749. * 'hdmi' class
  750. * hdmi controller
  751. */
  752. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  753. .rev_offs = 0x0000,
  754. .sysc_offs = 0x0010,
  755. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  756. SYSC_HAS_SOFTRESET),
  757. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  758. SIDLE_SMART_WKUP),
  759. .sysc_fields = &omap_hwmod_sysc_type2,
  760. };
  761. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  762. .name = "hdmi",
  763. .sysc = &omap44xx_hdmi_sysc,
  764. };
  765. /* dss_hdmi */
  766. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  767. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  768. { .irq = -1 }
  769. };
  770. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  771. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  772. { .dma_req = -1 }
  773. };
  774. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  775. { .role = "sys_clk", .clk = "dss_sys_clk" },
  776. };
  777. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  778. .name = "dss_hdmi",
  779. .class = &omap44xx_hdmi_hwmod_class,
  780. .clkdm_name = "l3_dss_clkdm",
  781. /*
  782. * HDMI audio requires to use no-idle mode. Hence,
  783. * set idle mode by software.
  784. */
  785. .flags = HWMOD_SWSUP_SIDLE,
  786. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  787. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  788. .main_clk = "dss_48mhz_clk",
  789. .prcm = {
  790. .omap4 = {
  791. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  792. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  793. },
  794. },
  795. .opt_clks = dss_hdmi_opt_clks,
  796. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  797. };
  798. /*
  799. * 'rfbi' class
  800. * remote frame buffer interface
  801. */
  802. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  803. .rev_offs = 0x0000,
  804. .sysc_offs = 0x0010,
  805. .syss_offs = 0x0014,
  806. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  807. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  808. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  809. .sysc_fields = &omap_hwmod_sysc_type1,
  810. };
  811. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  812. .name = "rfbi",
  813. .sysc = &omap44xx_rfbi_sysc,
  814. };
  815. /* dss_rfbi */
  816. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  817. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  818. { .dma_req = -1 }
  819. };
  820. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  821. { .role = "ick", .clk = "dss_fck" },
  822. };
  823. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  824. .name = "dss_rfbi",
  825. .class = &omap44xx_rfbi_hwmod_class,
  826. .clkdm_name = "l3_dss_clkdm",
  827. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  828. .main_clk = "dss_dss_clk",
  829. .prcm = {
  830. .omap4 = {
  831. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  832. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  833. },
  834. },
  835. .opt_clks = dss_rfbi_opt_clks,
  836. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  837. };
  838. /*
  839. * 'venc' class
  840. * video encoder
  841. */
  842. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  843. .name = "venc",
  844. };
  845. /* dss_venc */
  846. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  847. .name = "dss_venc",
  848. .class = &omap44xx_venc_hwmod_class,
  849. .clkdm_name = "l3_dss_clkdm",
  850. .main_clk = "dss_tv_clk",
  851. .prcm = {
  852. .omap4 = {
  853. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  854. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  855. },
  856. },
  857. };
  858. /*
  859. * 'elm' class
  860. * bch error location module
  861. */
  862. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  863. .rev_offs = 0x0000,
  864. .sysc_offs = 0x0010,
  865. .syss_offs = 0x0014,
  866. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  867. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  868. SYSS_HAS_RESET_STATUS),
  869. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  870. .sysc_fields = &omap_hwmod_sysc_type1,
  871. };
  872. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  873. .name = "elm",
  874. .sysc = &omap44xx_elm_sysc,
  875. };
  876. /* elm */
  877. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  878. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  879. { .irq = -1 }
  880. };
  881. static struct omap_hwmod omap44xx_elm_hwmod = {
  882. .name = "elm",
  883. .class = &omap44xx_elm_hwmod_class,
  884. .clkdm_name = "l4_per_clkdm",
  885. .mpu_irqs = omap44xx_elm_irqs,
  886. .prcm = {
  887. .omap4 = {
  888. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  889. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  890. },
  891. },
  892. };
  893. /*
  894. * 'emif' class
  895. * external memory interface no1
  896. */
  897. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  898. .rev_offs = 0x0000,
  899. };
  900. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  901. .name = "emif",
  902. .sysc = &omap44xx_emif_sysc,
  903. };
  904. /* emif1 */
  905. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  906. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  907. { .irq = -1 }
  908. };
  909. static struct omap_hwmod omap44xx_emif1_hwmod = {
  910. .name = "emif1",
  911. .class = &omap44xx_emif_hwmod_class,
  912. .clkdm_name = "l3_emif_clkdm",
  913. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  914. .mpu_irqs = omap44xx_emif1_irqs,
  915. .main_clk = "ddrphy_ck",
  916. .prcm = {
  917. .omap4 = {
  918. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  919. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  920. .modulemode = MODULEMODE_HWCTRL,
  921. },
  922. },
  923. };
  924. /* emif2 */
  925. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  926. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  927. { .irq = -1 }
  928. };
  929. static struct omap_hwmod omap44xx_emif2_hwmod = {
  930. .name = "emif2",
  931. .class = &omap44xx_emif_hwmod_class,
  932. .clkdm_name = "l3_emif_clkdm",
  933. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  934. .mpu_irqs = omap44xx_emif2_irqs,
  935. .main_clk = "ddrphy_ck",
  936. .prcm = {
  937. .omap4 = {
  938. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  939. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  940. .modulemode = MODULEMODE_HWCTRL,
  941. },
  942. },
  943. };
  944. /*
  945. * 'fdif' class
  946. * face detection hw accelerator module
  947. */
  948. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  949. .rev_offs = 0x0000,
  950. .sysc_offs = 0x0010,
  951. /*
  952. * FDIF needs 100 OCP clk cycles delay after a softreset before
  953. * accessing sysconfig again.
  954. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  955. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  956. *
  957. * TODO: Indicate errata when available.
  958. */
  959. .srst_udelay = 2,
  960. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  961. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  962. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  963. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  964. .sysc_fields = &omap_hwmod_sysc_type2,
  965. };
  966. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  967. .name = "fdif",
  968. .sysc = &omap44xx_fdif_sysc,
  969. };
  970. /* fdif */
  971. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  972. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  973. { .irq = -1 }
  974. };
  975. static struct omap_hwmod omap44xx_fdif_hwmod = {
  976. .name = "fdif",
  977. .class = &omap44xx_fdif_hwmod_class,
  978. .clkdm_name = "iss_clkdm",
  979. .mpu_irqs = omap44xx_fdif_irqs,
  980. .main_clk = "fdif_fck",
  981. .prcm = {
  982. .omap4 = {
  983. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  984. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  985. .modulemode = MODULEMODE_SWCTRL,
  986. },
  987. },
  988. };
  989. /*
  990. * 'gpio' class
  991. * general purpose io module
  992. */
  993. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  994. .rev_offs = 0x0000,
  995. .sysc_offs = 0x0010,
  996. .syss_offs = 0x0114,
  997. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  998. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  999. SYSS_HAS_RESET_STATUS),
  1000. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1001. SIDLE_SMART_WKUP),
  1002. .sysc_fields = &omap_hwmod_sysc_type1,
  1003. };
  1004. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1005. .name = "gpio",
  1006. .sysc = &omap44xx_gpio_sysc,
  1007. .rev = 2,
  1008. };
  1009. /* gpio dev_attr */
  1010. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1011. .bank_width = 32,
  1012. .dbck_flag = true,
  1013. };
  1014. /* gpio1 */
  1015. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1016. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1017. { .irq = -1 }
  1018. };
  1019. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1020. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1021. };
  1022. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1023. .name = "gpio1",
  1024. .class = &omap44xx_gpio_hwmod_class,
  1025. .clkdm_name = "l4_wkup_clkdm",
  1026. .mpu_irqs = omap44xx_gpio1_irqs,
  1027. .main_clk = "gpio1_ick",
  1028. .prcm = {
  1029. .omap4 = {
  1030. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1031. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1032. .modulemode = MODULEMODE_HWCTRL,
  1033. },
  1034. },
  1035. .opt_clks = gpio1_opt_clks,
  1036. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1037. .dev_attr = &gpio_dev_attr,
  1038. };
  1039. /* gpio2 */
  1040. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1041. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1042. { .irq = -1 }
  1043. };
  1044. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1045. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1046. };
  1047. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1048. .name = "gpio2",
  1049. .class = &omap44xx_gpio_hwmod_class,
  1050. .clkdm_name = "l4_per_clkdm",
  1051. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1052. .mpu_irqs = omap44xx_gpio2_irqs,
  1053. .main_clk = "gpio2_ick",
  1054. .prcm = {
  1055. .omap4 = {
  1056. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1057. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1058. .modulemode = MODULEMODE_HWCTRL,
  1059. },
  1060. },
  1061. .opt_clks = gpio2_opt_clks,
  1062. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1063. .dev_attr = &gpio_dev_attr,
  1064. };
  1065. /* gpio3 */
  1066. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1067. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1068. { .irq = -1 }
  1069. };
  1070. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1071. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1072. };
  1073. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1074. .name = "gpio3",
  1075. .class = &omap44xx_gpio_hwmod_class,
  1076. .clkdm_name = "l4_per_clkdm",
  1077. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1078. .mpu_irqs = omap44xx_gpio3_irqs,
  1079. .main_clk = "gpio3_ick",
  1080. .prcm = {
  1081. .omap4 = {
  1082. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1083. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1084. .modulemode = MODULEMODE_HWCTRL,
  1085. },
  1086. },
  1087. .opt_clks = gpio3_opt_clks,
  1088. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1089. .dev_attr = &gpio_dev_attr,
  1090. };
  1091. /* gpio4 */
  1092. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1093. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1094. { .irq = -1 }
  1095. };
  1096. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1097. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1098. };
  1099. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1100. .name = "gpio4",
  1101. .class = &omap44xx_gpio_hwmod_class,
  1102. .clkdm_name = "l4_per_clkdm",
  1103. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1104. .mpu_irqs = omap44xx_gpio4_irqs,
  1105. .main_clk = "gpio4_ick",
  1106. .prcm = {
  1107. .omap4 = {
  1108. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1109. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1110. .modulemode = MODULEMODE_HWCTRL,
  1111. },
  1112. },
  1113. .opt_clks = gpio4_opt_clks,
  1114. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1115. .dev_attr = &gpio_dev_attr,
  1116. };
  1117. /* gpio5 */
  1118. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1119. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1120. { .irq = -1 }
  1121. };
  1122. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1123. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1124. };
  1125. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1126. .name = "gpio5",
  1127. .class = &omap44xx_gpio_hwmod_class,
  1128. .clkdm_name = "l4_per_clkdm",
  1129. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1130. .mpu_irqs = omap44xx_gpio5_irqs,
  1131. .main_clk = "gpio5_ick",
  1132. .prcm = {
  1133. .omap4 = {
  1134. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1135. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1136. .modulemode = MODULEMODE_HWCTRL,
  1137. },
  1138. },
  1139. .opt_clks = gpio5_opt_clks,
  1140. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1141. .dev_attr = &gpio_dev_attr,
  1142. };
  1143. /* gpio6 */
  1144. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1145. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1146. { .irq = -1 }
  1147. };
  1148. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1149. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1150. };
  1151. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1152. .name = "gpio6",
  1153. .class = &omap44xx_gpio_hwmod_class,
  1154. .clkdm_name = "l4_per_clkdm",
  1155. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1156. .mpu_irqs = omap44xx_gpio6_irqs,
  1157. .main_clk = "gpio6_ick",
  1158. .prcm = {
  1159. .omap4 = {
  1160. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1161. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1162. .modulemode = MODULEMODE_HWCTRL,
  1163. },
  1164. },
  1165. .opt_clks = gpio6_opt_clks,
  1166. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1167. .dev_attr = &gpio_dev_attr,
  1168. };
  1169. /*
  1170. * 'gpmc' class
  1171. * general purpose memory controller
  1172. */
  1173. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1174. .rev_offs = 0x0000,
  1175. .sysc_offs = 0x0010,
  1176. .syss_offs = 0x0014,
  1177. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1178. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1179. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1180. .sysc_fields = &omap_hwmod_sysc_type1,
  1181. };
  1182. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1183. .name = "gpmc",
  1184. .sysc = &omap44xx_gpmc_sysc,
  1185. };
  1186. /* gpmc */
  1187. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1188. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1189. { .irq = -1 }
  1190. };
  1191. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1192. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1193. { .dma_req = -1 }
  1194. };
  1195. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1196. .name = "gpmc",
  1197. .class = &omap44xx_gpmc_hwmod_class,
  1198. .clkdm_name = "l3_2_clkdm",
  1199. /*
  1200. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1201. * block. It is not being added due to any known bugs with
  1202. * resetting the GPMC IP block, but rather because any timings
  1203. * set by the bootloader are not being correctly programmed by
  1204. * the kernel from the board file or DT data.
  1205. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1206. */
  1207. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1208. .mpu_irqs = omap44xx_gpmc_irqs,
  1209. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1210. .prcm = {
  1211. .omap4 = {
  1212. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1213. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1214. .modulemode = MODULEMODE_HWCTRL,
  1215. },
  1216. },
  1217. };
  1218. /*
  1219. * 'gpu' class
  1220. * 2d/3d graphics accelerator
  1221. */
  1222. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1223. .rev_offs = 0x1fc00,
  1224. .sysc_offs = 0x1fc10,
  1225. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1226. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1227. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1228. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1229. .sysc_fields = &omap_hwmod_sysc_type2,
  1230. };
  1231. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1232. .name = "gpu",
  1233. .sysc = &omap44xx_gpu_sysc,
  1234. };
  1235. /* gpu */
  1236. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1237. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1238. { .irq = -1 }
  1239. };
  1240. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1241. .name = "gpu",
  1242. .class = &omap44xx_gpu_hwmod_class,
  1243. .clkdm_name = "l3_gfx_clkdm",
  1244. .mpu_irqs = omap44xx_gpu_irqs,
  1245. .main_clk = "gpu_fck",
  1246. .prcm = {
  1247. .omap4 = {
  1248. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1249. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1250. .modulemode = MODULEMODE_SWCTRL,
  1251. },
  1252. },
  1253. };
  1254. /*
  1255. * 'hdq1w' class
  1256. * hdq / 1-wire serial interface controller
  1257. */
  1258. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1259. .rev_offs = 0x0000,
  1260. .sysc_offs = 0x0014,
  1261. .syss_offs = 0x0018,
  1262. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1263. SYSS_HAS_RESET_STATUS),
  1264. .sysc_fields = &omap_hwmod_sysc_type1,
  1265. };
  1266. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1267. .name = "hdq1w",
  1268. .sysc = &omap44xx_hdq1w_sysc,
  1269. };
  1270. /* hdq1w */
  1271. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1272. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1273. { .irq = -1 }
  1274. };
  1275. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1276. .name = "hdq1w",
  1277. .class = &omap44xx_hdq1w_hwmod_class,
  1278. .clkdm_name = "l4_per_clkdm",
  1279. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1280. .mpu_irqs = omap44xx_hdq1w_irqs,
  1281. .main_clk = "hdq1w_fck",
  1282. .prcm = {
  1283. .omap4 = {
  1284. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1285. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1286. .modulemode = MODULEMODE_SWCTRL,
  1287. },
  1288. },
  1289. };
  1290. /*
  1291. * 'hsi' class
  1292. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1293. * serial if)
  1294. */
  1295. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1296. .rev_offs = 0x0000,
  1297. .sysc_offs = 0x0010,
  1298. .syss_offs = 0x0014,
  1299. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1300. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1301. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1302. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1303. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1304. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1305. .sysc_fields = &omap_hwmod_sysc_type1,
  1306. };
  1307. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1308. .name = "hsi",
  1309. .sysc = &omap44xx_hsi_sysc,
  1310. };
  1311. /* hsi */
  1312. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1313. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1314. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1316. { .irq = -1 }
  1317. };
  1318. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1319. .name = "hsi",
  1320. .class = &omap44xx_hsi_hwmod_class,
  1321. .clkdm_name = "l3_init_clkdm",
  1322. .mpu_irqs = omap44xx_hsi_irqs,
  1323. .main_clk = "hsi_fck",
  1324. .prcm = {
  1325. .omap4 = {
  1326. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1327. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1328. .modulemode = MODULEMODE_HWCTRL,
  1329. },
  1330. },
  1331. };
  1332. /*
  1333. * 'i2c' class
  1334. * multimaster high-speed i2c controller
  1335. */
  1336. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1337. .sysc_offs = 0x0010,
  1338. .syss_offs = 0x0090,
  1339. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1340. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1341. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1342. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1343. SIDLE_SMART_WKUP),
  1344. .clockact = CLOCKACT_TEST_ICLK,
  1345. .sysc_fields = &omap_hwmod_sysc_type1,
  1346. };
  1347. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1348. .name = "i2c",
  1349. .sysc = &omap44xx_i2c_sysc,
  1350. .rev = OMAP_I2C_IP_VERSION_2,
  1351. .reset = &omap_i2c_reset,
  1352. };
  1353. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1354. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1355. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1356. };
  1357. /* i2c1 */
  1358. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1359. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1360. { .irq = -1 }
  1361. };
  1362. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1363. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1364. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1365. { .dma_req = -1 }
  1366. };
  1367. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1368. .name = "i2c1",
  1369. .class = &omap44xx_i2c_hwmod_class,
  1370. .clkdm_name = "l4_per_clkdm",
  1371. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1372. .mpu_irqs = omap44xx_i2c1_irqs,
  1373. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1374. .main_clk = "i2c1_fck",
  1375. .prcm = {
  1376. .omap4 = {
  1377. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1378. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1379. .modulemode = MODULEMODE_SWCTRL,
  1380. },
  1381. },
  1382. .dev_attr = &i2c_dev_attr,
  1383. };
  1384. /* i2c2 */
  1385. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1386. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1387. { .irq = -1 }
  1388. };
  1389. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1390. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1391. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1392. { .dma_req = -1 }
  1393. };
  1394. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1395. .name = "i2c2",
  1396. .class = &omap44xx_i2c_hwmod_class,
  1397. .clkdm_name = "l4_per_clkdm",
  1398. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1399. .mpu_irqs = omap44xx_i2c2_irqs,
  1400. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1401. .main_clk = "i2c2_fck",
  1402. .prcm = {
  1403. .omap4 = {
  1404. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1405. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1406. .modulemode = MODULEMODE_SWCTRL,
  1407. },
  1408. },
  1409. .dev_attr = &i2c_dev_attr,
  1410. };
  1411. /* i2c3 */
  1412. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1413. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1414. { .irq = -1 }
  1415. };
  1416. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1417. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1418. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1419. { .dma_req = -1 }
  1420. };
  1421. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1422. .name = "i2c3",
  1423. .class = &omap44xx_i2c_hwmod_class,
  1424. .clkdm_name = "l4_per_clkdm",
  1425. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1426. .mpu_irqs = omap44xx_i2c3_irqs,
  1427. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1428. .main_clk = "i2c3_fck",
  1429. .prcm = {
  1430. .omap4 = {
  1431. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1432. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1433. .modulemode = MODULEMODE_SWCTRL,
  1434. },
  1435. },
  1436. .dev_attr = &i2c_dev_attr,
  1437. };
  1438. /* i2c4 */
  1439. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1440. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1441. { .irq = -1 }
  1442. };
  1443. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1444. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1445. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1446. { .dma_req = -1 }
  1447. };
  1448. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1449. .name = "i2c4",
  1450. .class = &omap44xx_i2c_hwmod_class,
  1451. .clkdm_name = "l4_per_clkdm",
  1452. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1453. .mpu_irqs = omap44xx_i2c4_irqs,
  1454. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1455. .main_clk = "i2c4_fck",
  1456. .prcm = {
  1457. .omap4 = {
  1458. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1459. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1460. .modulemode = MODULEMODE_SWCTRL,
  1461. },
  1462. },
  1463. .dev_attr = &i2c_dev_attr,
  1464. };
  1465. /*
  1466. * 'ipu' class
  1467. * imaging processor unit
  1468. */
  1469. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1470. .name = "ipu",
  1471. };
  1472. /* ipu */
  1473. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1474. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1475. { .irq = -1 }
  1476. };
  1477. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1478. { .name = "cpu0", .rst_shift = 0 },
  1479. { .name = "cpu1", .rst_shift = 1 },
  1480. };
  1481. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1482. .name = "ipu",
  1483. .class = &omap44xx_ipu_hwmod_class,
  1484. .clkdm_name = "ducati_clkdm",
  1485. .mpu_irqs = omap44xx_ipu_irqs,
  1486. .rst_lines = omap44xx_ipu_resets,
  1487. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1488. .main_clk = "ipu_fck",
  1489. .prcm = {
  1490. .omap4 = {
  1491. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1492. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1493. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1494. .modulemode = MODULEMODE_HWCTRL,
  1495. },
  1496. },
  1497. };
  1498. /*
  1499. * 'iss' class
  1500. * external images sensor pixel data processor
  1501. */
  1502. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1503. .rev_offs = 0x0000,
  1504. .sysc_offs = 0x0010,
  1505. /*
  1506. * ISS needs 100 OCP clk cycles delay after a softreset before
  1507. * accessing sysconfig again.
  1508. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1509. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1510. *
  1511. * TODO: Indicate errata when available.
  1512. */
  1513. .srst_udelay = 2,
  1514. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1515. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1516. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1517. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1518. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1519. .sysc_fields = &omap_hwmod_sysc_type2,
  1520. };
  1521. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1522. .name = "iss",
  1523. .sysc = &omap44xx_iss_sysc,
  1524. };
  1525. /* iss */
  1526. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1527. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1528. { .irq = -1 }
  1529. };
  1530. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1531. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1532. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1535. { .dma_req = -1 }
  1536. };
  1537. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1538. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1539. };
  1540. static struct omap_hwmod omap44xx_iss_hwmod = {
  1541. .name = "iss",
  1542. .class = &omap44xx_iss_hwmod_class,
  1543. .clkdm_name = "iss_clkdm",
  1544. .mpu_irqs = omap44xx_iss_irqs,
  1545. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1546. .main_clk = "iss_fck",
  1547. .prcm = {
  1548. .omap4 = {
  1549. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1550. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1551. .modulemode = MODULEMODE_SWCTRL,
  1552. },
  1553. },
  1554. .opt_clks = iss_opt_clks,
  1555. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1556. };
  1557. /*
  1558. * 'iva' class
  1559. * multi-standard video encoder/decoder hardware accelerator
  1560. */
  1561. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1562. .name = "iva",
  1563. };
  1564. /* iva */
  1565. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1566. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1567. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1569. { .irq = -1 }
  1570. };
  1571. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1572. { .name = "seq0", .rst_shift = 0 },
  1573. { .name = "seq1", .rst_shift = 1 },
  1574. { .name = "logic", .rst_shift = 2 },
  1575. };
  1576. static struct omap_hwmod omap44xx_iva_hwmod = {
  1577. .name = "iva",
  1578. .class = &omap44xx_iva_hwmod_class,
  1579. .clkdm_name = "ivahd_clkdm",
  1580. .mpu_irqs = omap44xx_iva_irqs,
  1581. .rst_lines = omap44xx_iva_resets,
  1582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1583. .main_clk = "iva_fck",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1587. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1588. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1589. .modulemode = MODULEMODE_HWCTRL,
  1590. },
  1591. },
  1592. };
  1593. /*
  1594. * 'kbd' class
  1595. * keyboard controller
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .syss_offs = 0x0014,
  1601. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1602. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1603. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1604. SYSS_HAS_RESET_STATUS),
  1605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1606. .sysc_fields = &omap_hwmod_sysc_type1,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1609. .name = "kbd",
  1610. .sysc = &omap44xx_kbd_sysc,
  1611. };
  1612. /* kbd */
  1613. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1614. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1618. .name = "kbd",
  1619. .class = &omap44xx_kbd_hwmod_class,
  1620. .clkdm_name = "l4_wkup_clkdm",
  1621. .mpu_irqs = omap44xx_kbd_irqs,
  1622. .main_clk = "kbd_fck",
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1627. .modulemode = MODULEMODE_SWCTRL,
  1628. },
  1629. },
  1630. };
  1631. /*
  1632. * 'mailbox' class
  1633. * mailbox module allowing communication between the on-chip processors using a
  1634. * queued mailbox-interrupt mechanism.
  1635. */
  1636. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1637. .rev_offs = 0x0000,
  1638. .sysc_offs = 0x0010,
  1639. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1640. SYSC_HAS_SOFTRESET),
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1642. .sysc_fields = &omap_hwmod_sysc_type2,
  1643. };
  1644. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1645. .name = "mailbox",
  1646. .sysc = &omap44xx_mailbox_sysc,
  1647. };
  1648. /* mailbox */
  1649. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1650. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1651. { .irq = -1 }
  1652. };
  1653. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1654. .name = "mailbox",
  1655. .class = &omap44xx_mailbox_hwmod_class,
  1656. .clkdm_name = "l4_cfg_clkdm",
  1657. .mpu_irqs = omap44xx_mailbox_irqs,
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1662. },
  1663. },
  1664. };
  1665. /*
  1666. * 'mcasp' class
  1667. * multi-channel audio serial port controller
  1668. */
  1669. /* The IP is not compliant to type1 / type2 scheme */
  1670. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1671. .sidle_shift = 0,
  1672. };
  1673. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1674. .sysc_offs = 0x0004,
  1675. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1677. SIDLE_SMART_WKUP),
  1678. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1679. };
  1680. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1681. .name = "mcasp",
  1682. .sysc = &omap44xx_mcasp_sysc,
  1683. };
  1684. /* mcasp */
  1685. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1686. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1687. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1688. { .irq = -1 }
  1689. };
  1690. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1691. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1693. { .dma_req = -1 }
  1694. };
  1695. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1696. .name = "mcasp",
  1697. .class = &omap44xx_mcasp_hwmod_class,
  1698. .clkdm_name = "abe_clkdm",
  1699. .mpu_irqs = omap44xx_mcasp_irqs,
  1700. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1701. .main_clk = "mcasp_fck",
  1702. .prcm = {
  1703. .omap4 = {
  1704. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1705. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1706. .modulemode = MODULEMODE_SWCTRL,
  1707. },
  1708. },
  1709. };
  1710. /*
  1711. * 'mcbsp' class
  1712. * multi channel buffered serial port controller
  1713. */
  1714. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1715. .sysc_offs = 0x008c,
  1716. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1718. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1719. .sysc_fields = &omap_hwmod_sysc_type1,
  1720. };
  1721. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1722. .name = "mcbsp",
  1723. .sysc = &omap44xx_mcbsp_sysc,
  1724. .rev = MCBSP_CONFIG_TYPE4,
  1725. };
  1726. /* mcbsp1 */
  1727. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1728. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1729. { .irq = -1 }
  1730. };
  1731. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1732. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1733. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1734. { .dma_req = -1 }
  1735. };
  1736. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1737. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1738. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1739. };
  1740. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1741. .name = "mcbsp1",
  1742. .class = &omap44xx_mcbsp_hwmod_class,
  1743. .clkdm_name = "abe_clkdm",
  1744. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1745. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1746. .main_clk = "mcbsp1_fck",
  1747. .prcm = {
  1748. .omap4 = {
  1749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1750. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1751. .modulemode = MODULEMODE_SWCTRL,
  1752. },
  1753. },
  1754. .opt_clks = mcbsp1_opt_clks,
  1755. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1756. };
  1757. /* mcbsp2 */
  1758. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1759. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1760. { .irq = -1 }
  1761. };
  1762. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1763. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1764. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1765. { .dma_req = -1 }
  1766. };
  1767. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1768. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1769. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1770. };
  1771. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1772. .name = "mcbsp2",
  1773. .class = &omap44xx_mcbsp_hwmod_class,
  1774. .clkdm_name = "abe_clkdm",
  1775. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1776. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1777. .main_clk = "mcbsp2_fck",
  1778. .prcm = {
  1779. .omap4 = {
  1780. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1781. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1782. .modulemode = MODULEMODE_SWCTRL,
  1783. },
  1784. },
  1785. .opt_clks = mcbsp2_opt_clks,
  1786. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1787. };
  1788. /* mcbsp3 */
  1789. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1790. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1791. { .irq = -1 }
  1792. };
  1793. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1794. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1795. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1796. { .dma_req = -1 }
  1797. };
  1798. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1799. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1800. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1801. };
  1802. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1803. .name = "mcbsp3",
  1804. .class = &omap44xx_mcbsp_hwmod_class,
  1805. .clkdm_name = "abe_clkdm",
  1806. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1807. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1808. .main_clk = "mcbsp3_fck",
  1809. .prcm = {
  1810. .omap4 = {
  1811. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1812. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1813. .modulemode = MODULEMODE_SWCTRL,
  1814. },
  1815. },
  1816. .opt_clks = mcbsp3_opt_clks,
  1817. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1818. };
  1819. /* mcbsp4 */
  1820. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1821. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1822. { .irq = -1 }
  1823. };
  1824. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1825. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1826. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1827. { .dma_req = -1 }
  1828. };
  1829. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1830. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1831. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1832. };
  1833. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1834. .name = "mcbsp4",
  1835. .class = &omap44xx_mcbsp_hwmod_class,
  1836. .clkdm_name = "l4_per_clkdm",
  1837. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1838. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1839. .main_clk = "mcbsp4_fck",
  1840. .prcm = {
  1841. .omap4 = {
  1842. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1843. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1844. .modulemode = MODULEMODE_SWCTRL,
  1845. },
  1846. },
  1847. .opt_clks = mcbsp4_opt_clks,
  1848. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1849. };
  1850. /*
  1851. * 'mcpdm' class
  1852. * multi channel pdm controller (proprietary interface with phoenix power
  1853. * ic)
  1854. */
  1855. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1856. .rev_offs = 0x0000,
  1857. .sysc_offs = 0x0010,
  1858. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1859. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1860. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1861. SIDLE_SMART_WKUP),
  1862. .sysc_fields = &omap_hwmod_sysc_type2,
  1863. };
  1864. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1865. .name = "mcpdm",
  1866. .sysc = &omap44xx_mcpdm_sysc,
  1867. };
  1868. /* mcpdm */
  1869. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1870. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1871. { .irq = -1 }
  1872. };
  1873. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1874. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1875. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1876. { .dma_req = -1 }
  1877. };
  1878. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1879. .name = "mcpdm",
  1880. .class = &omap44xx_mcpdm_hwmod_class,
  1881. .clkdm_name = "abe_clkdm",
  1882. .mpu_irqs = omap44xx_mcpdm_irqs,
  1883. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1884. .main_clk = "mcpdm_fck",
  1885. .prcm = {
  1886. .omap4 = {
  1887. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1888. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1889. .modulemode = MODULEMODE_SWCTRL,
  1890. },
  1891. },
  1892. };
  1893. /*
  1894. * 'mcspi' class
  1895. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1896. * bus
  1897. */
  1898. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1899. .rev_offs = 0x0000,
  1900. .sysc_offs = 0x0010,
  1901. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1902. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1903. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1904. SIDLE_SMART_WKUP),
  1905. .sysc_fields = &omap_hwmod_sysc_type2,
  1906. };
  1907. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1908. .name = "mcspi",
  1909. .sysc = &omap44xx_mcspi_sysc,
  1910. .rev = OMAP4_MCSPI_REV,
  1911. };
  1912. /* mcspi1 */
  1913. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1914. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1915. { .irq = -1 }
  1916. };
  1917. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1918. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1919. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1920. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1921. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1922. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1923. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1924. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1925. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1926. { .dma_req = -1 }
  1927. };
  1928. /* mcspi1 dev_attr */
  1929. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1930. .num_chipselect = 4,
  1931. };
  1932. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1933. .name = "mcspi1",
  1934. .class = &omap44xx_mcspi_hwmod_class,
  1935. .clkdm_name = "l4_per_clkdm",
  1936. .mpu_irqs = omap44xx_mcspi1_irqs,
  1937. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1938. .main_clk = "mcspi1_fck",
  1939. .prcm = {
  1940. .omap4 = {
  1941. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1942. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1943. .modulemode = MODULEMODE_SWCTRL,
  1944. },
  1945. },
  1946. .dev_attr = &mcspi1_dev_attr,
  1947. };
  1948. /* mcspi2 */
  1949. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1950. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1951. { .irq = -1 }
  1952. };
  1953. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1954. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1955. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1956. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1957. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1958. { .dma_req = -1 }
  1959. };
  1960. /* mcspi2 dev_attr */
  1961. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1962. .num_chipselect = 2,
  1963. };
  1964. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1965. .name = "mcspi2",
  1966. .class = &omap44xx_mcspi_hwmod_class,
  1967. .clkdm_name = "l4_per_clkdm",
  1968. .mpu_irqs = omap44xx_mcspi2_irqs,
  1969. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1970. .main_clk = "mcspi2_fck",
  1971. .prcm = {
  1972. .omap4 = {
  1973. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1974. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1975. .modulemode = MODULEMODE_SWCTRL,
  1976. },
  1977. },
  1978. .dev_attr = &mcspi2_dev_attr,
  1979. };
  1980. /* mcspi3 */
  1981. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1982. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1983. { .irq = -1 }
  1984. };
  1985. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1986. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1987. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1988. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1989. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1990. { .dma_req = -1 }
  1991. };
  1992. /* mcspi3 dev_attr */
  1993. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1994. .num_chipselect = 2,
  1995. };
  1996. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1997. .name = "mcspi3",
  1998. .class = &omap44xx_mcspi_hwmod_class,
  1999. .clkdm_name = "l4_per_clkdm",
  2000. .mpu_irqs = omap44xx_mcspi3_irqs,
  2001. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2002. .main_clk = "mcspi3_fck",
  2003. .prcm = {
  2004. .omap4 = {
  2005. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2006. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2007. .modulemode = MODULEMODE_SWCTRL,
  2008. },
  2009. },
  2010. .dev_attr = &mcspi3_dev_attr,
  2011. };
  2012. /* mcspi4 */
  2013. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2014. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2015. { .irq = -1 }
  2016. };
  2017. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2018. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2019. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2020. { .dma_req = -1 }
  2021. };
  2022. /* mcspi4 dev_attr */
  2023. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2024. .num_chipselect = 1,
  2025. };
  2026. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2027. .name = "mcspi4",
  2028. .class = &omap44xx_mcspi_hwmod_class,
  2029. .clkdm_name = "l4_per_clkdm",
  2030. .mpu_irqs = omap44xx_mcspi4_irqs,
  2031. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2032. .main_clk = "mcspi4_fck",
  2033. .prcm = {
  2034. .omap4 = {
  2035. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2036. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2037. .modulemode = MODULEMODE_SWCTRL,
  2038. },
  2039. },
  2040. .dev_attr = &mcspi4_dev_attr,
  2041. };
  2042. /*
  2043. * 'mmc' class
  2044. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2045. */
  2046. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2047. .rev_offs = 0x0000,
  2048. .sysc_offs = 0x0010,
  2049. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2050. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2051. SYSC_HAS_SOFTRESET),
  2052. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2053. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2054. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2055. .sysc_fields = &omap_hwmod_sysc_type2,
  2056. };
  2057. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2058. .name = "mmc",
  2059. .sysc = &omap44xx_mmc_sysc,
  2060. };
  2061. /* mmc1 */
  2062. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2063. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2064. { .irq = -1 }
  2065. };
  2066. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2067. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2068. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2069. { .dma_req = -1 }
  2070. };
  2071. /* mmc1 dev_attr */
  2072. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2073. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2074. };
  2075. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2076. .name = "mmc1",
  2077. .class = &omap44xx_mmc_hwmod_class,
  2078. .clkdm_name = "l3_init_clkdm",
  2079. .mpu_irqs = omap44xx_mmc1_irqs,
  2080. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2081. .main_clk = "mmc1_fck",
  2082. .prcm = {
  2083. .omap4 = {
  2084. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2085. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2086. .modulemode = MODULEMODE_SWCTRL,
  2087. },
  2088. },
  2089. .dev_attr = &mmc1_dev_attr,
  2090. };
  2091. /* mmc2 */
  2092. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2093. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2094. { .irq = -1 }
  2095. };
  2096. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2097. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2098. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2099. { .dma_req = -1 }
  2100. };
  2101. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2102. .name = "mmc2",
  2103. .class = &omap44xx_mmc_hwmod_class,
  2104. .clkdm_name = "l3_init_clkdm",
  2105. .mpu_irqs = omap44xx_mmc2_irqs,
  2106. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2107. .main_clk = "mmc2_fck",
  2108. .prcm = {
  2109. .omap4 = {
  2110. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2111. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2112. .modulemode = MODULEMODE_SWCTRL,
  2113. },
  2114. },
  2115. };
  2116. /* mmc3 */
  2117. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2118. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2119. { .irq = -1 }
  2120. };
  2121. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2122. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2123. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2124. { .dma_req = -1 }
  2125. };
  2126. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2127. .name = "mmc3",
  2128. .class = &omap44xx_mmc_hwmod_class,
  2129. .clkdm_name = "l4_per_clkdm",
  2130. .mpu_irqs = omap44xx_mmc3_irqs,
  2131. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2132. .main_clk = "mmc3_fck",
  2133. .prcm = {
  2134. .omap4 = {
  2135. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2136. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2137. .modulemode = MODULEMODE_SWCTRL,
  2138. },
  2139. },
  2140. };
  2141. /* mmc4 */
  2142. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2143. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2144. { .irq = -1 }
  2145. };
  2146. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2147. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2148. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2149. { .dma_req = -1 }
  2150. };
  2151. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2152. .name = "mmc4",
  2153. .class = &omap44xx_mmc_hwmod_class,
  2154. .clkdm_name = "l4_per_clkdm",
  2155. .mpu_irqs = omap44xx_mmc4_irqs,
  2156. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2157. .main_clk = "mmc4_fck",
  2158. .prcm = {
  2159. .omap4 = {
  2160. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2161. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2162. .modulemode = MODULEMODE_SWCTRL,
  2163. },
  2164. },
  2165. };
  2166. /* mmc5 */
  2167. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2168. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2169. { .irq = -1 }
  2170. };
  2171. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2172. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2173. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2174. { .dma_req = -1 }
  2175. };
  2176. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2177. .name = "mmc5",
  2178. .class = &omap44xx_mmc_hwmod_class,
  2179. .clkdm_name = "l4_per_clkdm",
  2180. .mpu_irqs = omap44xx_mmc5_irqs,
  2181. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2182. .main_clk = "mmc5_fck",
  2183. .prcm = {
  2184. .omap4 = {
  2185. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2186. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2187. .modulemode = MODULEMODE_SWCTRL,
  2188. },
  2189. },
  2190. };
  2191. /*
  2192. * 'mmu' class
  2193. * The memory management unit performs virtual to physical address translation
  2194. * for its requestors.
  2195. */
  2196. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2197. .rev_offs = 0x000,
  2198. .sysc_offs = 0x010,
  2199. .syss_offs = 0x014,
  2200. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2201. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2202. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2203. .sysc_fields = &omap_hwmod_sysc_type1,
  2204. };
  2205. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2206. .name = "mmu",
  2207. .sysc = &mmu_sysc,
  2208. };
  2209. /* mmu ipu */
  2210. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2211. .da_start = 0x0,
  2212. .da_end = 0xfffff000,
  2213. .nr_tlb_entries = 32,
  2214. };
  2215. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2216. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2217. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2218. { .irq = -1 }
  2219. };
  2220. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2221. { .name = "mmu_cache", .rst_shift = 2 },
  2222. };
  2223. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2224. {
  2225. .pa_start = 0x55082000,
  2226. .pa_end = 0x550820ff,
  2227. .flags = ADDR_TYPE_RT,
  2228. },
  2229. { }
  2230. };
  2231. /* l3_main_2 -> mmu_ipu */
  2232. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2233. .master = &omap44xx_l3_main_2_hwmod,
  2234. .slave = &omap44xx_mmu_ipu_hwmod,
  2235. .clk = "l3_div_ck",
  2236. .addr = omap44xx_mmu_ipu_addrs,
  2237. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2238. };
  2239. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2240. .name = "mmu_ipu",
  2241. .class = &omap44xx_mmu_hwmod_class,
  2242. .clkdm_name = "ducati_clkdm",
  2243. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2244. .rst_lines = omap44xx_mmu_ipu_resets,
  2245. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2246. .main_clk = "ducati_clk_mux_ck",
  2247. .prcm = {
  2248. .omap4 = {
  2249. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2250. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2251. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2252. .modulemode = MODULEMODE_HWCTRL,
  2253. },
  2254. },
  2255. .dev_attr = &mmu_ipu_dev_attr,
  2256. };
  2257. /* mmu dsp */
  2258. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2259. .da_start = 0x0,
  2260. .da_end = 0xfffff000,
  2261. .nr_tlb_entries = 32,
  2262. };
  2263. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2264. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2265. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2266. { .irq = -1 }
  2267. };
  2268. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2269. { .name = "mmu_cache", .rst_shift = 1 },
  2270. };
  2271. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2272. {
  2273. .pa_start = 0x4a066000,
  2274. .pa_end = 0x4a0660ff,
  2275. .flags = ADDR_TYPE_RT,
  2276. },
  2277. { }
  2278. };
  2279. /* l4_cfg -> dsp */
  2280. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2281. .master = &omap44xx_l4_cfg_hwmod,
  2282. .slave = &omap44xx_mmu_dsp_hwmod,
  2283. .clk = "l4_div_ck",
  2284. .addr = omap44xx_mmu_dsp_addrs,
  2285. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2286. };
  2287. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2288. .name = "mmu_dsp",
  2289. .class = &omap44xx_mmu_hwmod_class,
  2290. .clkdm_name = "tesla_clkdm",
  2291. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2292. .rst_lines = omap44xx_mmu_dsp_resets,
  2293. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2294. .main_clk = "dpll_iva_m4x2_ck",
  2295. .prcm = {
  2296. .omap4 = {
  2297. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2298. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2299. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2300. .modulemode = MODULEMODE_HWCTRL,
  2301. },
  2302. },
  2303. .dev_attr = &mmu_dsp_dev_attr,
  2304. };
  2305. /*
  2306. * 'mpu' class
  2307. * mpu sub-system
  2308. */
  2309. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2310. .name = "mpu",
  2311. };
  2312. /* mpu */
  2313. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2314. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2315. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2316. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2317. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2318. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2319. { .irq = -1 }
  2320. };
  2321. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2322. .name = "mpu",
  2323. .class = &omap44xx_mpu_hwmod_class,
  2324. .clkdm_name = "mpuss_clkdm",
  2325. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2326. .mpu_irqs = omap44xx_mpu_irqs,
  2327. .main_clk = "dpll_mpu_m2_ck",
  2328. .prcm = {
  2329. .omap4 = {
  2330. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2331. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2332. },
  2333. },
  2334. };
  2335. /*
  2336. * 'ocmc_ram' class
  2337. * top-level core on-chip ram
  2338. */
  2339. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2340. .name = "ocmc_ram",
  2341. };
  2342. /* ocmc_ram */
  2343. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2344. .name = "ocmc_ram",
  2345. .class = &omap44xx_ocmc_ram_hwmod_class,
  2346. .clkdm_name = "l3_2_clkdm",
  2347. .prcm = {
  2348. .omap4 = {
  2349. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2350. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2351. },
  2352. },
  2353. };
  2354. /*
  2355. * 'ocp2scp' class
  2356. * bridge to transform ocp interface protocol to scp (serial control port)
  2357. * protocol
  2358. */
  2359. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2360. .rev_offs = 0x0000,
  2361. .sysc_offs = 0x0010,
  2362. .syss_offs = 0x0014,
  2363. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2364. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2365. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2366. .sysc_fields = &omap_hwmod_sysc_type1,
  2367. };
  2368. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2369. .name = "ocp2scp",
  2370. .sysc = &omap44xx_ocp2scp_sysc,
  2371. };
  2372. /* ocp2scp_usb_phy */
  2373. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2374. .name = "ocp2scp_usb_phy",
  2375. .class = &omap44xx_ocp2scp_hwmod_class,
  2376. .clkdm_name = "l3_init_clkdm",
  2377. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2378. .prcm = {
  2379. .omap4 = {
  2380. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2381. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2382. .modulemode = MODULEMODE_HWCTRL,
  2383. },
  2384. },
  2385. };
  2386. /*
  2387. * 'prcm' class
  2388. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2389. * + clock manager 1 (in always on power domain) + local prm in mpu
  2390. */
  2391. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2392. .name = "prcm",
  2393. };
  2394. /* prcm_mpu */
  2395. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2396. .name = "prcm_mpu",
  2397. .class = &omap44xx_prcm_hwmod_class,
  2398. .clkdm_name = "l4_wkup_clkdm",
  2399. .flags = HWMOD_NO_IDLEST,
  2400. .prcm = {
  2401. .omap4 = {
  2402. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2403. },
  2404. },
  2405. };
  2406. /* cm_core_aon */
  2407. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2408. .name = "cm_core_aon",
  2409. .class = &omap44xx_prcm_hwmod_class,
  2410. .flags = HWMOD_NO_IDLEST,
  2411. .prcm = {
  2412. .omap4 = {
  2413. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2414. },
  2415. },
  2416. };
  2417. /* cm_core */
  2418. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2419. .name = "cm_core",
  2420. .class = &omap44xx_prcm_hwmod_class,
  2421. .flags = HWMOD_NO_IDLEST,
  2422. .prcm = {
  2423. .omap4 = {
  2424. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2425. },
  2426. },
  2427. };
  2428. /* prm */
  2429. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2430. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2431. { .irq = -1 }
  2432. };
  2433. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2434. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2435. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2436. };
  2437. static struct omap_hwmod omap44xx_prm_hwmod = {
  2438. .name = "prm",
  2439. .class = &omap44xx_prcm_hwmod_class,
  2440. .mpu_irqs = omap44xx_prm_irqs,
  2441. .rst_lines = omap44xx_prm_resets,
  2442. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2443. };
  2444. /*
  2445. * 'scrm' class
  2446. * system clock and reset manager
  2447. */
  2448. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2449. .name = "scrm",
  2450. };
  2451. /* scrm */
  2452. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2453. .name = "scrm",
  2454. .class = &omap44xx_scrm_hwmod_class,
  2455. .clkdm_name = "l4_wkup_clkdm",
  2456. .prcm = {
  2457. .omap4 = {
  2458. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2459. },
  2460. },
  2461. };
  2462. /*
  2463. * 'sl2if' class
  2464. * shared level 2 memory interface
  2465. */
  2466. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2467. .name = "sl2if",
  2468. };
  2469. /* sl2if */
  2470. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2471. .name = "sl2if",
  2472. .class = &omap44xx_sl2if_hwmod_class,
  2473. .clkdm_name = "ivahd_clkdm",
  2474. .prcm = {
  2475. .omap4 = {
  2476. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2477. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2478. .modulemode = MODULEMODE_HWCTRL,
  2479. },
  2480. },
  2481. };
  2482. /*
  2483. * 'slimbus' class
  2484. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2485. * the device and external components
  2486. */
  2487. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2488. .rev_offs = 0x0000,
  2489. .sysc_offs = 0x0010,
  2490. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2491. SYSC_HAS_SOFTRESET),
  2492. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2493. SIDLE_SMART_WKUP),
  2494. .sysc_fields = &omap_hwmod_sysc_type2,
  2495. };
  2496. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2497. .name = "slimbus",
  2498. .sysc = &omap44xx_slimbus_sysc,
  2499. };
  2500. /* slimbus1 */
  2501. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2502. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2503. { .irq = -1 }
  2504. };
  2505. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2506. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2507. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2508. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2509. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2510. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2511. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2512. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2513. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2514. { .dma_req = -1 }
  2515. };
  2516. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2517. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2518. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2519. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2520. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2521. };
  2522. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2523. .name = "slimbus1",
  2524. .class = &omap44xx_slimbus_hwmod_class,
  2525. .clkdm_name = "abe_clkdm",
  2526. .mpu_irqs = omap44xx_slimbus1_irqs,
  2527. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2528. .prcm = {
  2529. .omap4 = {
  2530. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2531. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2532. .modulemode = MODULEMODE_SWCTRL,
  2533. },
  2534. },
  2535. .opt_clks = slimbus1_opt_clks,
  2536. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2537. };
  2538. /* slimbus2 */
  2539. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2540. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2541. { .irq = -1 }
  2542. };
  2543. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2544. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2547. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2548. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2549. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2550. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2551. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2552. { .dma_req = -1 }
  2553. };
  2554. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2555. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2556. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2557. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2558. };
  2559. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2560. .name = "slimbus2",
  2561. .class = &omap44xx_slimbus_hwmod_class,
  2562. .clkdm_name = "l4_per_clkdm",
  2563. .mpu_irqs = omap44xx_slimbus2_irqs,
  2564. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2565. .prcm = {
  2566. .omap4 = {
  2567. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2568. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2569. .modulemode = MODULEMODE_SWCTRL,
  2570. },
  2571. },
  2572. .opt_clks = slimbus2_opt_clks,
  2573. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2574. };
  2575. /*
  2576. * 'smartreflex' class
  2577. * smartreflex module (monitor silicon performance and outputs a measure of
  2578. * performance error)
  2579. */
  2580. /* The IP is not compliant to type1 / type2 scheme */
  2581. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2582. .sidle_shift = 24,
  2583. .enwkup_shift = 26,
  2584. };
  2585. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2586. .sysc_offs = 0x0038,
  2587. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2588. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2589. SIDLE_SMART_WKUP),
  2590. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2591. };
  2592. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2593. .name = "smartreflex",
  2594. .sysc = &omap44xx_smartreflex_sysc,
  2595. .rev = 2,
  2596. };
  2597. /* smartreflex_core */
  2598. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2599. .sensor_voltdm_name = "core",
  2600. };
  2601. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2602. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2603. { .irq = -1 }
  2604. };
  2605. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2606. .name = "smartreflex_core",
  2607. .class = &omap44xx_smartreflex_hwmod_class,
  2608. .clkdm_name = "l4_ao_clkdm",
  2609. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2610. .main_clk = "smartreflex_core_fck",
  2611. .prcm = {
  2612. .omap4 = {
  2613. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2614. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2615. .modulemode = MODULEMODE_SWCTRL,
  2616. },
  2617. },
  2618. .dev_attr = &smartreflex_core_dev_attr,
  2619. };
  2620. /* smartreflex_iva */
  2621. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2622. .sensor_voltdm_name = "iva",
  2623. };
  2624. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2625. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2626. { .irq = -1 }
  2627. };
  2628. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2629. .name = "smartreflex_iva",
  2630. .class = &omap44xx_smartreflex_hwmod_class,
  2631. .clkdm_name = "l4_ao_clkdm",
  2632. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2633. .main_clk = "smartreflex_iva_fck",
  2634. .prcm = {
  2635. .omap4 = {
  2636. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2637. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2638. .modulemode = MODULEMODE_SWCTRL,
  2639. },
  2640. },
  2641. .dev_attr = &smartreflex_iva_dev_attr,
  2642. };
  2643. /* smartreflex_mpu */
  2644. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2645. .sensor_voltdm_name = "mpu",
  2646. };
  2647. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2648. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2649. { .irq = -1 }
  2650. };
  2651. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2652. .name = "smartreflex_mpu",
  2653. .class = &omap44xx_smartreflex_hwmod_class,
  2654. .clkdm_name = "l4_ao_clkdm",
  2655. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2656. .main_clk = "smartreflex_mpu_fck",
  2657. .prcm = {
  2658. .omap4 = {
  2659. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2660. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2661. .modulemode = MODULEMODE_SWCTRL,
  2662. },
  2663. },
  2664. .dev_attr = &smartreflex_mpu_dev_attr,
  2665. };
  2666. /*
  2667. * 'spinlock' class
  2668. * spinlock provides hardware assistance for synchronizing the processes
  2669. * running on multiple processors
  2670. */
  2671. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2672. .rev_offs = 0x0000,
  2673. .sysc_offs = 0x0010,
  2674. .syss_offs = 0x0014,
  2675. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2676. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2677. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2678. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2679. SIDLE_SMART_WKUP),
  2680. .sysc_fields = &omap_hwmod_sysc_type1,
  2681. };
  2682. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2683. .name = "spinlock",
  2684. .sysc = &omap44xx_spinlock_sysc,
  2685. };
  2686. /* spinlock */
  2687. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2688. .name = "spinlock",
  2689. .class = &omap44xx_spinlock_hwmod_class,
  2690. .clkdm_name = "l4_cfg_clkdm",
  2691. .prcm = {
  2692. .omap4 = {
  2693. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2694. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2695. },
  2696. },
  2697. };
  2698. /*
  2699. * 'timer' class
  2700. * general purpose timer module with accurate 1ms tick
  2701. * This class contains several variants: ['timer_1ms', 'timer']
  2702. */
  2703. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2704. .rev_offs = 0x0000,
  2705. .sysc_offs = 0x0010,
  2706. .syss_offs = 0x0014,
  2707. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2708. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2709. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2710. SYSS_HAS_RESET_STATUS),
  2711. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2712. .sysc_fields = &omap_hwmod_sysc_type1,
  2713. };
  2714. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2715. .name = "timer",
  2716. .sysc = &omap44xx_timer_1ms_sysc,
  2717. };
  2718. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2719. .rev_offs = 0x0000,
  2720. .sysc_offs = 0x0010,
  2721. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2722. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2723. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2724. SIDLE_SMART_WKUP),
  2725. .sysc_fields = &omap_hwmod_sysc_type2,
  2726. };
  2727. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2728. .name = "timer",
  2729. .sysc = &omap44xx_timer_sysc,
  2730. };
  2731. /* always-on timers dev attribute */
  2732. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2733. .timer_capability = OMAP_TIMER_ALWON,
  2734. };
  2735. /* pwm timers dev attribute */
  2736. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2737. .timer_capability = OMAP_TIMER_HAS_PWM,
  2738. };
  2739. /* timers with DSP interrupt dev attribute */
  2740. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2741. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2742. };
  2743. /* pwm timers with DSP interrupt dev attribute */
  2744. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2745. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2746. };
  2747. /* timer1 */
  2748. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2749. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2750. { .irq = -1 }
  2751. };
  2752. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2753. .name = "timer1",
  2754. .class = &omap44xx_timer_1ms_hwmod_class,
  2755. .clkdm_name = "l4_wkup_clkdm",
  2756. .mpu_irqs = omap44xx_timer1_irqs,
  2757. .main_clk = "timer1_fck",
  2758. .prcm = {
  2759. .omap4 = {
  2760. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2761. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2762. .modulemode = MODULEMODE_SWCTRL,
  2763. },
  2764. },
  2765. .dev_attr = &capability_alwon_dev_attr,
  2766. };
  2767. /* timer2 */
  2768. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2769. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2770. { .irq = -1 }
  2771. };
  2772. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2773. .name = "timer2",
  2774. .class = &omap44xx_timer_1ms_hwmod_class,
  2775. .clkdm_name = "l4_per_clkdm",
  2776. .mpu_irqs = omap44xx_timer2_irqs,
  2777. .main_clk = "timer2_fck",
  2778. .prcm = {
  2779. .omap4 = {
  2780. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2781. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2782. .modulemode = MODULEMODE_SWCTRL,
  2783. },
  2784. },
  2785. };
  2786. /* timer3 */
  2787. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2788. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2789. { .irq = -1 }
  2790. };
  2791. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2792. .name = "timer3",
  2793. .class = &omap44xx_timer_hwmod_class,
  2794. .clkdm_name = "l4_per_clkdm",
  2795. .mpu_irqs = omap44xx_timer3_irqs,
  2796. .main_clk = "timer3_fck",
  2797. .prcm = {
  2798. .omap4 = {
  2799. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2800. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2801. .modulemode = MODULEMODE_SWCTRL,
  2802. },
  2803. },
  2804. };
  2805. /* timer4 */
  2806. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2807. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2808. { .irq = -1 }
  2809. };
  2810. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2811. .name = "timer4",
  2812. .class = &omap44xx_timer_hwmod_class,
  2813. .clkdm_name = "l4_per_clkdm",
  2814. .mpu_irqs = omap44xx_timer4_irqs,
  2815. .main_clk = "timer4_fck",
  2816. .prcm = {
  2817. .omap4 = {
  2818. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2819. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2820. .modulemode = MODULEMODE_SWCTRL,
  2821. },
  2822. },
  2823. };
  2824. /* timer5 */
  2825. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2826. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2827. { .irq = -1 }
  2828. };
  2829. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2830. .name = "timer5",
  2831. .class = &omap44xx_timer_hwmod_class,
  2832. .clkdm_name = "abe_clkdm",
  2833. .mpu_irqs = omap44xx_timer5_irqs,
  2834. .main_clk = "timer5_fck",
  2835. .prcm = {
  2836. .omap4 = {
  2837. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2838. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2839. .modulemode = MODULEMODE_SWCTRL,
  2840. },
  2841. },
  2842. .dev_attr = &capability_dsp_dev_attr,
  2843. };
  2844. /* timer6 */
  2845. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2846. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2847. { .irq = -1 }
  2848. };
  2849. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2850. .name = "timer6",
  2851. .class = &omap44xx_timer_hwmod_class,
  2852. .clkdm_name = "abe_clkdm",
  2853. .mpu_irqs = omap44xx_timer6_irqs,
  2854. .main_clk = "timer6_fck",
  2855. .prcm = {
  2856. .omap4 = {
  2857. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2858. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2859. .modulemode = MODULEMODE_SWCTRL,
  2860. },
  2861. },
  2862. .dev_attr = &capability_dsp_dev_attr,
  2863. };
  2864. /* timer7 */
  2865. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2866. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2867. { .irq = -1 }
  2868. };
  2869. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2870. .name = "timer7",
  2871. .class = &omap44xx_timer_hwmod_class,
  2872. .clkdm_name = "abe_clkdm",
  2873. .mpu_irqs = omap44xx_timer7_irqs,
  2874. .main_clk = "timer7_fck",
  2875. .prcm = {
  2876. .omap4 = {
  2877. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2878. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2879. .modulemode = MODULEMODE_SWCTRL,
  2880. },
  2881. },
  2882. .dev_attr = &capability_dsp_dev_attr,
  2883. };
  2884. /* timer8 */
  2885. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2886. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2887. { .irq = -1 }
  2888. };
  2889. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2890. .name = "timer8",
  2891. .class = &omap44xx_timer_hwmod_class,
  2892. .clkdm_name = "abe_clkdm",
  2893. .mpu_irqs = omap44xx_timer8_irqs,
  2894. .main_clk = "timer8_fck",
  2895. .prcm = {
  2896. .omap4 = {
  2897. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2898. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2899. .modulemode = MODULEMODE_SWCTRL,
  2900. },
  2901. },
  2902. .dev_attr = &capability_dsp_pwm_dev_attr,
  2903. };
  2904. /* timer9 */
  2905. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2906. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2907. { .irq = -1 }
  2908. };
  2909. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2910. .name = "timer9",
  2911. .class = &omap44xx_timer_hwmod_class,
  2912. .clkdm_name = "l4_per_clkdm",
  2913. .mpu_irqs = omap44xx_timer9_irqs,
  2914. .main_clk = "timer9_fck",
  2915. .prcm = {
  2916. .omap4 = {
  2917. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2918. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2919. .modulemode = MODULEMODE_SWCTRL,
  2920. },
  2921. },
  2922. .dev_attr = &capability_pwm_dev_attr,
  2923. };
  2924. /* timer10 */
  2925. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2926. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2927. { .irq = -1 }
  2928. };
  2929. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2930. .name = "timer10",
  2931. .class = &omap44xx_timer_1ms_hwmod_class,
  2932. .clkdm_name = "l4_per_clkdm",
  2933. .mpu_irqs = omap44xx_timer10_irqs,
  2934. .main_clk = "timer10_fck",
  2935. .prcm = {
  2936. .omap4 = {
  2937. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2938. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2939. .modulemode = MODULEMODE_SWCTRL,
  2940. },
  2941. },
  2942. .dev_attr = &capability_pwm_dev_attr,
  2943. };
  2944. /* timer11 */
  2945. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2946. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2947. { .irq = -1 }
  2948. };
  2949. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2950. .name = "timer11",
  2951. .class = &omap44xx_timer_hwmod_class,
  2952. .clkdm_name = "l4_per_clkdm",
  2953. .mpu_irqs = omap44xx_timer11_irqs,
  2954. .main_clk = "timer11_fck",
  2955. .prcm = {
  2956. .omap4 = {
  2957. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2958. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2959. .modulemode = MODULEMODE_SWCTRL,
  2960. },
  2961. },
  2962. .dev_attr = &capability_pwm_dev_attr,
  2963. };
  2964. /*
  2965. * 'uart' class
  2966. * universal asynchronous receiver/transmitter (uart)
  2967. */
  2968. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2969. .rev_offs = 0x0050,
  2970. .sysc_offs = 0x0054,
  2971. .syss_offs = 0x0058,
  2972. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2973. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2974. SYSS_HAS_RESET_STATUS),
  2975. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2976. SIDLE_SMART_WKUP),
  2977. .sysc_fields = &omap_hwmod_sysc_type1,
  2978. };
  2979. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2980. .name = "uart",
  2981. .sysc = &omap44xx_uart_sysc,
  2982. };
  2983. /* uart1 */
  2984. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2985. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2986. { .irq = -1 }
  2987. };
  2988. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2989. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2990. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2991. { .dma_req = -1 }
  2992. };
  2993. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2994. .name = "uart1",
  2995. .class = &omap44xx_uart_hwmod_class,
  2996. .clkdm_name = "l4_per_clkdm",
  2997. .mpu_irqs = omap44xx_uart1_irqs,
  2998. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2999. .main_clk = "uart1_fck",
  3000. .prcm = {
  3001. .omap4 = {
  3002. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3003. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3004. .modulemode = MODULEMODE_SWCTRL,
  3005. },
  3006. },
  3007. };
  3008. /* uart2 */
  3009. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3010. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3011. { .irq = -1 }
  3012. };
  3013. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3014. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3015. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3016. { .dma_req = -1 }
  3017. };
  3018. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3019. .name = "uart2",
  3020. .class = &omap44xx_uart_hwmod_class,
  3021. .clkdm_name = "l4_per_clkdm",
  3022. .mpu_irqs = omap44xx_uart2_irqs,
  3023. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3024. .main_clk = "uart2_fck",
  3025. .prcm = {
  3026. .omap4 = {
  3027. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3028. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3029. .modulemode = MODULEMODE_SWCTRL,
  3030. },
  3031. },
  3032. };
  3033. /* uart3 */
  3034. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3035. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3036. { .irq = -1 }
  3037. };
  3038. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3039. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3040. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3041. { .dma_req = -1 }
  3042. };
  3043. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3044. .name = "uart3",
  3045. .class = &omap44xx_uart_hwmod_class,
  3046. .clkdm_name = "l4_per_clkdm",
  3047. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3048. .mpu_irqs = omap44xx_uart3_irqs,
  3049. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3050. .main_clk = "uart3_fck",
  3051. .prcm = {
  3052. .omap4 = {
  3053. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3054. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3055. .modulemode = MODULEMODE_SWCTRL,
  3056. },
  3057. },
  3058. };
  3059. /* uart4 */
  3060. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3061. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3062. { .irq = -1 }
  3063. };
  3064. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3065. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3066. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3067. { .dma_req = -1 }
  3068. };
  3069. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3070. .name = "uart4",
  3071. .class = &omap44xx_uart_hwmod_class,
  3072. .clkdm_name = "l4_per_clkdm",
  3073. .mpu_irqs = omap44xx_uart4_irqs,
  3074. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3075. .main_clk = "uart4_fck",
  3076. .prcm = {
  3077. .omap4 = {
  3078. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3079. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3080. .modulemode = MODULEMODE_SWCTRL,
  3081. },
  3082. },
  3083. };
  3084. /*
  3085. * 'usb_host_fs' class
  3086. * full-speed usb host controller
  3087. */
  3088. /* The IP is not compliant to type1 / type2 scheme */
  3089. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3090. .midle_shift = 4,
  3091. .sidle_shift = 2,
  3092. .srst_shift = 1,
  3093. };
  3094. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3095. .rev_offs = 0x0000,
  3096. .sysc_offs = 0x0210,
  3097. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3098. SYSC_HAS_SOFTRESET),
  3099. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3100. SIDLE_SMART_WKUP),
  3101. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3102. };
  3103. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3104. .name = "usb_host_fs",
  3105. .sysc = &omap44xx_usb_host_fs_sysc,
  3106. };
  3107. /* usb_host_fs */
  3108. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3109. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3110. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3111. { .irq = -1 }
  3112. };
  3113. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3114. .name = "usb_host_fs",
  3115. .class = &omap44xx_usb_host_fs_hwmod_class,
  3116. .clkdm_name = "l3_init_clkdm",
  3117. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3118. .main_clk = "usb_host_fs_fck",
  3119. .prcm = {
  3120. .omap4 = {
  3121. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3122. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3123. .modulemode = MODULEMODE_SWCTRL,
  3124. },
  3125. },
  3126. };
  3127. /*
  3128. * 'usb_host_hs' class
  3129. * high-speed multi-port usb host controller
  3130. */
  3131. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3132. .rev_offs = 0x0000,
  3133. .sysc_offs = 0x0010,
  3134. .syss_offs = 0x0014,
  3135. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3136. SYSC_HAS_SOFTRESET),
  3137. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3138. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3139. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3140. .sysc_fields = &omap_hwmod_sysc_type2,
  3141. };
  3142. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3143. .name = "usb_host_hs",
  3144. .sysc = &omap44xx_usb_host_hs_sysc,
  3145. };
  3146. /* usb_host_hs */
  3147. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3148. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3149. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3150. { .irq = -1 }
  3151. };
  3152. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3153. .name = "usb_host_hs",
  3154. .class = &omap44xx_usb_host_hs_hwmod_class,
  3155. .clkdm_name = "l3_init_clkdm",
  3156. .main_clk = "usb_host_hs_fck",
  3157. .prcm = {
  3158. .omap4 = {
  3159. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3160. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3161. .modulemode = MODULEMODE_SWCTRL,
  3162. },
  3163. },
  3164. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3165. /*
  3166. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3167. * id: i660
  3168. *
  3169. * Description:
  3170. * In the following configuration :
  3171. * - USBHOST module is set to smart-idle mode
  3172. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3173. * happens when the system is going to a low power mode : all ports
  3174. * have been suspended, the master part of the USBHOST module has
  3175. * entered the standby state, and SW has cut the functional clocks)
  3176. * - an USBHOST interrupt occurs before the module is able to answer
  3177. * idle_ack, typically a remote wakeup IRQ.
  3178. * Then the USB HOST module will enter a deadlock situation where it
  3179. * is no more accessible nor functional.
  3180. *
  3181. * Workaround:
  3182. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3183. */
  3184. /*
  3185. * Errata: USB host EHCI may stall when entering smart-standby mode
  3186. * Id: i571
  3187. *
  3188. * Description:
  3189. * When the USBHOST module is set to smart-standby mode, and when it is
  3190. * ready to enter the standby state (i.e. all ports are suspended and
  3191. * all attached devices are in suspend mode), then it can wrongly assert
  3192. * the Mstandby signal too early while there are still some residual OCP
  3193. * transactions ongoing. If this condition occurs, the internal state
  3194. * machine may go to an undefined state and the USB link may be stuck
  3195. * upon the next resume.
  3196. *
  3197. * Workaround:
  3198. * Don't use smart standby; use only force standby,
  3199. * hence HWMOD_SWSUP_MSTANDBY
  3200. */
  3201. /*
  3202. * During system boot; If the hwmod framework resets the module
  3203. * the module will have smart idle settings; which can lead to deadlock
  3204. * (above Errata Id:i660); so, dont reset the module during boot;
  3205. * Use HWMOD_INIT_NO_RESET.
  3206. */
  3207. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3208. HWMOD_INIT_NO_RESET,
  3209. };
  3210. /*
  3211. * 'usb_otg_hs' class
  3212. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3213. */
  3214. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3215. .rev_offs = 0x0400,
  3216. .sysc_offs = 0x0404,
  3217. .syss_offs = 0x0408,
  3218. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3219. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3220. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3221. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3222. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3223. MSTANDBY_SMART),
  3224. .sysc_fields = &omap_hwmod_sysc_type1,
  3225. };
  3226. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3227. .name = "usb_otg_hs",
  3228. .sysc = &omap44xx_usb_otg_hs_sysc,
  3229. };
  3230. /* usb_otg_hs */
  3231. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3232. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3233. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3234. { .irq = -1 }
  3235. };
  3236. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3237. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3238. };
  3239. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3240. .name = "usb_otg_hs",
  3241. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3242. .clkdm_name = "l3_init_clkdm",
  3243. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3244. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3245. .main_clk = "usb_otg_hs_ick",
  3246. .prcm = {
  3247. .omap4 = {
  3248. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3249. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3250. .modulemode = MODULEMODE_HWCTRL,
  3251. },
  3252. },
  3253. .opt_clks = usb_otg_hs_opt_clks,
  3254. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3255. };
  3256. /*
  3257. * 'usb_tll_hs' class
  3258. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3259. */
  3260. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3261. .rev_offs = 0x0000,
  3262. .sysc_offs = 0x0010,
  3263. .syss_offs = 0x0014,
  3264. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3265. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3266. SYSC_HAS_AUTOIDLE),
  3267. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3268. .sysc_fields = &omap_hwmod_sysc_type1,
  3269. };
  3270. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3271. .name = "usb_tll_hs",
  3272. .sysc = &omap44xx_usb_tll_hs_sysc,
  3273. };
  3274. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3275. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3276. { .irq = -1 }
  3277. };
  3278. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3279. .name = "usb_tll_hs",
  3280. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3281. .clkdm_name = "l3_init_clkdm",
  3282. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3283. .main_clk = "usb_tll_hs_ick",
  3284. .prcm = {
  3285. .omap4 = {
  3286. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3287. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3288. .modulemode = MODULEMODE_HWCTRL,
  3289. },
  3290. },
  3291. };
  3292. /*
  3293. * 'wd_timer' class
  3294. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3295. * overflow condition
  3296. */
  3297. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3298. .rev_offs = 0x0000,
  3299. .sysc_offs = 0x0010,
  3300. .syss_offs = 0x0014,
  3301. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3302. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3304. SIDLE_SMART_WKUP),
  3305. .sysc_fields = &omap_hwmod_sysc_type1,
  3306. };
  3307. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3308. .name = "wd_timer",
  3309. .sysc = &omap44xx_wd_timer_sysc,
  3310. .pre_shutdown = &omap2_wd_timer_disable,
  3311. .reset = &omap2_wd_timer_reset,
  3312. };
  3313. /* wd_timer2 */
  3314. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3315. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3316. { .irq = -1 }
  3317. };
  3318. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3319. .name = "wd_timer2",
  3320. .class = &omap44xx_wd_timer_hwmod_class,
  3321. .clkdm_name = "l4_wkup_clkdm",
  3322. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3323. .main_clk = "wd_timer2_fck",
  3324. .prcm = {
  3325. .omap4 = {
  3326. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3327. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3328. .modulemode = MODULEMODE_SWCTRL,
  3329. },
  3330. },
  3331. };
  3332. /* wd_timer3 */
  3333. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3334. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3335. { .irq = -1 }
  3336. };
  3337. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3338. .name = "wd_timer3",
  3339. .class = &omap44xx_wd_timer_hwmod_class,
  3340. .clkdm_name = "abe_clkdm",
  3341. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3342. .main_clk = "wd_timer3_fck",
  3343. .prcm = {
  3344. .omap4 = {
  3345. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3346. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3347. .modulemode = MODULEMODE_SWCTRL,
  3348. },
  3349. },
  3350. };
  3351. /*
  3352. * interfaces
  3353. */
  3354. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3355. {
  3356. .pa_start = 0x4a204000,
  3357. .pa_end = 0x4a2040ff,
  3358. .flags = ADDR_TYPE_RT
  3359. },
  3360. { }
  3361. };
  3362. /* c2c -> c2c_target_fw */
  3363. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3364. .master = &omap44xx_c2c_hwmod,
  3365. .slave = &omap44xx_c2c_target_fw_hwmod,
  3366. .clk = "div_core_ck",
  3367. .addr = omap44xx_c2c_target_fw_addrs,
  3368. .user = OCP_USER_MPU,
  3369. };
  3370. /* l4_cfg -> c2c_target_fw */
  3371. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3372. .master = &omap44xx_l4_cfg_hwmod,
  3373. .slave = &omap44xx_c2c_target_fw_hwmod,
  3374. .clk = "l4_div_ck",
  3375. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3376. };
  3377. /* l3_main_1 -> dmm */
  3378. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3379. .master = &omap44xx_l3_main_1_hwmod,
  3380. .slave = &omap44xx_dmm_hwmod,
  3381. .clk = "l3_div_ck",
  3382. .user = OCP_USER_SDMA,
  3383. };
  3384. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3385. {
  3386. .pa_start = 0x4e000000,
  3387. .pa_end = 0x4e0007ff,
  3388. .flags = ADDR_TYPE_RT
  3389. },
  3390. { }
  3391. };
  3392. /* mpu -> dmm */
  3393. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3394. .master = &omap44xx_mpu_hwmod,
  3395. .slave = &omap44xx_dmm_hwmod,
  3396. .clk = "l3_div_ck",
  3397. .addr = omap44xx_dmm_addrs,
  3398. .user = OCP_USER_MPU,
  3399. };
  3400. /* c2c -> emif_fw */
  3401. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3402. .master = &omap44xx_c2c_hwmod,
  3403. .slave = &omap44xx_emif_fw_hwmod,
  3404. .clk = "div_core_ck",
  3405. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3406. };
  3407. /* dmm -> emif_fw */
  3408. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3409. .master = &omap44xx_dmm_hwmod,
  3410. .slave = &omap44xx_emif_fw_hwmod,
  3411. .clk = "l3_div_ck",
  3412. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3413. };
  3414. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3415. {
  3416. .pa_start = 0x4a20c000,
  3417. .pa_end = 0x4a20c0ff,
  3418. .flags = ADDR_TYPE_RT
  3419. },
  3420. { }
  3421. };
  3422. /* l4_cfg -> emif_fw */
  3423. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3424. .master = &omap44xx_l4_cfg_hwmod,
  3425. .slave = &omap44xx_emif_fw_hwmod,
  3426. .clk = "l4_div_ck",
  3427. .addr = omap44xx_emif_fw_addrs,
  3428. .user = OCP_USER_MPU,
  3429. };
  3430. /* iva -> l3_instr */
  3431. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3432. .master = &omap44xx_iva_hwmod,
  3433. .slave = &omap44xx_l3_instr_hwmod,
  3434. .clk = "l3_div_ck",
  3435. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3436. };
  3437. /* l3_main_3 -> l3_instr */
  3438. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3439. .master = &omap44xx_l3_main_3_hwmod,
  3440. .slave = &omap44xx_l3_instr_hwmod,
  3441. .clk = "l3_div_ck",
  3442. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3443. };
  3444. /* ocp_wp_noc -> l3_instr */
  3445. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3446. .master = &omap44xx_ocp_wp_noc_hwmod,
  3447. .slave = &omap44xx_l3_instr_hwmod,
  3448. .clk = "l3_div_ck",
  3449. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3450. };
  3451. /* dsp -> l3_main_1 */
  3452. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3453. .master = &omap44xx_dsp_hwmod,
  3454. .slave = &omap44xx_l3_main_1_hwmod,
  3455. .clk = "l3_div_ck",
  3456. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3457. };
  3458. /* dss -> l3_main_1 */
  3459. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3460. .master = &omap44xx_dss_hwmod,
  3461. .slave = &omap44xx_l3_main_1_hwmod,
  3462. .clk = "l3_div_ck",
  3463. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3464. };
  3465. /* l3_main_2 -> l3_main_1 */
  3466. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3467. .master = &omap44xx_l3_main_2_hwmod,
  3468. .slave = &omap44xx_l3_main_1_hwmod,
  3469. .clk = "l3_div_ck",
  3470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3471. };
  3472. /* l4_cfg -> l3_main_1 */
  3473. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3474. .master = &omap44xx_l4_cfg_hwmod,
  3475. .slave = &omap44xx_l3_main_1_hwmod,
  3476. .clk = "l4_div_ck",
  3477. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3478. };
  3479. /* mmc1 -> l3_main_1 */
  3480. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3481. .master = &omap44xx_mmc1_hwmod,
  3482. .slave = &omap44xx_l3_main_1_hwmod,
  3483. .clk = "l3_div_ck",
  3484. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3485. };
  3486. /* mmc2 -> l3_main_1 */
  3487. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3488. .master = &omap44xx_mmc2_hwmod,
  3489. .slave = &omap44xx_l3_main_1_hwmod,
  3490. .clk = "l3_div_ck",
  3491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3492. };
  3493. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3494. {
  3495. .pa_start = 0x44000000,
  3496. .pa_end = 0x44000fff,
  3497. .flags = ADDR_TYPE_RT
  3498. },
  3499. { }
  3500. };
  3501. /* mpu -> l3_main_1 */
  3502. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3503. .master = &omap44xx_mpu_hwmod,
  3504. .slave = &omap44xx_l3_main_1_hwmod,
  3505. .clk = "l3_div_ck",
  3506. .addr = omap44xx_l3_main_1_addrs,
  3507. .user = OCP_USER_MPU,
  3508. };
  3509. /* c2c_target_fw -> l3_main_2 */
  3510. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3511. .master = &omap44xx_c2c_target_fw_hwmod,
  3512. .slave = &omap44xx_l3_main_2_hwmod,
  3513. .clk = "l3_div_ck",
  3514. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3515. };
  3516. /* debugss -> l3_main_2 */
  3517. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3518. .master = &omap44xx_debugss_hwmod,
  3519. .slave = &omap44xx_l3_main_2_hwmod,
  3520. .clk = "dbgclk_mux_ck",
  3521. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3522. };
  3523. /* dma_system -> l3_main_2 */
  3524. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3525. .master = &omap44xx_dma_system_hwmod,
  3526. .slave = &omap44xx_l3_main_2_hwmod,
  3527. .clk = "l3_div_ck",
  3528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3529. };
  3530. /* fdif -> l3_main_2 */
  3531. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3532. .master = &omap44xx_fdif_hwmod,
  3533. .slave = &omap44xx_l3_main_2_hwmod,
  3534. .clk = "l3_div_ck",
  3535. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3536. };
  3537. /* gpu -> l3_main_2 */
  3538. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3539. .master = &omap44xx_gpu_hwmod,
  3540. .slave = &omap44xx_l3_main_2_hwmod,
  3541. .clk = "l3_div_ck",
  3542. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3543. };
  3544. /* hsi -> l3_main_2 */
  3545. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3546. .master = &omap44xx_hsi_hwmod,
  3547. .slave = &omap44xx_l3_main_2_hwmod,
  3548. .clk = "l3_div_ck",
  3549. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3550. };
  3551. /* ipu -> l3_main_2 */
  3552. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3553. .master = &omap44xx_ipu_hwmod,
  3554. .slave = &omap44xx_l3_main_2_hwmod,
  3555. .clk = "l3_div_ck",
  3556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3557. };
  3558. /* iss -> l3_main_2 */
  3559. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3560. .master = &omap44xx_iss_hwmod,
  3561. .slave = &omap44xx_l3_main_2_hwmod,
  3562. .clk = "l3_div_ck",
  3563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3564. };
  3565. /* iva -> l3_main_2 */
  3566. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3567. .master = &omap44xx_iva_hwmod,
  3568. .slave = &omap44xx_l3_main_2_hwmod,
  3569. .clk = "l3_div_ck",
  3570. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3571. };
  3572. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3573. {
  3574. .pa_start = 0x44800000,
  3575. .pa_end = 0x44801fff,
  3576. .flags = ADDR_TYPE_RT
  3577. },
  3578. { }
  3579. };
  3580. /* l3_main_1 -> l3_main_2 */
  3581. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3582. .master = &omap44xx_l3_main_1_hwmod,
  3583. .slave = &omap44xx_l3_main_2_hwmod,
  3584. .clk = "l3_div_ck",
  3585. .addr = omap44xx_l3_main_2_addrs,
  3586. .user = OCP_USER_MPU,
  3587. };
  3588. /* l4_cfg -> l3_main_2 */
  3589. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3590. .master = &omap44xx_l4_cfg_hwmod,
  3591. .slave = &omap44xx_l3_main_2_hwmod,
  3592. .clk = "l4_div_ck",
  3593. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3594. };
  3595. /* usb_host_fs -> l3_main_2 */
  3596. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3597. .master = &omap44xx_usb_host_fs_hwmod,
  3598. .slave = &omap44xx_l3_main_2_hwmod,
  3599. .clk = "l3_div_ck",
  3600. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3601. };
  3602. /* usb_host_hs -> l3_main_2 */
  3603. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3604. .master = &omap44xx_usb_host_hs_hwmod,
  3605. .slave = &omap44xx_l3_main_2_hwmod,
  3606. .clk = "l3_div_ck",
  3607. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3608. };
  3609. /* usb_otg_hs -> l3_main_2 */
  3610. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3611. .master = &omap44xx_usb_otg_hs_hwmod,
  3612. .slave = &omap44xx_l3_main_2_hwmod,
  3613. .clk = "l3_div_ck",
  3614. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3615. };
  3616. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3617. {
  3618. .pa_start = 0x45000000,
  3619. .pa_end = 0x45000fff,
  3620. .flags = ADDR_TYPE_RT
  3621. },
  3622. { }
  3623. };
  3624. /* l3_main_1 -> l3_main_3 */
  3625. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3626. .master = &omap44xx_l3_main_1_hwmod,
  3627. .slave = &omap44xx_l3_main_3_hwmod,
  3628. .clk = "l3_div_ck",
  3629. .addr = omap44xx_l3_main_3_addrs,
  3630. .user = OCP_USER_MPU,
  3631. };
  3632. /* l3_main_2 -> l3_main_3 */
  3633. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3634. .master = &omap44xx_l3_main_2_hwmod,
  3635. .slave = &omap44xx_l3_main_3_hwmod,
  3636. .clk = "l3_div_ck",
  3637. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3638. };
  3639. /* l4_cfg -> l3_main_3 */
  3640. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3641. .master = &omap44xx_l4_cfg_hwmod,
  3642. .slave = &omap44xx_l3_main_3_hwmod,
  3643. .clk = "l4_div_ck",
  3644. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3645. };
  3646. /* aess -> l4_abe */
  3647. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3648. .master = &omap44xx_aess_hwmod,
  3649. .slave = &omap44xx_l4_abe_hwmod,
  3650. .clk = "ocp_abe_iclk",
  3651. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3652. };
  3653. /* dsp -> l4_abe */
  3654. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3655. .master = &omap44xx_dsp_hwmod,
  3656. .slave = &omap44xx_l4_abe_hwmod,
  3657. .clk = "ocp_abe_iclk",
  3658. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3659. };
  3660. /* l3_main_1 -> l4_abe */
  3661. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3662. .master = &omap44xx_l3_main_1_hwmod,
  3663. .slave = &omap44xx_l4_abe_hwmod,
  3664. .clk = "l3_div_ck",
  3665. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3666. };
  3667. /* mpu -> l4_abe */
  3668. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3669. .master = &omap44xx_mpu_hwmod,
  3670. .slave = &omap44xx_l4_abe_hwmod,
  3671. .clk = "ocp_abe_iclk",
  3672. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3673. };
  3674. /* l3_main_1 -> l4_cfg */
  3675. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3676. .master = &omap44xx_l3_main_1_hwmod,
  3677. .slave = &omap44xx_l4_cfg_hwmod,
  3678. .clk = "l3_div_ck",
  3679. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3680. };
  3681. /* l3_main_2 -> l4_per */
  3682. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3683. .master = &omap44xx_l3_main_2_hwmod,
  3684. .slave = &omap44xx_l4_per_hwmod,
  3685. .clk = "l3_div_ck",
  3686. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3687. };
  3688. /* l4_cfg -> l4_wkup */
  3689. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3690. .master = &omap44xx_l4_cfg_hwmod,
  3691. .slave = &omap44xx_l4_wkup_hwmod,
  3692. .clk = "l4_div_ck",
  3693. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3694. };
  3695. /* mpu -> mpu_private */
  3696. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3697. .master = &omap44xx_mpu_hwmod,
  3698. .slave = &omap44xx_mpu_private_hwmod,
  3699. .clk = "l3_div_ck",
  3700. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3701. };
  3702. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3703. {
  3704. .pa_start = 0x4a102000,
  3705. .pa_end = 0x4a10207f,
  3706. .flags = ADDR_TYPE_RT
  3707. },
  3708. { }
  3709. };
  3710. /* l4_cfg -> ocp_wp_noc */
  3711. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3712. .master = &omap44xx_l4_cfg_hwmod,
  3713. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3714. .clk = "l4_div_ck",
  3715. .addr = omap44xx_ocp_wp_noc_addrs,
  3716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3717. };
  3718. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3719. {
  3720. .pa_start = 0x401f1000,
  3721. .pa_end = 0x401f13ff,
  3722. .flags = ADDR_TYPE_RT
  3723. },
  3724. { }
  3725. };
  3726. /* l4_abe -> aess */
  3727. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3728. .master = &omap44xx_l4_abe_hwmod,
  3729. .slave = &omap44xx_aess_hwmod,
  3730. .clk = "ocp_abe_iclk",
  3731. .addr = omap44xx_aess_addrs,
  3732. .user = OCP_USER_MPU,
  3733. };
  3734. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3735. {
  3736. .pa_start = 0x490f1000,
  3737. .pa_end = 0x490f13ff,
  3738. .flags = ADDR_TYPE_RT
  3739. },
  3740. { }
  3741. };
  3742. /* l4_abe -> aess (dma) */
  3743. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3744. .master = &omap44xx_l4_abe_hwmod,
  3745. .slave = &omap44xx_aess_hwmod,
  3746. .clk = "ocp_abe_iclk",
  3747. .addr = omap44xx_aess_dma_addrs,
  3748. .user = OCP_USER_SDMA,
  3749. };
  3750. /* l3_main_2 -> c2c */
  3751. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3752. .master = &omap44xx_l3_main_2_hwmod,
  3753. .slave = &omap44xx_c2c_hwmod,
  3754. .clk = "l3_div_ck",
  3755. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3756. };
  3757. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3758. {
  3759. .pa_start = 0x4a304000,
  3760. .pa_end = 0x4a30401f,
  3761. .flags = ADDR_TYPE_RT
  3762. },
  3763. { }
  3764. };
  3765. /* l4_wkup -> counter_32k */
  3766. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3767. .master = &omap44xx_l4_wkup_hwmod,
  3768. .slave = &omap44xx_counter_32k_hwmod,
  3769. .clk = "l4_wkup_clk_mux_ck",
  3770. .addr = omap44xx_counter_32k_addrs,
  3771. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3772. };
  3773. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3774. {
  3775. .pa_start = 0x4a002000,
  3776. .pa_end = 0x4a0027ff,
  3777. .flags = ADDR_TYPE_RT
  3778. },
  3779. { }
  3780. };
  3781. /* l4_cfg -> ctrl_module_core */
  3782. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3783. .master = &omap44xx_l4_cfg_hwmod,
  3784. .slave = &omap44xx_ctrl_module_core_hwmod,
  3785. .clk = "l4_div_ck",
  3786. .addr = omap44xx_ctrl_module_core_addrs,
  3787. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3788. };
  3789. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3790. {
  3791. .pa_start = 0x4a100000,
  3792. .pa_end = 0x4a1007ff,
  3793. .flags = ADDR_TYPE_RT
  3794. },
  3795. { }
  3796. };
  3797. /* l4_cfg -> ctrl_module_pad_core */
  3798. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3799. .master = &omap44xx_l4_cfg_hwmod,
  3800. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3801. .clk = "l4_div_ck",
  3802. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3803. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3804. };
  3805. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3806. {
  3807. .pa_start = 0x4a30c000,
  3808. .pa_end = 0x4a30c7ff,
  3809. .flags = ADDR_TYPE_RT
  3810. },
  3811. { }
  3812. };
  3813. /* l4_wkup -> ctrl_module_wkup */
  3814. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3815. .master = &omap44xx_l4_wkup_hwmod,
  3816. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3817. .clk = "l4_wkup_clk_mux_ck",
  3818. .addr = omap44xx_ctrl_module_wkup_addrs,
  3819. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3820. };
  3821. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3822. {
  3823. .pa_start = 0x4a31e000,
  3824. .pa_end = 0x4a31e7ff,
  3825. .flags = ADDR_TYPE_RT
  3826. },
  3827. { }
  3828. };
  3829. /* l4_wkup -> ctrl_module_pad_wkup */
  3830. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3831. .master = &omap44xx_l4_wkup_hwmod,
  3832. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3833. .clk = "l4_wkup_clk_mux_ck",
  3834. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3835. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3836. };
  3837. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3838. {
  3839. .pa_start = 0x54160000,
  3840. .pa_end = 0x54167fff,
  3841. .flags = ADDR_TYPE_RT
  3842. },
  3843. { }
  3844. };
  3845. /* l3_instr -> debugss */
  3846. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3847. .master = &omap44xx_l3_instr_hwmod,
  3848. .slave = &omap44xx_debugss_hwmod,
  3849. .clk = "l3_div_ck",
  3850. .addr = omap44xx_debugss_addrs,
  3851. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3852. };
  3853. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3854. {
  3855. .pa_start = 0x4a056000,
  3856. .pa_end = 0x4a056fff,
  3857. .flags = ADDR_TYPE_RT
  3858. },
  3859. { }
  3860. };
  3861. /* l4_cfg -> dma_system */
  3862. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3863. .master = &omap44xx_l4_cfg_hwmod,
  3864. .slave = &omap44xx_dma_system_hwmod,
  3865. .clk = "l4_div_ck",
  3866. .addr = omap44xx_dma_system_addrs,
  3867. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3868. };
  3869. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3870. {
  3871. .name = "mpu",
  3872. .pa_start = 0x4012e000,
  3873. .pa_end = 0x4012e07f,
  3874. .flags = ADDR_TYPE_RT
  3875. },
  3876. { }
  3877. };
  3878. /* l4_abe -> dmic */
  3879. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3880. .master = &omap44xx_l4_abe_hwmod,
  3881. .slave = &omap44xx_dmic_hwmod,
  3882. .clk = "ocp_abe_iclk",
  3883. .addr = omap44xx_dmic_addrs,
  3884. .user = OCP_USER_MPU,
  3885. };
  3886. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3887. {
  3888. .name = "dma",
  3889. .pa_start = 0x4902e000,
  3890. .pa_end = 0x4902e07f,
  3891. .flags = ADDR_TYPE_RT
  3892. },
  3893. { }
  3894. };
  3895. /* l4_abe -> dmic (dma) */
  3896. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3897. .master = &omap44xx_l4_abe_hwmod,
  3898. .slave = &omap44xx_dmic_hwmod,
  3899. .clk = "ocp_abe_iclk",
  3900. .addr = omap44xx_dmic_dma_addrs,
  3901. .user = OCP_USER_SDMA,
  3902. };
  3903. /* dsp -> iva */
  3904. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3905. .master = &omap44xx_dsp_hwmod,
  3906. .slave = &omap44xx_iva_hwmod,
  3907. .clk = "dpll_iva_m5x2_ck",
  3908. .user = OCP_USER_DSP,
  3909. };
  3910. /* dsp -> sl2if */
  3911. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3912. .master = &omap44xx_dsp_hwmod,
  3913. .slave = &omap44xx_sl2if_hwmod,
  3914. .clk = "dpll_iva_m5x2_ck",
  3915. .user = OCP_USER_DSP,
  3916. };
  3917. /* l4_cfg -> dsp */
  3918. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3919. .master = &omap44xx_l4_cfg_hwmod,
  3920. .slave = &omap44xx_dsp_hwmod,
  3921. .clk = "l4_div_ck",
  3922. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3923. };
  3924. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3925. {
  3926. .pa_start = 0x58000000,
  3927. .pa_end = 0x5800007f,
  3928. .flags = ADDR_TYPE_RT
  3929. },
  3930. { }
  3931. };
  3932. /* l3_main_2 -> dss */
  3933. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3934. .master = &omap44xx_l3_main_2_hwmod,
  3935. .slave = &omap44xx_dss_hwmod,
  3936. .clk = "dss_fck",
  3937. .addr = omap44xx_dss_dma_addrs,
  3938. .user = OCP_USER_SDMA,
  3939. };
  3940. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3941. {
  3942. .pa_start = 0x48040000,
  3943. .pa_end = 0x4804007f,
  3944. .flags = ADDR_TYPE_RT
  3945. },
  3946. { }
  3947. };
  3948. /* l4_per -> dss */
  3949. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3950. .master = &omap44xx_l4_per_hwmod,
  3951. .slave = &omap44xx_dss_hwmod,
  3952. .clk = "l4_div_ck",
  3953. .addr = omap44xx_dss_addrs,
  3954. .user = OCP_USER_MPU,
  3955. };
  3956. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3957. {
  3958. .pa_start = 0x58001000,
  3959. .pa_end = 0x58001fff,
  3960. .flags = ADDR_TYPE_RT
  3961. },
  3962. { }
  3963. };
  3964. /* l3_main_2 -> dss_dispc */
  3965. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3966. .master = &omap44xx_l3_main_2_hwmod,
  3967. .slave = &omap44xx_dss_dispc_hwmod,
  3968. .clk = "dss_fck",
  3969. .addr = omap44xx_dss_dispc_dma_addrs,
  3970. .user = OCP_USER_SDMA,
  3971. };
  3972. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3973. {
  3974. .pa_start = 0x48041000,
  3975. .pa_end = 0x48041fff,
  3976. .flags = ADDR_TYPE_RT
  3977. },
  3978. { }
  3979. };
  3980. /* l4_per -> dss_dispc */
  3981. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3982. .master = &omap44xx_l4_per_hwmod,
  3983. .slave = &omap44xx_dss_dispc_hwmod,
  3984. .clk = "l4_div_ck",
  3985. .addr = omap44xx_dss_dispc_addrs,
  3986. .user = OCP_USER_MPU,
  3987. };
  3988. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3989. {
  3990. .pa_start = 0x58004000,
  3991. .pa_end = 0x580041ff,
  3992. .flags = ADDR_TYPE_RT
  3993. },
  3994. { }
  3995. };
  3996. /* l3_main_2 -> dss_dsi1 */
  3997. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3998. .master = &omap44xx_l3_main_2_hwmod,
  3999. .slave = &omap44xx_dss_dsi1_hwmod,
  4000. .clk = "dss_fck",
  4001. .addr = omap44xx_dss_dsi1_dma_addrs,
  4002. .user = OCP_USER_SDMA,
  4003. };
  4004. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4005. {
  4006. .pa_start = 0x48044000,
  4007. .pa_end = 0x480441ff,
  4008. .flags = ADDR_TYPE_RT
  4009. },
  4010. { }
  4011. };
  4012. /* l4_per -> dss_dsi1 */
  4013. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4014. .master = &omap44xx_l4_per_hwmod,
  4015. .slave = &omap44xx_dss_dsi1_hwmod,
  4016. .clk = "l4_div_ck",
  4017. .addr = omap44xx_dss_dsi1_addrs,
  4018. .user = OCP_USER_MPU,
  4019. };
  4020. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4021. {
  4022. .pa_start = 0x58005000,
  4023. .pa_end = 0x580051ff,
  4024. .flags = ADDR_TYPE_RT
  4025. },
  4026. { }
  4027. };
  4028. /* l3_main_2 -> dss_dsi2 */
  4029. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4030. .master = &omap44xx_l3_main_2_hwmod,
  4031. .slave = &omap44xx_dss_dsi2_hwmod,
  4032. .clk = "dss_fck",
  4033. .addr = omap44xx_dss_dsi2_dma_addrs,
  4034. .user = OCP_USER_SDMA,
  4035. };
  4036. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4037. {
  4038. .pa_start = 0x48045000,
  4039. .pa_end = 0x480451ff,
  4040. .flags = ADDR_TYPE_RT
  4041. },
  4042. { }
  4043. };
  4044. /* l4_per -> dss_dsi2 */
  4045. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4046. .master = &omap44xx_l4_per_hwmod,
  4047. .slave = &omap44xx_dss_dsi2_hwmod,
  4048. .clk = "l4_div_ck",
  4049. .addr = omap44xx_dss_dsi2_addrs,
  4050. .user = OCP_USER_MPU,
  4051. };
  4052. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4053. {
  4054. .pa_start = 0x58006000,
  4055. .pa_end = 0x58006fff,
  4056. .flags = ADDR_TYPE_RT
  4057. },
  4058. { }
  4059. };
  4060. /* l3_main_2 -> dss_hdmi */
  4061. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4062. .master = &omap44xx_l3_main_2_hwmod,
  4063. .slave = &omap44xx_dss_hdmi_hwmod,
  4064. .clk = "dss_fck",
  4065. .addr = omap44xx_dss_hdmi_dma_addrs,
  4066. .user = OCP_USER_SDMA,
  4067. };
  4068. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4069. {
  4070. .pa_start = 0x48046000,
  4071. .pa_end = 0x48046fff,
  4072. .flags = ADDR_TYPE_RT
  4073. },
  4074. { }
  4075. };
  4076. /* l4_per -> dss_hdmi */
  4077. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4078. .master = &omap44xx_l4_per_hwmod,
  4079. .slave = &omap44xx_dss_hdmi_hwmod,
  4080. .clk = "l4_div_ck",
  4081. .addr = omap44xx_dss_hdmi_addrs,
  4082. .user = OCP_USER_MPU,
  4083. };
  4084. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4085. {
  4086. .pa_start = 0x58002000,
  4087. .pa_end = 0x580020ff,
  4088. .flags = ADDR_TYPE_RT
  4089. },
  4090. { }
  4091. };
  4092. /* l3_main_2 -> dss_rfbi */
  4093. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4094. .master = &omap44xx_l3_main_2_hwmod,
  4095. .slave = &omap44xx_dss_rfbi_hwmod,
  4096. .clk = "dss_fck",
  4097. .addr = omap44xx_dss_rfbi_dma_addrs,
  4098. .user = OCP_USER_SDMA,
  4099. };
  4100. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4101. {
  4102. .pa_start = 0x48042000,
  4103. .pa_end = 0x480420ff,
  4104. .flags = ADDR_TYPE_RT
  4105. },
  4106. { }
  4107. };
  4108. /* l4_per -> dss_rfbi */
  4109. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4110. .master = &omap44xx_l4_per_hwmod,
  4111. .slave = &omap44xx_dss_rfbi_hwmod,
  4112. .clk = "l4_div_ck",
  4113. .addr = omap44xx_dss_rfbi_addrs,
  4114. .user = OCP_USER_MPU,
  4115. };
  4116. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4117. {
  4118. .pa_start = 0x58003000,
  4119. .pa_end = 0x580030ff,
  4120. .flags = ADDR_TYPE_RT
  4121. },
  4122. { }
  4123. };
  4124. /* l3_main_2 -> dss_venc */
  4125. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4126. .master = &omap44xx_l3_main_2_hwmod,
  4127. .slave = &omap44xx_dss_venc_hwmod,
  4128. .clk = "dss_fck",
  4129. .addr = omap44xx_dss_venc_dma_addrs,
  4130. .user = OCP_USER_SDMA,
  4131. };
  4132. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4133. {
  4134. .pa_start = 0x48043000,
  4135. .pa_end = 0x480430ff,
  4136. .flags = ADDR_TYPE_RT
  4137. },
  4138. { }
  4139. };
  4140. /* l4_per -> dss_venc */
  4141. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4142. .master = &omap44xx_l4_per_hwmod,
  4143. .slave = &omap44xx_dss_venc_hwmod,
  4144. .clk = "l4_div_ck",
  4145. .addr = omap44xx_dss_venc_addrs,
  4146. .user = OCP_USER_MPU,
  4147. };
  4148. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4149. {
  4150. .pa_start = 0x48078000,
  4151. .pa_end = 0x48078fff,
  4152. .flags = ADDR_TYPE_RT
  4153. },
  4154. { }
  4155. };
  4156. /* l4_per -> elm */
  4157. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4158. .master = &omap44xx_l4_per_hwmod,
  4159. .slave = &omap44xx_elm_hwmod,
  4160. .clk = "l4_div_ck",
  4161. .addr = omap44xx_elm_addrs,
  4162. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4163. };
  4164. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4165. {
  4166. .pa_start = 0x4c000000,
  4167. .pa_end = 0x4c0000ff,
  4168. .flags = ADDR_TYPE_RT
  4169. },
  4170. { }
  4171. };
  4172. /* emif_fw -> emif1 */
  4173. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4174. .master = &omap44xx_emif_fw_hwmod,
  4175. .slave = &omap44xx_emif1_hwmod,
  4176. .clk = "l3_div_ck",
  4177. .addr = omap44xx_emif1_addrs,
  4178. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4179. };
  4180. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4181. {
  4182. .pa_start = 0x4d000000,
  4183. .pa_end = 0x4d0000ff,
  4184. .flags = ADDR_TYPE_RT
  4185. },
  4186. { }
  4187. };
  4188. /* emif_fw -> emif2 */
  4189. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4190. .master = &omap44xx_emif_fw_hwmod,
  4191. .slave = &omap44xx_emif2_hwmod,
  4192. .clk = "l3_div_ck",
  4193. .addr = omap44xx_emif2_addrs,
  4194. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4195. };
  4196. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4197. {
  4198. .pa_start = 0x4a10a000,
  4199. .pa_end = 0x4a10a1ff,
  4200. .flags = ADDR_TYPE_RT
  4201. },
  4202. { }
  4203. };
  4204. /* l4_cfg -> fdif */
  4205. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4206. .master = &omap44xx_l4_cfg_hwmod,
  4207. .slave = &omap44xx_fdif_hwmod,
  4208. .clk = "l4_div_ck",
  4209. .addr = omap44xx_fdif_addrs,
  4210. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4211. };
  4212. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4213. {
  4214. .pa_start = 0x4a310000,
  4215. .pa_end = 0x4a3101ff,
  4216. .flags = ADDR_TYPE_RT
  4217. },
  4218. { }
  4219. };
  4220. /* l4_wkup -> gpio1 */
  4221. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4222. .master = &omap44xx_l4_wkup_hwmod,
  4223. .slave = &omap44xx_gpio1_hwmod,
  4224. .clk = "l4_wkup_clk_mux_ck",
  4225. .addr = omap44xx_gpio1_addrs,
  4226. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4227. };
  4228. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4229. {
  4230. .pa_start = 0x48055000,
  4231. .pa_end = 0x480551ff,
  4232. .flags = ADDR_TYPE_RT
  4233. },
  4234. { }
  4235. };
  4236. /* l4_per -> gpio2 */
  4237. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4238. .master = &omap44xx_l4_per_hwmod,
  4239. .slave = &omap44xx_gpio2_hwmod,
  4240. .clk = "l4_div_ck",
  4241. .addr = omap44xx_gpio2_addrs,
  4242. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4243. };
  4244. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4245. {
  4246. .pa_start = 0x48057000,
  4247. .pa_end = 0x480571ff,
  4248. .flags = ADDR_TYPE_RT
  4249. },
  4250. { }
  4251. };
  4252. /* l4_per -> gpio3 */
  4253. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4254. .master = &omap44xx_l4_per_hwmod,
  4255. .slave = &omap44xx_gpio3_hwmod,
  4256. .clk = "l4_div_ck",
  4257. .addr = omap44xx_gpio3_addrs,
  4258. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4259. };
  4260. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4261. {
  4262. .pa_start = 0x48059000,
  4263. .pa_end = 0x480591ff,
  4264. .flags = ADDR_TYPE_RT
  4265. },
  4266. { }
  4267. };
  4268. /* l4_per -> gpio4 */
  4269. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4270. .master = &omap44xx_l4_per_hwmod,
  4271. .slave = &omap44xx_gpio4_hwmod,
  4272. .clk = "l4_div_ck",
  4273. .addr = omap44xx_gpio4_addrs,
  4274. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4275. };
  4276. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4277. {
  4278. .pa_start = 0x4805b000,
  4279. .pa_end = 0x4805b1ff,
  4280. .flags = ADDR_TYPE_RT
  4281. },
  4282. { }
  4283. };
  4284. /* l4_per -> gpio5 */
  4285. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4286. .master = &omap44xx_l4_per_hwmod,
  4287. .slave = &omap44xx_gpio5_hwmod,
  4288. .clk = "l4_div_ck",
  4289. .addr = omap44xx_gpio5_addrs,
  4290. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4291. };
  4292. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4293. {
  4294. .pa_start = 0x4805d000,
  4295. .pa_end = 0x4805d1ff,
  4296. .flags = ADDR_TYPE_RT
  4297. },
  4298. { }
  4299. };
  4300. /* l4_per -> gpio6 */
  4301. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4302. .master = &omap44xx_l4_per_hwmod,
  4303. .slave = &omap44xx_gpio6_hwmod,
  4304. .clk = "l4_div_ck",
  4305. .addr = omap44xx_gpio6_addrs,
  4306. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4307. };
  4308. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4309. {
  4310. .pa_start = 0x50000000,
  4311. .pa_end = 0x500003ff,
  4312. .flags = ADDR_TYPE_RT
  4313. },
  4314. { }
  4315. };
  4316. /* l3_main_2 -> gpmc */
  4317. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4318. .master = &omap44xx_l3_main_2_hwmod,
  4319. .slave = &omap44xx_gpmc_hwmod,
  4320. .clk = "l3_div_ck",
  4321. .addr = omap44xx_gpmc_addrs,
  4322. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4323. };
  4324. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4325. {
  4326. .pa_start = 0x56000000,
  4327. .pa_end = 0x5600ffff,
  4328. .flags = ADDR_TYPE_RT
  4329. },
  4330. { }
  4331. };
  4332. /* l3_main_2 -> gpu */
  4333. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4334. .master = &omap44xx_l3_main_2_hwmod,
  4335. .slave = &omap44xx_gpu_hwmod,
  4336. .clk = "l3_div_ck",
  4337. .addr = omap44xx_gpu_addrs,
  4338. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4339. };
  4340. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4341. {
  4342. .pa_start = 0x480b2000,
  4343. .pa_end = 0x480b201f,
  4344. .flags = ADDR_TYPE_RT
  4345. },
  4346. { }
  4347. };
  4348. /* l4_per -> hdq1w */
  4349. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4350. .master = &omap44xx_l4_per_hwmod,
  4351. .slave = &omap44xx_hdq1w_hwmod,
  4352. .clk = "l4_div_ck",
  4353. .addr = omap44xx_hdq1w_addrs,
  4354. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4355. };
  4356. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4357. {
  4358. .pa_start = 0x4a058000,
  4359. .pa_end = 0x4a05bfff,
  4360. .flags = ADDR_TYPE_RT
  4361. },
  4362. { }
  4363. };
  4364. /* l4_cfg -> hsi */
  4365. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4366. .master = &omap44xx_l4_cfg_hwmod,
  4367. .slave = &omap44xx_hsi_hwmod,
  4368. .clk = "l4_div_ck",
  4369. .addr = omap44xx_hsi_addrs,
  4370. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4371. };
  4372. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4373. {
  4374. .pa_start = 0x48070000,
  4375. .pa_end = 0x480700ff,
  4376. .flags = ADDR_TYPE_RT
  4377. },
  4378. { }
  4379. };
  4380. /* l4_per -> i2c1 */
  4381. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4382. .master = &omap44xx_l4_per_hwmod,
  4383. .slave = &omap44xx_i2c1_hwmod,
  4384. .clk = "l4_div_ck",
  4385. .addr = omap44xx_i2c1_addrs,
  4386. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4387. };
  4388. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4389. {
  4390. .pa_start = 0x48072000,
  4391. .pa_end = 0x480720ff,
  4392. .flags = ADDR_TYPE_RT
  4393. },
  4394. { }
  4395. };
  4396. /* l4_per -> i2c2 */
  4397. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4398. .master = &omap44xx_l4_per_hwmod,
  4399. .slave = &omap44xx_i2c2_hwmod,
  4400. .clk = "l4_div_ck",
  4401. .addr = omap44xx_i2c2_addrs,
  4402. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4403. };
  4404. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4405. {
  4406. .pa_start = 0x48060000,
  4407. .pa_end = 0x480600ff,
  4408. .flags = ADDR_TYPE_RT
  4409. },
  4410. { }
  4411. };
  4412. /* l4_per -> i2c3 */
  4413. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4414. .master = &omap44xx_l4_per_hwmod,
  4415. .slave = &omap44xx_i2c3_hwmod,
  4416. .clk = "l4_div_ck",
  4417. .addr = omap44xx_i2c3_addrs,
  4418. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4419. };
  4420. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4421. {
  4422. .pa_start = 0x48350000,
  4423. .pa_end = 0x483500ff,
  4424. .flags = ADDR_TYPE_RT
  4425. },
  4426. { }
  4427. };
  4428. /* l4_per -> i2c4 */
  4429. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4430. .master = &omap44xx_l4_per_hwmod,
  4431. .slave = &omap44xx_i2c4_hwmod,
  4432. .clk = "l4_div_ck",
  4433. .addr = omap44xx_i2c4_addrs,
  4434. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4435. };
  4436. /* l3_main_2 -> ipu */
  4437. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4438. .master = &omap44xx_l3_main_2_hwmod,
  4439. .slave = &omap44xx_ipu_hwmod,
  4440. .clk = "l3_div_ck",
  4441. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4442. };
  4443. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4444. {
  4445. .pa_start = 0x52000000,
  4446. .pa_end = 0x520000ff,
  4447. .flags = ADDR_TYPE_RT
  4448. },
  4449. { }
  4450. };
  4451. /* l3_main_2 -> iss */
  4452. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4453. .master = &omap44xx_l3_main_2_hwmod,
  4454. .slave = &omap44xx_iss_hwmod,
  4455. .clk = "l3_div_ck",
  4456. .addr = omap44xx_iss_addrs,
  4457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4458. };
  4459. /* iva -> sl2if */
  4460. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4461. .master = &omap44xx_iva_hwmod,
  4462. .slave = &omap44xx_sl2if_hwmod,
  4463. .clk = "dpll_iva_m5x2_ck",
  4464. .user = OCP_USER_IVA,
  4465. };
  4466. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4467. {
  4468. .pa_start = 0x5a000000,
  4469. .pa_end = 0x5a07ffff,
  4470. .flags = ADDR_TYPE_RT
  4471. },
  4472. { }
  4473. };
  4474. /* l3_main_2 -> iva */
  4475. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4476. .master = &omap44xx_l3_main_2_hwmod,
  4477. .slave = &omap44xx_iva_hwmod,
  4478. .clk = "l3_div_ck",
  4479. .addr = omap44xx_iva_addrs,
  4480. .user = OCP_USER_MPU,
  4481. };
  4482. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4483. {
  4484. .pa_start = 0x4a31c000,
  4485. .pa_end = 0x4a31c07f,
  4486. .flags = ADDR_TYPE_RT
  4487. },
  4488. { }
  4489. };
  4490. /* l4_wkup -> kbd */
  4491. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4492. .master = &omap44xx_l4_wkup_hwmod,
  4493. .slave = &omap44xx_kbd_hwmod,
  4494. .clk = "l4_wkup_clk_mux_ck",
  4495. .addr = omap44xx_kbd_addrs,
  4496. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4497. };
  4498. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4499. {
  4500. .pa_start = 0x4a0f4000,
  4501. .pa_end = 0x4a0f41ff,
  4502. .flags = ADDR_TYPE_RT
  4503. },
  4504. { }
  4505. };
  4506. /* l4_cfg -> mailbox */
  4507. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4508. .master = &omap44xx_l4_cfg_hwmod,
  4509. .slave = &omap44xx_mailbox_hwmod,
  4510. .clk = "l4_div_ck",
  4511. .addr = omap44xx_mailbox_addrs,
  4512. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4513. };
  4514. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4515. {
  4516. .pa_start = 0x40128000,
  4517. .pa_end = 0x401283ff,
  4518. .flags = ADDR_TYPE_RT
  4519. },
  4520. { }
  4521. };
  4522. /* l4_abe -> mcasp */
  4523. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4524. .master = &omap44xx_l4_abe_hwmod,
  4525. .slave = &omap44xx_mcasp_hwmod,
  4526. .clk = "ocp_abe_iclk",
  4527. .addr = omap44xx_mcasp_addrs,
  4528. .user = OCP_USER_MPU,
  4529. };
  4530. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4531. {
  4532. .pa_start = 0x49028000,
  4533. .pa_end = 0x490283ff,
  4534. .flags = ADDR_TYPE_RT
  4535. },
  4536. { }
  4537. };
  4538. /* l4_abe -> mcasp (dma) */
  4539. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4540. .master = &omap44xx_l4_abe_hwmod,
  4541. .slave = &omap44xx_mcasp_hwmod,
  4542. .clk = "ocp_abe_iclk",
  4543. .addr = omap44xx_mcasp_dma_addrs,
  4544. .user = OCP_USER_SDMA,
  4545. };
  4546. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4547. {
  4548. .name = "mpu",
  4549. .pa_start = 0x40122000,
  4550. .pa_end = 0x401220ff,
  4551. .flags = ADDR_TYPE_RT
  4552. },
  4553. { }
  4554. };
  4555. /* l4_abe -> mcbsp1 */
  4556. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4557. .master = &omap44xx_l4_abe_hwmod,
  4558. .slave = &omap44xx_mcbsp1_hwmod,
  4559. .clk = "ocp_abe_iclk",
  4560. .addr = omap44xx_mcbsp1_addrs,
  4561. .user = OCP_USER_MPU,
  4562. };
  4563. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4564. {
  4565. .name = "dma",
  4566. .pa_start = 0x49022000,
  4567. .pa_end = 0x490220ff,
  4568. .flags = ADDR_TYPE_RT
  4569. },
  4570. { }
  4571. };
  4572. /* l4_abe -> mcbsp1 (dma) */
  4573. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4574. .master = &omap44xx_l4_abe_hwmod,
  4575. .slave = &omap44xx_mcbsp1_hwmod,
  4576. .clk = "ocp_abe_iclk",
  4577. .addr = omap44xx_mcbsp1_dma_addrs,
  4578. .user = OCP_USER_SDMA,
  4579. };
  4580. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4581. {
  4582. .name = "mpu",
  4583. .pa_start = 0x40124000,
  4584. .pa_end = 0x401240ff,
  4585. .flags = ADDR_TYPE_RT
  4586. },
  4587. { }
  4588. };
  4589. /* l4_abe -> mcbsp2 */
  4590. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4591. .master = &omap44xx_l4_abe_hwmod,
  4592. .slave = &omap44xx_mcbsp2_hwmod,
  4593. .clk = "ocp_abe_iclk",
  4594. .addr = omap44xx_mcbsp2_addrs,
  4595. .user = OCP_USER_MPU,
  4596. };
  4597. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4598. {
  4599. .name = "dma",
  4600. .pa_start = 0x49024000,
  4601. .pa_end = 0x490240ff,
  4602. .flags = ADDR_TYPE_RT
  4603. },
  4604. { }
  4605. };
  4606. /* l4_abe -> mcbsp2 (dma) */
  4607. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4608. .master = &omap44xx_l4_abe_hwmod,
  4609. .slave = &omap44xx_mcbsp2_hwmod,
  4610. .clk = "ocp_abe_iclk",
  4611. .addr = omap44xx_mcbsp2_dma_addrs,
  4612. .user = OCP_USER_SDMA,
  4613. };
  4614. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4615. {
  4616. .name = "mpu",
  4617. .pa_start = 0x40126000,
  4618. .pa_end = 0x401260ff,
  4619. .flags = ADDR_TYPE_RT
  4620. },
  4621. { }
  4622. };
  4623. /* l4_abe -> mcbsp3 */
  4624. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4625. .master = &omap44xx_l4_abe_hwmod,
  4626. .slave = &omap44xx_mcbsp3_hwmod,
  4627. .clk = "ocp_abe_iclk",
  4628. .addr = omap44xx_mcbsp3_addrs,
  4629. .user = OCP_USER_MPU,
  4630. };
  4631. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4632. {
  4633. .name = "dma",
  4634. .pa_start = 0x49026000,
  4635. .pa_end = 0x490260ff,
  4636. .flags = ADDR_TYPE_RT
  4637. },
  4638. { }
  4639. };
  4640. /* l4_abe -> mcbsp3 (dma) */
  4641. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4642. .master = &omap44xx_l4_abe_hwmod,
  4643. .slave = &omap44xx_mcbsp3_hwmod,
  4644. .clk = "ocp_abe_iclk",
  4645. .addr = omap44xx_mcbsp3_dma_addrs,
  4646. .user = OCP_USER_SDMA,
  4647. };
  4648. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4649. {
  4650. .pa_start = 0x48096000,
  4651. .pa_end = 0x480960ff,
  4652. .flags = ADDR_TYPE_RT
  4653. },
  4654. { }
  4655. };
  4656. /* l4_per -> mcbsp4 */
  4657. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4658. .master = &omap44xx_l4_per_hwmod,
  4659. .slave = &omap44xx_mcbsp4_hwmod,
  4660. .clk = "l4_div_ck",
  4661. .addr = omap44xx_mcbsp4_addrs,
  4662. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4663. };
  4664. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4665. {
  4666. .name = "mpu",
  4667. .pa_start = 0x40132000,
  4668. .pa_end = 0x4013207f,
  4669. .flags = ADDR_TYPE_RT
  4670. },
  4671. { }
  4672. };
  4673. /* l4_abe -> mcpdm */
  4674. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4675. .master = &omap44xx_l4_abe_hwmod,
  4676. .slave = &omap44xx_mcpdm_hwmod,
  4677. .clk = "ocp_abe_iclk",
  4678. .addr = omap44xx_mcpdm_addrs,
  4679. .user = OCP_USER_MPU,
  4680. };
  4681. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4682. {
  4683. .name = "dma",
  4684. .pa_start = 0x49032000,
  4685. .pa_end = 0x4903207f,
  4686. .flags = ADDR_TYPE_RT
  4687. },
  4688. { }
  4689. };
  4690. /* l4_abe -> mcpdm (dma) */
  4691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4692. .master = &omap44xx_l4_abe_hwmod,
  4693. .slave = &omap44xx_mcpdm_hwmod,
  4694. .clk = "ocp_abe_iclk",
  4695. .addr = omap44xx_mcpdm_dma_addrs,
  4696. .user = OCP_USER_SDMA,
  4697. };
  4698. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4699. {
  4700. .pa_start = 0x48098000,
  4701. .pa_end = 0x480981ff,
  4702. .flags = ADDR_TYPE_RT
  4703. },
  4704. { }
  4705. };
  4706. /* l4_per -> mcspi1 */
  4707. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4708. .master = &omap44xx_l4_per_hwmod,
  4709. .slave = &omap44xx_mcspi1_hwmod,
  4710. .clk = "l4_div_ck",
  4711. .addr = omap44xx_mcspi1_addrs,
  4712. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4713. };
  4714. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4715. {
  4716. .pa_start = 0x4809a000,
  4717. .pa_end = 0x4809a1ff,
  4718. .flags = ADDR_TYPE_RT
  4719. },
  4720. { }
  4721. };
  4722. /* l4_per -> mcspi2 */
  4723. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4724. .master = &omap44xx_l4_per_hwmod,
  4725. .slave = &omap44xx_mcspi2_hwmod,
  4726. .clk = "l4_div_ck",
  4727. .addr = omap44xx_mcspi2_addrs,
  4728. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4729. };
  4730. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4731. {
  4732. .pa_start = 0x480b8000,
  4733. .pa_end = 0x480b81ff,
  4734. .flags = ADDR_TYPE_RT
  4735. },
  4736. { }
  4737. };
  4738. /* l4_per -> mcspi3 */
  4739. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4740. .master = &omap44xx_l4_per_hwmod,
  4741. .slave = &omap44xx_mcspi3_hwmod,
  4742. .clk = "l4_div_ck",
  4743. .addr = omap44xx_mcspi3_addrs,
  4744. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4745. };
  4746. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4747. {
  4748. .pa_start = 0x480ba000,
  4749. .pa_end = 0x480ba1ff,
  4750. .flags = ADDR_TYPE_RT
  4751. },
  4752. { }
  4753. };
  4754. /* l4_per -> mcspi4 */
  4755. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4756. .master = &omap44xx_l4_per_hwmod,
  4757. .slave = &omap44xx_mcspi4_hwmod,
  4758. .clk = "l4_div_ck",
  4759. .addr = omap44xx_mcspi4_addrs,
  4760. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4761. };
  4762. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4763. {
  4764. .pa_start = 0x4809c000,
  4765. .pa_end = 0x4809c3ff,
  4766. .flags = ADDR_TYPE_RT
  4767. },
  4768. { }
  4769. };
  4770. /* l4_per -> mmc1 */
  4771. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4772. .master = &omap44xx_l4_per_hwmod,
  4773. .slave = &omap44xx_mmc1_hwmod,
  4774. .clk = "l4_div_ck",
  4775. .addr = omap44xx_mmc1_addrs,
  4776. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4777. };
  4778. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4779. {
  4780. .pa_start = 0x480b4000,
  4781. .pa_end = 0x480b43ff,
  4782. .flags = ADDR_TYPE_RT
  4783. },
  4784. { }
  4785. };
  4786. /* l4_per -> mmc2 */
  4787. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4788. .master = &omap44xx_l4_per_hwmod,
  4789. .slave = &omap44xx_mmc2_hwmod,
  4790. .clk = "l4_div_ck",
  4791. .addr = omap44xx_mmc2_addrs,
  4792. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4793. };
  4794. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4795. {
  4796. .pa_start = 0x480ad000,
  4797. .pa_end = 0x480ad3ff,
  4798. .flags = ADDR_TYPE_RT
  4799. },
  4800. { }
  4801. };
  4802. /* l4_per -> mmc3 */
  4803. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4804. .master = &omap44xx_l4_per_hwmod,
  4805. .slave = &omap44xx_mmc3_hwmod,
  4806. .clk = "l4_div_ck",
  4807. .addr = omap44xx_mmc3_addrs,
  4808. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4809. };
  4810. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4811. {
  4812. .pa_start = 0x480d1000,
  4813. .pa_end = 0x480d13ff,
  4814. .flags = ADDR_TYPE_RT
  4815. },
  4816. { }
  4817. };
  4818. /* l4_per -> mmc4 */
  4819. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4820. .master = &omap44xx_l4_per_hwmod,
  4821. .slave = &omap44xx_mmc4_hwmod,
  4822. .clk = "l4_div_ck",
  4823. .addr = omap44xx_mmc4_addrs,
  4824. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4825. };
  4826. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4827. {
  4828. .pa_start = 0x480d5000,
  4829. .pa_end = 0x480d53ff,
  4830. .flags = ADDR_TYPE_RT
  4831. },
  4832. { }
  4833. };
  4834. /* l4_per -> mmc5 */
  4835. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4836. .master = &omap44xx_l4_per_hwmod,
  4837. .slave = &omap44xx_mmc5_hwmod,
  4838. .clk = "l4_div_ck",
  4839. .addr = omap44xx_mmc5_addrs,
  4840. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4841. };
  4842. /* l3_main_2 -> ocmc_ram */
  4843. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4844. .master = &omap44xx_l3_main_2_hwmod,
  4845. .slave = &omap44xx_ocmc_ram_hwmod,
  4846. .clk = "l3_div_ck",
  4847. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4848. };
  4849. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4850. {
  4851. .pa_start = 0x4a0ad000,
  4852. .pa_end = 0x4a0ad01f,
  4853. .flags = ADDR_TYPE_RT
  4854. },
  4855. { }
  4856. };
  4857. /* l4_cfg -> ocp2scp_usb_phy */
  4858. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4859. .master = &omap44xx_l4_cfg_hwmod,
  4860. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4861. .clk = "l4_div_ck",
  4862. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4864. };
  4865. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4866. {
  4867. .pa_start = 0x48243000,
  4868. .pa_end = 0x48243fff,
  4869. .flags = ADDR_TYPE_RT
  4870. },
  4871. { }
  4872. };
  4873. /* mpu_private -> prcm_mpu */
  4874. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4875. .master = &omap44xx_mpu_private_hwmod,
  4876. .slave = &omap44xx_prcm_mpu_hwmod,
  4877. .clk = "l3_div_ck",
  4878. .addr = omap44xx_prcm_mpu_addrs,
  4879. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4880. };
  4881. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4882. {
  4883. .pa_start = 0x4a004000,
  4884. .pa_end = 0x4a004fff,
  4885. .flags = ADDR_TYPE_RT
  4886. },
  4887. { }
  4888. };
  4889. /* l4_wkup -> cm_core_aon */
  4890. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4891. .master = &omap44xx_l4_wkup_hwmod,
  4892. .slave = &omap44xx_cm_core_aon_hwmod,
  4893. .clk = "l4_wkup_clk_mux_ck",
  4894. .addr = omap44xx_cm_core_aon_addrs,
  4895. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4896. };
  4897. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4898. {
  4899. .pa_start = 0x4a008000,
  4900. .pa_end = 0x4a009fff,
  4901. .flags = ADDR_TYPE_RT
  4902. },
  4903. { }
  4904. };
  4905. /* l4_cfg -> cm_core */
  4906. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4907. .master = &omap44xx_l4_cfg_hwmod,
  4908. .slave = &omap44xx_cm_core_hwmod,
  4909. .clk = "l4_div_ck",
  4910. .addr = omap44xx_cm_core_addrs,
  4911. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4912. };
  4913. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4914. {
  4915. .pa_start = 0x4a306000,
  4916. .pa_end = 0x4a307fff,
  4917. .flags = ADDR_TYPE_RT
  4918. },
  4919. { }
  4920. };
  4921. /* l4_wkup -> prm */
  4922. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4923. .master = &omap44xx_l4_wkup_hwmod,
  4924. .slave = &omap44xx_prm_hwmod,
  4925. .clk = "l4_wkup_clk_mux_ck",
  4926. .addr = omap44xx_prm_addrs,
  4927. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4928. };
  4929. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4930. {
  4931. .pa_start = 0x4a30a000,
  4932. .pa_end = 0x4a30a7ff,
  4933. .flags = ADDR_TYPE_RT
  4934. },
  4935. { }
  4936. };
  4937. /* l4_wkup -> scrm */
  4938. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4939. .master = &omap44xx_l4_wkup_hwmod,
  4940. .slave = &omap44xx_scrm_hwmod,
  4941. .clk = "l4_wkup_clk_mux_ck",
  4942. .addr = omap44xx_scrm_addrs,
  4943. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4944. };
  4945. /* l3_main_2 -> sl2if */
  4946. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4947. .master = &omap44xx_l3_main_2_hwmod,
  4948. .slave = &omap44xx_sl2if_hwmod,
  4949. .clk = "l3_div_ck",
  4950. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4951. };
  4952. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4953. {
  4954. .pa_start = 0x4012c000,
  4955. .pa_end = 0x4012c3ff,
  4956. .flags = ADDR_TYPE_RT
  4957. },
  4958. { }
  4959. };
  4960. /* l4_abe -> slimbus1 */
  4961. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4962. .master = &omap44xx_l4_abe_hwmod,
  4963. .slave = &omap44xx_slimbus1_hwmod,
  4964. .clk = "ocp_abe_iclk",
  4965. .addr = omap44xx_slimbus1_addrs,
  4966. .user = OCP_USER_MPU,
  4967. };
  4968. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4969. {
  4970. .pa_start = 0x4902c000,
  4971. .pa_end = 0x4902c3ff,
  4972. .flags = ADDR_TYPE_RT
  4973. },
  4974. { }
  4975. };
  4976. /* l4_abe -> slimbus1 (dma) */
  4977. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4978. .master = &omap44xx_l4_abe_hwmod,
  4979. .slave = &omap44xx_slimbus1_hwmod,
  4980. .clk = "ocp_abe_iclk",
  4981. .addr = omap44xx_slimbus1_dma_addrs,
  4982. .user = OCP_USER_SDMA,
  4983. };
  4984. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4985. {
  4986. .pa_start = 0x48076000,
  4987. .pa_end = 0x480763ff,
  4988. .flags = ADDR_TYPE_RT
  4989. },
  4990. { }
  4991. };
  4992. /* l4_per -> slimbus2 */
  4993. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4994. .master = &omap44xx_l4_per_hwmod,
  4995. .slave = &omap44xx_slimbus2_hwmod,
  4996. .clk = "l4_div_ck",
  4997. .addr = omap44xx_slimbus2_addrs,
  4998. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4999. };
  5000. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5001. {
  5002. .pa_start = 0x4a0dd000,
  5003. .pa_end = 0x4a0dd03f,
  5004. .flags = ADDR_TYPE_RT
  5005. },
  5006. { }
  5007. };
  5008. /* l4_cfg -> smartreflex_core */
  5009. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5010. .master = &omap44xx_l4_cfg_hwmod,
  5011. .slave = &omap44xx_smartreflex_core_hwmod,
  5012. .clk = "l4_div_ck",
  5013. .addr = omap44xx_smartreflex_core_addrs,
  5014. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5015. };
  5016. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5017. {
  5018. .pa_start = 0x4a0db000,
  5019. .pa_end = 0x4a0db03f,
  5020. .flags = ADDR_TYPE_RT
  5021. },
  5022. { }
  5023. };
  5024. /* l4_cfg -> smartreflex_iva */
  5025. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5026. .master = &omap44xx_l4_cfg_hwmod,
  5027. .slave = &omap44xx_smartreflex_iva_hwmod,
  5028. .clk = "l4_div_ck",
  5029. .addr = omap44xx_smartreflex_iva_addrs,
  5030. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5031. };
  5032. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5033. {
  5034. .pa_start = 0x4a0d9000,
  5035. .pa_end = 0x4a0d903f,
  5036. .flags = ADDR_TYPE_RT
  5037. },
  5038. { }
  5039. };
  5040. /* l4_cfg -> smartreflex_mpu */
  5041. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5042. .master = &omap44xx_l4_cfg_hwmod,
  5043. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5044. .clk = "l4_div_ck",
  5045. .addr = omap44xx_smartreflex_mpu_addrs,
  5046. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5047. };
  5048. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5049. {
  5050. .pa_start = 0x4a0f6000,
  5051. .pa_end = 0x4a0f6fff,
  5052. .flags = ADDR_TYPE_RT
  5053. },
  5054. { }
  5055. };
  5056. /* l4_cfg -> spinlock */
  5057. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5058. .master = &omap44xx_l4_cfg_hwmod,
  5059. .slave = &omap44xx_spinlock_hwmod,
  5060. .clk = "l4_div_ck",
  5061. .addr = omap44xx_spinlock_addrs,
  5062. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5063. };
  5064. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5065. {
  5066. .pa_start = 0x4a318000,
  5067. .pa_end = 0x4a31807f,
  5068. .flags = ADDR_TYPE_RT
  5069. },
  5070. { }
  5071. };
  5072. /* l4_wkup -> timer1 */
  5073. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5074. .master = &omap44xx_l4_wkup_hwmod,
  5075. .slave = &omap44xx_timer1_hwmod,
  5076. .clk = "l4_wkup_clk_mux_ck",
  5077. .addr = omap44xx_timer1_addrs,
  5078. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5079. };
  5080. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5081. {
  5082. .pa_start = 0x48032000,
  5083. .pa_end = 0x4803207f,
  5084. .flags = ADDR_TYPE_RT
  5085. },
  5086. { }
  5087. };
  5088. /* l4_per -> timer2 */
  5089. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5090. .master = &omap44xx_l4_per_hwmod,
  5091. .slave = &omap44xx_timer2_hwmod,
  5092. .clk = "l4_div_ck",
  5093. .addr = omap44xx_timer2_addrs,
  5094. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5095. };
  5096. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5097. {
  5098. .pa_start = 0x48034000,
  5099. .pa_end = 0x4803407f,
  5100. .flags = ADDR_TYPE_RT
  5101. },
  5102. { }
  5103. };
  5104. /* l4_per -> timer3 */
  5105. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5106. .master = &omap44xx_l4_per_hwmod,
  5107. .slave = &omap44xx_timer3_hwmod,
  5108. .clk = "l4_div_ck",
  5109. .addr = omap44xx_timer3_addrs,
  5110. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5111. };
  5112. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5113. {
  5114. .pa_start = 0x48036000,
  5115. .pa_end = 0x4803607f,
  5116. .flags = ADDR_TYPE_RT
  5117. },
  5118. { }
  5119. };
  5120. /* l4_per -> timer4 */
  5121. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5122. .master = &omap44xx_l4_per_hwmod,
  5123. .slave = &omap44xx_timer4_hwmod,
  5124. .clk = "l4_div_ck",
  5125. .addr = omap44xx_timer4_addrs,
  5126. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5127. };
  5128. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5129. {
  5130. .pa_start = 0x40138000,
  5131. .pa_end = 0x4013807f,
  5132. .flags = ADDR_TYPE_RT
  5133. },
  5134. { }
  5135. };
  5136. /* l4_abe -> timer5 */
  5137. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5138. .master = &omap44xx_l4_abe_hwmod,
  5139. .slave = &omap44xx_timer5_hwmod,
  5140. .clk = "ocp_abe_iclk",
  5141. .addr = omap44xx_timer5_addrs,
  5142. .user = OCP_USER_MPU,
  5143. };
  5144. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5145. {
  5146. .pa_start = 0x49038000,
  5147. .pa_end = 0x4903807f,
  5148. .flags = ADDR_TYPE_RT
  5149. },
  5150. { }
  5151. };
  5152. /* l4_abe -> timer5 (dma) */
  5153. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5154. .master = &omap44xx_l4_abe_hwmod,
  5155. .slave = &omap44xx_timer5_hwmod,
  5156. .clk = "ocp_abe_iclk",
  5157. .addr = omap44xx_timer5_dma_addrs,
  5158. .user = OCP_USER_SDMA,
  5159. };
  5160. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5161. {
  5162. .pa_start = 0x4013a000,
  5163. .pa_end = 0x4013a07f,
  5164. .flags = ADDR_TYPE_RT
  5165. },
  5166. { }
  5167. };
  5168. /* l4_abe -> timer6 */
  5169. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5170. .master = &omap44xx_l4_abe_hwmod,
  5171. .slave = &omap44xx_timer6_hwmod,
  5172. .clk = "ocp_abe_iclk",
  5173. .addr = omap44xx_timer6_addrs,
  5174. .user = OCP_USER_MPU,
  5175. };
  5176. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5177. {
  5178. .pa_start = 0x4903a000,
  5179. .pa_end = 0x4903a07f,
  5180. .flags = ADDR_TYPE_RT
  5181. },
  5182. { }
  5183. };
  5184. /* l4_abe -> timer6 (dma) */
  5185. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5186. .master = &omap44xx_l4_abe_hwmod,
  5187. .slave = &omap44xx_timer6_hwmod,
  5188. .clk = "ocp_abe_iclk",
  5189. .addr = omap44xx_timer6_dma_addrs,
  5190. .user = OCP_USER_SDMA,
  5191. };
  5192. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5193. {
  5194. .pa_start = 0x4013c000,
  5195. .pa_end = 0x4013c07f,
  5196. .flags = ADDR_TYPE_RT
  5197. },
  5198. { }
  5199. };
  5200. /* l4_abe -> timer7 */
  5201. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5202. .master = &omap44xx_l4_abe_hwmod,
  5203. .slave = &omap44xx_timer7_hwmod,
  5204. .clk = "ocp_abe_iclk",
  5205. .addr = omap44xx_timer7_addrs,
  5206. .user = OCP_USER_MPU,
  5207. };
  5208. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5209. {
  5210. .pa_start = 0x4903c000,
  5211. .pa_end = 0x4903c07f,
  5212. .flags = ADDR_TYPE_RT
  5213. },
  5214. { }
  5215. };
  5216. /* l4_abe -> timer7 (dma) */
  5217. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5218. .master = &omap44xx_l4_abe_hwmod,
  5219. .slave = &omap44xx_timer7_hwmod,
  5220. .clk = "ocp_abe_iclk",
  5221. .addr = omap44xx_timer7_dma_addrs,
  5222. .user = OCP_USER_SDMA,
  5223. };
  5224. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5225. {
  5226. .pa_start = 0x4013e000,
  5227. .pa_end = 0x4013e07f,
  5228. .flags = ADDR_TYPE_RT
  5229. },
  5230. { }
  5231. };
  5232. /* l4_abe -> timer8 */
  5233. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5234. .master = &omap44xx_l4_abe_hwmod,
  5235. .slave = &omap44xx_timer8_hwmod,
  5236. .clk = "ocp_abe_iclk",
  5237. .addr = omap44xx_timer8_addrs,
  5238. .user = OCP_USER_MPU,
  5239. };
  5240. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5241. {
  5242. .pa_start = 0x4903e000,
  5243. .pa_end = 0x4903e07f,
  5244. .flags = ADDR_TYPE_RT
  5245. },
  5246. { }
  5247. };
  5248. /* l4_abe -> timer8 (dma) */
  5249. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5250. .master = &omap44xx_l4_abe_hwmod,
  5251. .slave = &omap44xx_timer8_hwmod,
  5252. .clk = "ocp_abe_iclk",
  5253. .addr = omap44xx_timer8_dma_addrs,
  5254. .user = OCP_USER_SDMA,
  5255. };
  5256. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5257. {
  5258. .pa_start = 0x4803e000,
  5259. .pa_end = 0x4803e07f,
  5260. .flags = ADDR_TYPE_RT
  5261. },
  5262. { }
  5263. };
  5264. /* l4_per -> timer9 */
  5265. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5266. .master = &omap44xx_l4_per_hwmod,
  5267. .slave = &omap44xx_timer9_hwmod,
  5268. .clk = "l4_div_ck",
  5269. .addr = omap44xx_timer9_addrs,
  5270. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5271. };
  5272. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5273. {
  5274. .pa_start = 0x48086000,
  5275. .pa_end = 0x4808607f,
  5276. .flags = ADDR_TYPE_RT
  5277. },
  5278. { }
  5279. };
  5280. /* l4_per -> timer10 */
  5281. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5282. .master = &omap44xx_l4_per_hwmod,
  5283. .slave = &omap44xx_timer10_hwmod,
  5284. .clk = "l4_div_ck",
  5285. .addr = omap44xx_timer10_addrs,
  5286. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5287. };
  5288. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5289. {
  5290. .pa_start = 0x48088000,
  5291. .pa_end = 0x4808807f,
  5292. .flags = ADDR_TYPE_RT
  5293. },
  5294. { }
  5295. };
  5296. /* l4_per -> timer11 */
  5297. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5298. .master = &omap44xx_l4_per_hwmod,
  5299. .slave = &omap44xx_timer11_hwmod,
  5300. .clk = "l4_div_ck",
  5301. .addr = omap44xx_timer11_addrs,
  5302. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5303. };
  5304. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5305. {
  5306. .pa_start = 0x4806a000,
  5307. .pa_end = 0x4806a0ff,
  5308. .flags = ADDR_TYPE_RT
  5309. },
  5310. { }
  5311. };
  5312. /* l4_per -> uart1 */
  5313. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5314. .master = &omap44xx_l4_per_hwmod,
  5315. .slave = &omap44xx_uart1_hwmod,
  5316. .clk = "l4_div_ck",
  5317. .addr = omap44xx_uart1_addrs,
  5318. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5319. };
  5320. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5321. {
  5322. .pa_start = 0x4806c000,
  5323. .pa_end = 0x4806c0ff,
  5324. .flags = ADDR_TYPE_RT
  5325. },
  5326. { }
  5327. };
  5328. /* l4_per -> uart2 */
  5329. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5330. .master = &omap44xx_l4_per_hwmod,
  5331. .slave = &omap44xx_uart2_hwmod,
  5332. .clk = "l4_div_ck",
  5333. .addr = omap44xx_uart2_addrs,
  5334. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5335. };
  5336. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5337. {
  5338. .pa_start = 0x48020000,
  5339. .pa_end = 0x480200ff,
  5340. .flags = ADDR_TYPE_RT
  5341. },
  5342. { }
  5343. };
  5344. /* l4_per -> uart3 */
  5345. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5346. .master = &omap44xx_l4_per_hwmod,
  5347. .slave = &omap44xx_uart3_hwmod,
  5348. .clk = "l4_div_ck",
  5349. .addr = omap44xx_uart3_addrs,
  5350. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5351. };
  5352. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5353. {
  5354. .pa_start = 0x4806e000,
  5355. .pa_end = 0x4806e0ff,
  5356. .flags = ADDR_TYPE_RT
  5357. },
  5358. { }
  5359. };
  5360. /* l4_per -> uart4 */
  5361. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5362. .master = &omap44xx_l4_per_hwmod,
  5363. .slave = &omap44xx_uart4_hwmod,
  5364. .clk = "l4_div_ck",
  5365. .addr = omap44xx_uart4_addrs,
  5366. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5367. };
  5368. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5369. {
  5370. .pa_start = 0x4a0a9000,
  5371. .pa_end = 0x4a0a93ff,
  5372. .flags = ADDR_TYPE_RT
  5373. },
  5374. { }
  5375. };
  5376. /* l4_cfg -> usb_host_fs */
  5377. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5378. .master = &omap44xx_l4_cfg_hwmod,
  5379. .slave = &omap44xx_usb_host_fs_hwmod,
  5380. .clk = "l4_div_ck",
  5381. .addr = omap44xx_usb_host_fs_addrs,
  5382. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5383. };
  5384. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5385. {
  5386. .name = "uhh",
  5387. .pa_start = 0x4a064000,
  5388. .pa_end = 0x4a0647ff,
  5389. .flags = ADDR_TYPE_RT
  5390. },
  5391. {
  5392. .name = "ohci",
  5393. .pa_start = 0x4a064800,
  5394. .pa_end = 0x4a064bff,
  5395. },
  5396. {
  5397. .name = "ehci",
  5398. .pa_start = 0x4a064c00,
  5399. .pa_end = 0x4a064fff,
  5400. },
  5401. {}
  5402. };
  5403. /* l4_cfg -> usb_host_hs */
  5404. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5405. .master = &omap44xx_l4_cfg_hwmod,
  5406. .slave = &omap44xx_usb_host_hs_hwmod,
  5407. .clk = "l4_div_ck",
  5408. .addr = omap44xx_usb_host_hs_addrs,
  5409. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5410. };
  5411. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5412. {
  5413. .pa_start = 0x4a0ab000,
  5414. .pa_end = 0x4a0ab7ff,
  5415. .flags = ADDR_TYPE_RT
  5416. },
  5417. {
  5418. /* XXX: Remove this once control module driver is in place */
  5419. .pa_start = 0x4a00233c,
  5420. .pa_end = 0x4a00233f,
  5421. .flags = ADDR_TYPE_RT
  5422. },
  5423. { }
  5424. };
  5425. /* l4_cfg -> usb_otg_hs */
  5426. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5427. .master = &omap44xx_l4_cfg_hwmod,
  5428. .slave = &omap44xx_usb_otg_hs_hwmod,
  5429. .clk = "l4_div_ck",
  5430. .addr = omap44xx_usb_otg_hs_addrs,
  5431. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5432. };
  5433. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5434. {
  5435. .name = "tll",
  5436. .pa_start = 0x4a062000,
  5437. .pa_end = 0x4a063fff,
  5438. .flags = ADDR_TYPE_RT
  5439. },
  5440. {}
  5441. };
  5442. /* l4_cfg -> usb_tll_hs */
  5443. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5444. .master = &omap44xx_l4_cfg_hwmod,
  5445. .slave = &omap44xx_usb_tll_hs_hwmod,
  5446. .clk = "l4_div_ck",
  5447. .addr = omap44xx_usb_tll_hs_addrs,
  5448. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5449. };
  5450. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5451. {
  5452. .pa_start = 0x4a314000,
  5453. .pa_end = 0x4a31407f,
  5454. .flags = ADDR_TYPE_RT
  5455. },
  5456. { }
  5457. };
  5458. /* l4_wkup -> wd_timer2 */
  5459. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5460. .master = &omap44xx_l4_wkup_hwmod,
  5461. .slave = &omap44xx_wd_timer2_hwmod,
  5462. .clk = "l4_wkup_clk_mux_ck",
  5463. .addr = omap44xx_wd_timer2_addrs,
  5464. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5465. };
  5466. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5467. {
  5468. .pa_start = 0x40130000,
  5469. .pa_end = 0x4013007f,
  5470. .flags = ADDR_TYPE_RT
  5471. },
  5472. { }
  5473. };
  5474. /* l4_abe -> wd_timer3 */
  5475. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5476. .master = &omap44xx_l4_abe_hwmod,
  5477. .slave = &omap44xx_wd_timer3_hwmod,
  5478. .clk = "ocp_abe_iclk",
  5479. .addr = omap44xx_wd_timer3_addrs,
  5480. .user = OCP_USER_MPU,
  5481. };
  5482. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5483. {
  5484. .pa_start = 0x49030000,
  5485. .pa_end = 0x4903007f,
  5486. .flags = ADDR_TYPE_RT
  5487. },
  5488. { }
  5489. };
  5490. /* l4_abe -> wd_timer3 (dma) */
  5491. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5492. .master = &omap44xx_l4_abe_hwmod,
  5493. .slave = &omap44xx_wd_timer3_hwmod,
  5494. .clk = "ocp_abe_iclk",
  5495. .addr = omap44xx_wd_timer3_dma_addrs,
  5496. .user = OCP_USER_SDMA,
  5497. };
  5498. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5499. &omap44xx_c2c__c2c_target_fw,
  5500. &omap44xx_l4_cfg__c2c_target_fw,
  5501. &omap44xx_l3_main_1__dmm,
  5502. &omap44xx_mpu__dmm,
  5503. &omap44xx_c2c__emif_fw,
  5504. &omap44xx_dmm__emif_fw,
  5505. &omap44xx_l4_cfg__emif_fw,
  5506. &omap44xx_iva__l3_instr,
  5507. &omap44xx_l3_main_3__l3_instr,
  5508. &omap44xx_ocp_wp_noc__l3_instr,
  5509. &omap44xx_dsp__l3_main_1,
  5510. &omap44xx_dss__l3_main_1,
  5511. &omap44xx_l3_main_2__l3_main_1,
  5512. &omap44xx_l4_cfg__l3_main_1,
  5513. &omap44xx_mmc1__l3_main_1,
  5514. &omap44xx_mmc2__l3_main_1,
  5515. &omap44xx_mpu__l3_main_1,
  5516. &omap44xx_c2c_target_fw__l3_main_2,
  5517. &omap44xx_debugss__l3_main_2,
  5518. &omap44xx_dma_system__l3_main_2,
  5519. &omap44xx_fdif__l3_main_2,
  5520. &omap44xx_gpu__l3_main_2,
  5521. &omap44xx_hsi__l3_main_2,
  5522. &omap44xx_ipu__l3_main_2,
  5523. &omap44xx_iss__l3_main_2,
  5524. &omap44xx_iva__l3_main_2,
  5525. &omap44xx_l3_main_1__l3_main_2,
  5526. &omap44xx_l4_cfg__l3_main_2,
  5527. /* &omap44xx_usb_host_fs__l3_main_2, */
  5528. &omap44xx_usb_host_hs__l3_main_2,
  5529. &omap44xx_usb_otg_hs__l3_main_2,
  5530. &omap44xx_l3_main_1__l3_main_3,
  5531. &omap44xx_l3_main_2__l3_main_3,
  5532. &omap44xx_l4_cfg__l3_main_3,
  5533. /* &omap44xx_aess__l4_abe, */
  5534. &omap44xx_dsp__l4_abe,
  5535. &omap44xx_l3_main_1__l4_abe,
  5536. &omap44xx_mpu__l4_abe,
  5537. &omap44xx_l3_main_1__l4_cfg,
  5538. &omap44xx_l3_main_2__l4_per,
  5539. &omap44xx_l4_cfg__l4_wkup,
  5540. &omap44xx_mpu__mpu_private,
  5541. &omap44xx_l4_cfg__ocp_wp_noc,
  5542. /* &omap44xx_l4_abe__aess, */
  5543. /* &omap44xx_l4_abe__aess_dma, */
  5544. &omap44xx_l3_main_2__c2c,
  5545. &omap44xx_l4_wkup__counter_32k,
  5546. &omap44xx_l4_cfg__ctrl_module_core,
  5547. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5548. &omap44xx_l4_wkup__ctrl_module_wkup,
  5549. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5550. &omap44xx_l3_instr__debugss,
  5551. &omap44xx_l4_cfg__dma_system,
  5552. &omap44xx_l4_abe__dmic,
  5553. &omap44xx_l4_abe__dmic_dma,
  5554. &omap44xx_dsp__iva,
  5555. /* &omap44xx_dsp__sl2if, */
  5556. &omap44xx_l4_cfg__dsp,
  5557. &omap44xx_l3_main_2__dss,
  5558. &omap44xx_l4_per__dss,
  5559. &omap44xx_l3_main_2__dss_dispc,
  5560. &omap44xx_l4_per__dss_dispc,
  5561. &omap44xx_l3_main_2__dss_dsi1,
  5562. &omap44xx_l4_per__dss_dsi1,
  5563. &omap44xx_l3_main_2__dss_dsi2,
  5564. &omap44xx_l4_per__dss_dsi2,
  5565. &omap44xx_l3_main_2__dss_hdmi,
  5566. &omap44xx_l4_per__dss_hdmi,
  5567. &omap44xx_l3_main_2__dss_rfbi,
  5568. &omap44xx_l4_per__dss_rfbi,
  5569. &omap44xx_l3_main_2__dss_venc,
  5570. &omap44xx_l4_per__dss_venc,
  5571. &omap44xx_l4_per__elm,
  5572. &omap44xx_emif_fw__emif1,
  5573. &omap44xx_emif_fw__emif2,
  5574. &omap44xx_l4_cfg__fdif,
  5575. &omap44xx_l4_wkup__gpio1,
  5576. &omap44xx_l4_per__gpio2,
  5577. &omap44xx_l4_per__gpio3,
  5578. &omap44xx_l4_per__gpio4,
  5579. &omap44xx_l4_per__gpio5,
  5580. &omap44xx_l4_per__gpio6,
  5581. &omap44xx_l3_main_2__gpmc,
  5582. &omap44xx_l3_main_2__gpu,
  5583. &omap44xx_l4_per__hdq1w,
  5584. &omap44xx_l4_cfg__hsi,
  5585. &omap44xx_l4_per__i2c1,
  5586. &omap44xx_l4_per__i2c2,
  5587. &omap44xx_l4_per__i2c3,
  5588. &omap44xx_l4_per__i2c4,
  5589. &omap44xx_l3_main_2__ipu,
  5590. &omap44xx_l3_main_2__iss,
  5591. /* &omap44xx_iva__sl2if, */
  5592. &omap44xx_l3_main_2__iva,
  5593. &omap44xx_l4_wkup__kbd,
  5594. &omap44xx_l4_cfg__mailbox,
  5595. &omap44xx_l4_abe__mcasp,
  5596. &omap44xx_l4_abe__mcasp_dma,
  5597. &omap44xx_l4_abe__mcbsp1,
  5598. &omap44xx_l4_abe__mcbsp1_dma,
  5599. &omap44xx_l4_abe__mcbsp2,
  5600. &omap44xx_l4_abe__mcbsp2_dma,
  5601. &omap44xx_l4_abe__mcbsp3,
  5602. &omap44xx_l4_abe__mcbsp3_dma,
  5603. &omap44xx_l4_per__mcbsp4,
  5604. &omap44xx_l4_abe__mcpdm,
  5605. &omap44xx_l4_abe__mcpdm_dma,
  5606. &omap44xx_l4_per__mcspi1,
  5607. &omap44xx_l4_per__mcspi2,
  5608. &omap44xx_l4_per__mcspi3,
  5609. &omap44xx_l4_per__mcspi4,
  5610. &omap44xx_l4_per__mmc1,
  5611. &omap44xx_l4_per__mmc2,
  5612. &omap44xx_l4_per__mmc3,
  5613. &omap44xx_l4_per__mmc4,
  5614. &omap44xx_l4_per__mmc5,
  5615. &omap44xx_l3_main_2__mmu_ipu,
  5616. &omap44xx_l4_cfg__mmu_dsp,
  5617. &omap44xx_l3_main_2__ocmc_ram,
  5618. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5619. &omap44xx_mpu_private__prcm_mpu,
  5620. &omap44xx_l4_wkup__cm_core_aon,
  5621. &omap44xx_l4_cfg__cm_core,
  5622. &omap44xx_l4_wkup__prm,
  5623. &omap44xx_l4_wkup__scrm,
  5624. /* &omap44xx_l3_main_2__sl2if, */
  5625. &omap44xx_l4_abe__slimbus1,
  5626. &omap44xx_l4_abe__slimbus1_dma,
  5627. &omap44xx_l4_per__slimbus2,
  5628. &omap44xx_l4_cfg__smartreflex_core,
  5629. &omap44xx_l4_cfg__smartreflex_iva,
  5630. &omap44xx_l4_cfg__smartreflex_mpu,
  5631. &omap44xx_l4_cfg__spinlock,
  5632. &omap44xx_l4_wkup__timer1,
  5633. &omap44xx_l4_per__timer2,
  5634. &omap44xx_l4_per__timer3,
  5635. &omap44xx_l4_per__timer4,
  5636. &omap44xx_l4_abe__timer5,
  5637. &omap44xx_l4_abe__timer5_dma,
  5638. &omap44xx_l4_abe__timer6,
  5639. &omap44xx_l4_abe__timer6_dma,
  5640. &omap44xx_l4_abe__timer7,
  5641. &omap44xx_l4_abe__timer7_dma,
  5642. &omap44xx_l4_abe__timer8,
  5643. &omap44xx_l4_abe__timer8_dma,
  5644. &omap44xx_l4_per__timer9,
  5645. &omap44xx_l4_per__timer10,
  5646. &omap44xx_l4_per__timer11,
  5647. &omap44xx_l4_per__uart1,
  5648. &omap44xx_l4_per__uart2,
  5649. &omap44xx_l4_per__uart3,
  5650. &omap44xx_l4_per__uart4,
  5651. /* &omap44xx_l4_cfg__usb_host_fs, */
  5652. &omap44xx_l4_cfg__usb_host_hs,
  5653. &omap44xx_l4_cfg__usb_otg_hs,
  5654. &omap44xx_l4_cfg__usb_tll_hs,
  5655. &omap44xx_l4_wkup__wd_timer2,
  5656. &omap44xx_l4_abe__wd_timer3,
  5657. &omap44xx_l4_abe__wd_timer3_dma,
  5658. NULL,
  5659. };
  5660. int __init omap44xx_hwmod_init(void)
  5661. {
  5662. omap_hwmod_init();
  5663. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5664. }