ide.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317
  1. #ifndef _IDE_H
  2. #define _IDE_H
  3. /*
  4. * linux/include/linux/ide.h
  5. *
  6. * Copyright (C) 1994-2002 Linus Torvalds & authors
  7. */
  8. #include <linux/init.h>
  9. #include <linux/ioport.h>
  10. #include <linux/hdreg.h>
  11. #include <linux/hdsmart.h>
  12. #include <linux/blkdev.h>
  13. #include <linux/proc_fs.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/bio.h>
  17. #include <linux/device.h>
  18. #include <linux/pci.h>
  19. #include <linux/completion.h>
  20. #ifdef CONFIG_BLK_DEV_IDEACPI
  21. #include <acpi/acpi.h>
  22. #endif
  23. #include <asm/byteorder.h>
  24. #include <asm/system.h>
  25. #include <asm/io.h>
  26. #include <asm/semaphore.h>
  27. #include <asm/mutex.h>
  28. #if defined(CRIS) || defined(FRV)
  29. # define SUPPORT_VLB_SYNC 0
  30. #else
  31. # define SUPPORT_VLB_SYNC 1
  32. #endif
  33. /*
  34. * Used to indicate "no IRQ", should be a value that cannot be an IRQ
  35. * number.
  36. */
  37. #define IDE_NO_IRQ (-1)
  38. typedef unsigned char byte; /* used everywhere */
  39. /*
  40. * Probably not wise to fiddle with these
  41. */
  42. #define ERROR_MAX 8 /* Max read/write errors per sector */
  43. #define ERROR_RESET 3 /* Reset controller every 4th retry */
  44. #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
  45. /*
  46. * Tune flags
  47. */
  48. #define IDE_TUNE_NOAUTO 2
  49. #define IDE_TUNE_AUTO 1
  50. #define IDE_TUNE_DEFAULT 0
  51. /*
  52. * state flags
  53. */
  54. #define DMA_PIO_RETRY 1 /* retrying in PIO */
  55. #define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
  56. #define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
  57. /*
  58. * Definitions for accessing IDE controller registers
  59. */
  60. #define IDE_NR_PORTS (10)
  61. #define IDE_DATA_OFFSET (0)
  62. #define IDE_ERROR_OFFSET (1)
  63. #define IDE_NSECTOR_OFFSET (2)
  64. #define IDE_SECTOR_OFFSET (3)
  65. #define IDE_LCYL_OFFSET (4)
  66. #define IDE_HCYL_OFFSET (5)
  67. #define IDE_SELECT_OFFSET (6)
  68. #define IDE_STATUS_OFFSET (7)
  69. #define IDE_CONTROL_OFFSET (8)
  70. #define IDE_IRQ_OFFSET (9)
  71. #define IDE_FEATURE_OFFSET IDE_ERROR_OFFSET
  72. #define IDE_COMMAND_OFFSET IDE_STATUS_OFFSET
  73. #define IDE_DATA_REG (HWIF(drive)->io_ports[IDE_DATA_OFFSET])
  74. #define IDE_ERROR_REG (HWIF(drive)->io_ports[IDE_ERROR_OFFSET])
  75. #define IDE_NSECTOR_REG (HWIF(drive)->io_ports[IDE_NSECTOR_OFFSET])
  76. #define IDE_SECTOR_REG (HWIF(drive)->io_ports[IDE_SECTOR_OFFSET])
  77. #define IDE_LCYL_REG (HWIF(drive)->io_ports[IDE_LCYL_OFFSET])
  78. #define IDE_HCYL_REG (HWIF(drive)->io_ports[IDE_HCYL_OFFSET])
  79. #define IDE_SELECT_REG (HWIF(drive)->io_ports[IDE_SELECT_OFFSET])
  80. #define IDE_STATUS_REG (HWIF(drive)->io_ports[IDE_STATUS_OFFSET])
  81. #define IDE_CONTROL_REG (HWIF(drive)->io_ports[IDE_CONTROL_OFFSET])
  82. #define IDE_IRQ_REG (HWIF(drive)->io_ports[IDE_IRQ_OFFSET])
  83. #define IDE_FEATURE_REG IDE_ERROR_REG
  84. #define IDE_COMMAND_REG IDE_STATUS_REG
  85. #define IDE_ALTSTATUS_REG IDE_CONTROL_REG
  86. #define IDE_IREASON_REG IDE_NSECTOR_REG
  87. #define IDE_BCOUNTL_REG IDE_LCYL_REG
  88. #define IDE_BCOUNTH_REG IDE_HCYL_REG
  89. #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
  90. #define BAD_R_STAT (BUSY_STAT | ERR_STAT)
  91. #define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
  92. #define BAD_STAT (BAD_R_STAT | DRQ_STAT)
  93. #define DRIVE_READY (READY_STAT | SEEK_STAT)
  94. #define DATA_READY (DRQ_STAT)
  95. #define BAD_CRC (ABRT_ERR | ICRC_ERR)
  96. #define SATA_NR_PORTS (3) /* 16 possible ?? */
  97. #define SATA_STATUS_OFFSET (0)
  98. #define SATA_STATUS_REG (HWIF(drive)->sata_scr[SATA_STATUS_OFFSET])
  99. #define SATA_ERROR_OFFSET (1)
  100. #define SATA_ERROR_REG (HWIF(drive)->sata_scr[SATA_ERROR_OFFSET])
  101. #define SATA_CONTROL_OFFSET (2)
  102. #define SATA_CONTROL_REG (HWIF(drive)->sata_scr[SATA_CONTROL_OFFSET])
  103. #define SATA_MISC_OFFSET (0)
  104. #define SATA_MISC_REG (HWIF(drive)->sata_misc[SATA_MISC_OFFSET])
  105. #define SATA_PHY_OFFSET (1)
  106. #define SATA_PHY_REG (HWIF(drive)->sata_misc[SATA_PHY_OFFSET])
  107. #define SATA_IEN_OFFSET (2)
  108. #define SATA_IEN_REG (HWIF(drive)->sata_misc[SATA_IEN_OFFSET])
  109. /*
  110. * Our Physical Region Descriptor (PRD) table should be large enough
  111. * to handle the biggest I/O request we are likely to see. Since requests
  112. * can have no more than 256 sectors, and since the typical blocksize is
  113. * two or more sectors, we could get by with a limit of 128 entries here for
  114. * the usual worst case. Most requests seem to include some contiguous blocks,
  115. * further reducing the number of table entries required.
  116. *
  117. * The driver reverts to PIO mode for individual requests that exceed
  118. * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
  119. * 100% of all crazy scenarios here is not necessary.
  120. *
  121. * As it turns out though, we must allocate a full 4KB page for this,
  122. * so the two PRD tables (ide0 & ide1) will each get half of that,
  123. * allowing each to have about 256 entries (8 bytes each) from this.
  124. */
  125. #define PRD_BYTES 8
  126. #define PRD_ENTRIES 256
  127. /*
  128. * Some more useful definitions
  129. */
  130. #define PARTN_BITS 6 /* number of minor dev bits for partitions */
  131. #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
  132. #define SECTOR_SIZE 512
  133. #define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
  134. #define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
  135. /*
  136. * Timeouts for various operations:
  137. */
  138. #define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
  139. #define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
  140. #define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
  141. #define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
  142. #define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
  143. #define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
  144. /*
  145. * Check for an interrupt and acknowledge the interrupt status
  146. */
  147. struct hwif_s;
  148. typedef int (ide_ack_intr_t)(struct hwif_s *);
  149. /*
  150. * hwif_chipset_t is used to keep track of the specific hardware
  151. * chipset used by each IDE interface, if known.
  152. */
  153. enum { ide_unknown, ide_generic, ide_pci,
  154. ide_cmd640, ide_dtc2278, ide_ali14xx,
  155. ide_qd65xx, ide_umc8672, ide_ht6560b,
  156. ide_rz1000, ide_trm290,
  157. ide_cmd646, ide_cy82c693, ide_4drives,
  158. ide_pmac, ide_etrax100, ide_acorn,
  159. ide_au1xxx, ide_forced
  160. };
  161. typedef u8 hwif_chipset_t;
  162. /*
  163. * Structure to hold all information about the location of this port
  164. */
  165. typedef struct hw_regs_s {
  166. unsigned long io_ports[IDE_NR_PORTS]; /* task file registers */
  167. int irq; /* our irq number */
  168. ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
  169. hwif_chipset_t chipset;
  170. struct device *dev;
  171. } hw_regs_t;
  172. struct hwif_s * ide_find_port(unsigned long);
  173. void ide_init_port_data(struct hwif_s *, unsigned int);
  174. void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
  175. struct ide_drive_s;
  176. int ide_register_hw(hw_regs_t *, void (*)(struct ide_drive_s *),
  177. struct hwif_s **);
  178. void ide_setup_ports( hw_regs_t *hw,
  179. unsigned long base,
  180. int *offsets,
  181. unsigned long ctrl,
  182. unsigned long intr,
  183. ide_ack_intr_t *ack_intr,
  184. #if 0
  185. ide_io_ops_t *iops,
  186. #endif
  187. int irq);
  188. static inline void ide_std_init_ports(hw_regs_t *hw,
  189. unsigned long io_addr,
  190. unsigned long ctl_addr)
  191. {
  192. unsigned int i;
  193. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
  194. hw->io_ports[i] = io_addr++;
  195. hw->io_ports[IDE_CONTROL_OFFSET] = ctl_addr;
  196. }
  197. #include <asm/ide.h>
  198. #if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
  199. #undef MAX_HWIFS
  200. #define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
  201. #endif
  202. /* needed on alpha, x86/x86_64, ia64, mips, ppc32 and sh */
  203. #ifndef IDE_ARCH_OBSOLETE_DEFAULTS
  204. # define ide_default_io_base(index) (0)
  205. # define ide_default_irq(base) (0)
  206. # define ide_init_default_irq(base) (0)
  207. #endif
  208. #ifdef CONFIG_IDE_ARCH_OBSOLETE_INIT
  209. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  210. unsigned long io_addr,
  211. unsigned long ctl_addr,
  212. int *irq)
  213. {
  214. if (!ctl_addr)
  215. ide_std_init_ports(hw, io_addr, ide_default_io_ctl(io_addr));
  216. else
  217. ide_std_init_ports(hw, io_addr, ctl_addr);
  218. if (irq)
  219. *irq = 0;
  220. hw->io_ports[IDE_IRQ_OFFSET] = 0;
  221. #ifdef CONFIG_PPC32
  222. if (ppc_ide_md.ide_init_hwif)
  223. ppc_ide_md.ide_init_hwif(hw, io_addr, ctl_addr, irq);
  224. #endif
  225. }
  226. #else
  227. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  228. unsigned long io_addr,
  229. unsigned long ctl_addr,
  230. int *irq)
  231. {
  232. if (io_addr || ctl_addr)
  233. printk(KERN_WARNING "%s: must not be called\n", __FUNCTION__);
  234. }
  235. #endif /* CONFIG_IDE_ARCH_OBSOLETE_INIT */
  236. /* Currently only m68k, apus and m8xx need it */
  237. #ifndef IDE_ARCH_ACK_INTR
  238. # define ide_ack_intr(hwif) (1)
  239. #endif
  240. /* Currently only Atari needs it */
  241. #ifndef IDE_ARCH_LOCK
  242. # define ide_release_lock() do {} while (0)
  243. # define ide_get_lock(hdlr, data) do {} while (0)
  244. #endif /* IDE_ARCH_LOCK */
  245. /*
  246. * Now for the data we need to maintain per-drive: ide_drive_t
  247. */
  248. #define ide_scsi 0x21
  249. #define ide_disk 0x20
  250. #define ide_optical 0x7
  251. #define ide_cdrom 0x5
  252. #define ide_tape 0x1
  253. #define ide_floppy 0x0
  254. /*
  255. * Special Driver Flags
  256. *
  257. * set_geometry : respecify drive geometry
  258. * recalibrate : seek to cyl 0
  259. * set_multmode : set multmode count
  260. * set_tune : tune interface for drive
  261. * serviced : service command
  262. * reserved : unused
  263. */
  264. typedef union {
  265. unsigned all : 8;
  266. struct {
  267. unsigned set_geometry : 1;
  268. unsigned recalibrate : 1;
  269. unsigned set_multmode : 1;
  270. unsigned set_tune : 1;
  271. unsigned serviced : 1;
  272. unsigned reserved : 3;
  273. } b;
  274. } special_t;
  275. /*
  276. * ATA-IDE Select Register, aka Device-Head
  277. *
  278. * head : always zeros here
  279. * unit : drive select number: 0/1
  280. * bit5 : always 1
  281. * lba : using LBA instead of CHS
  282. * bit7 : always 1
  283. */
  284. typedef union {
  285. unsigned all : 8;
  286. struct {
  287. #if defined(__LITTLE_ENDIAN_BITFIELD)
  288. unsigned head : 4;
  289. unsigned unit : 1;
  290. unsigned bit5 : 1;
  291. unsigned lba : 1;
  292. unsigned bit7 : 1;
  293. #elif defined(__BIG_ENDIAN_BITFIELD)
  294. unsigned bit7 : 1;
  295. unsigned lba : 1;
  296. unsigned bit5 : 1;
  297. unsigned unit : 1;
  298. unsigned head : 4;
  299. #else
  300. #error "Please fix <asm/byteorder.h>"
  301. #endif
  302. } b;
  303. } select_t, ata_select_t;
  304. /*
  305. * Status returned from various ide_ functions
  306. */
  307. typedef enum {
  308. ide_stopped, /* no drive operation was started */
  309. ide_started, /* a drive operation was started, handler was set */
  310. } ide_startstop_t;
  311. struct ide_driver_s;
  312. struct ide_settings_s;
  313. #ifdef CONFIG_BLK_DEV_IDEACPI
  314. struct ide_acpi_drive_link;
  315. struct ide_acpi_hwif_link;
  316. #endif
  317. typedef struct ide_drive_s {
  318. char name[4]; /* drive name, such as "hda" */
  319. char driver_req[10]; /* requests specific driver */
  320. struct request_queue *queue; /* request queue */
  321. struct request *rq; /* current request */
  322. struct ide_drive_s *next; /* circular list of hwgroup drives */
  323. void *driver_data; /* extra driver data */
  324. struct hd_driveid *id; /* drive model identification info */
  325. #ifdef CONFIG_IDE_PROC_FS
  326. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  327. struct ide_settings_s *settings;/* /proc/ide/ drive settings */
  328. #endif
  329. struct hwif_s *hwif; /* actually (ide_hwif_t *) */
  330. unsigned long sleep; /* sleep until this time */
  331. unsigned long service_start; /* time we started last request */
  332. unsigned long service_time; /* service time of last request */
  333. unsigned long timeout; /* max time to wait for irq */
  334. special_t special; /* special action flags */
  335. select_t select; /* basic drive/head select reg value */
  336. u8 keep_settings; /* restore settings after drive reset */
  337. u8 using_dma; /* disk is using dma for read/write */
  338. u8 retry_pio; /* retrying dma capable host in pio */
  339. u8 state; /* retry state */
  340. u8 waiting_for_dma; /* dma currently in progress */
  341. u8 unmask; /* okay to unmask other irqs */
  342. u8 noflush; /* don't attempt flushes */
  343. u8 dsc_overlap; /* DSC overlap */
  344. u8 nice1; /* give potential excess bandwidth */
  345. unsigned present : 1; /* drive is physically present */
  346. unsigned dead : 1; /* device ejected hint */
  347. unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
  348. unsigned noprobe : 1; /* from: hdx=noprobe */
  349. unsigned removable : 1; /* 1 if need to do check_media_change */
  350. unsigned attach : 1; /* needed for removable devices */
  351. unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
  352. unsigned no_unmask : 1; /* disallow setting unmask bit */
  353. unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
  354. unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
  355. unsigned nice0 : 1; /* give obvious excess bandwidth */
  356. unsigned nice2 : 1; /* give a share in our own bandwidth */
  357. unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
  358. unsigned nodma : 1; /* disallow DMA */
  359. unsigned autotune : 2; /* 0=default, 1=autotune, 2=noautotune */
  360. unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
  361. unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
  362. unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
  363. unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
  364. unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
  365. unsigned post_reset : 1;
  366. unsigned udma33_warned : 1;
  367. u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
  368. u8 quirk_list; /* considered quirky, set for a specific host */
  369. u8 init_speed; /* transfer rate set at boot */
  370. u8 current_speed; /* current transfer rate set */
  371. u8 desired_speed; /* desired transfer rate set */
  372. u8 dn; /* now wide spread use */
  373. u8 wcache; /* status of write cache */
  374. u8 acoustic; /* acoustic management */
  375. u8 media; /* disk, cdrom, tape, floppy, ... */
  376. u8 ctl; /* "normal" value for IDE_CONTROL_REG */
  377. u8 ready_stat; /* min status value for drive ready */
  378. u8 mult_count; /* current multiple sector setting */
  379. u8 mult_req; /* requested multiple sector setting */
  380. u8 tune_req; /* requested drive tuning setting */
  381. u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
  382. u8 bad_wstat; /* used for ignoring WRERR_STAT */
  383. u8 nowerr; /* used for ignoring WRERR_STAT */
  384. u8 sect0; /* offset of first sector for DM6:DDO */
  385. u8 head; /* "real" number of heads */
  386. u8 sect; /* "real" sectors per track */
  387. u8 bios_head; /* BIOS/fdisk/LILO number of heads */
  388. u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
  389. unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
  390. unsigned int cyl; /* "real" number of cyls */
  391. unsigned int drive_data; /* used by set_pio_mode/selectproc */
  392. unsigned int failures; /* current failure count */
  393. unsigned int max_failures; /* maximum allowed failure count */
  394. u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
  395. u64 capacity64; /* total number of sectors */
  396. int lun; /* logical unit */
  397. int crc_count; /* crc counter to reduce drive speed */
  398. #ifdef CONFIG_BLK_DEV_IDEACPI
  399. struct ide_acpi_drive_link *acpidata;
  400. #endif
  401. struct list_head list;
  402. struct device gendev;
  403. struct completion gendev_rel_comp; /* to deal with device release() */
  404. } ide_drive_t;
  405. #define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
  406. #define IDE_CHIPSET_PCI_MASK \
  407. ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
  408. #define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
  409. struct ide_port_info;
  410. typedef struct hwif_s {
  411. struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
  412. struct hwif_s *mate; /* other hwif from same PCI chip */
  413. struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
  414. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  415. char name[6]; /* name of interface, eg. "ide0" */
  416. /* task file registers for pata and sata */
  417. unsigned long io_ports[IDE_NR_PORTS];
  418. unsigned long sata_scr[SATA_NR_PORTS];
  419. unsigned long sata_misc[SATA_NR_PORTS];
  420. ide_drive_t drives[MAX_DRIVES]; /* drive info */
  421. u8 major; /* our major number */
  422. u8 index; /* 0 for ide0; 1 for ide1; ... */
  423. u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
  424. u8 straight8; /* Alan's straight 8 check */
  425. u8 bus_state; /* power state of the IDE bus */
  426. u32 host_flags;
  427. u8 pio_mask;
  428. u8 ultra_mask;
  429. u8 mwdma_mask;
  430. u8 swdma_mask;
  431. u8 cbl; /* cable type */
  432. hwif_chipset_t chipset; /* sub-module for tuning.. */
  433. struct pci_dev *pci_dev; /* for pci chipsets */
  434. const struct ide_port_info *cds; /* chipset device struct */
  435. ide_ack_intr_t *ack_intr;
  436. void (*rw_disk)(ide_drive_t *, struct request *);
  437. #if 0
  438. ide_hwif_ops_t *hwifops;
  439. #else
  440. /* routine to program host for PIO mode */
  441. void (*set_pio_mode)(ide_drive_t *, const u8);
  442. /* routine to program host for DMA mode */
  443. void (*set_dma_mode)(ide_drive_t *, const u8);
  444. /* tweaks hardware to select drive */
  445. void (*selectproc)(ide_drive_t *);
  446. /* chipset polling based on hba specifics */
  447. int (*reset_poll)(ide_drive_t *);
  448. /* chipset specific changes to default for device-hba resets */
  449. void (*pre_reset)(ide_drive_t *);
  450. /* routine to reset controller after a disk reset */
  451. void (*resetproc)(ide_drive_t *);
  452. /* special host masking for drive selection */
  453. void (*maskproc)(ide_drive_t *, int);
  454. /* check host's drive quirk list */
  455. void (*quirkproc)(ide_drive_t *);
  456. /* driver soft-power interface */
  457. int (*busproc)(ide_drive_t *, int);
  458. #endif
  459. u8 (*mdma_filter)(ide_drive_t *);
  460. u8 (*udma_filter)(ide_drive_t *);
  461. void (*ata_input_data)(ide_drive_t *, void *, u32);
  462. void (*ata_output_data)(ide_drive_t *, void *, u32);
  463. void (*atapi_input_bytes)(ide_drive_t *, void *, u32);
  464. void (*atapi_output_bytes)(ide_drive_t *, void *, u32);
  465. void (*dma_host_set)(ide_drive_t *, int);
  466. int (*dma_setup)(ide_drive_t *);
  467. void (*dma_exec_cmd)(ide_drive_t *, u8);
  468. void (*dma_start)(ide_drive_t *);
  469. int (*ide_dma_end)(ide_drive_t *drive);
  470. int (*ide_dma_test_irq)(ide_drive_t *drive);
  471. void (*ide_dma_clear_irq)(ide_drive_t *drive);
  472. void (*dma_lost_irq)(ide_drive_t *drive);
  473. void (*dma_timeout)(ide_drive_t *drive);
  474. void (*OUTB)(u8 addr, unsigned long port);
  475. void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
  476. void (*OUTW)(u16 addr, unsigned long port);
  477. void (*OUTSW)(unsigned long port, void *addr, u32 count);
  478. void (*OUTSL)(unsigned long port, void *addr, u32 count);
  479. u8 (*INB)(unsigned long port);
  480. u16 (*INW)(unsigned long port);
  481. void (*INSW)(unsigned long port, void *addr, u32 count);
  482. void (*INSL)(unsigned long port, void *addr, u32 count);
  483. /* dma physical region descriptor table (cpu view) */
  484. unsigned int *dmatable_cpu;
  485. /* dma physical region descriptor table (dma view) */
  486. dma_addr_t dmatable_dma;
  487. /* Scatter-gather list used to build the above */
  488. struct scatterlist *sg_table;
  489. int sg_max_nents; /* Maximum number of entries in it */
  490. int sg_nents; /* Current number of entries in it */
  491. int sg_dma_direction; /* dma transfer direction */
  492. /* data phase of the active command (currently only valid for PIO/DMA) */
  493. int data_phase;
  494. unsigned int nsect;
  495. unsigned int nleft;
  496. struct scatterlist *cursg;
  497. unsigned int cursg_ofs;
  498. int rqsize; /* max sectors per request */
  499. int irq; /* our irq number */
  500. unsigned long dma_base; /* base addr for dma ports */
  501. unsigned long dma_command; /* dma command register */
  502. unsigned long dma_vendor1; /* dma vendor 1 register */
  503. unsigned long dma_status; /* dma status register */
  504. unsigned long dma_vendor3; /* dma vendor 3 register */
  505. unsigned long dma_prdtable; /* actual prd table address */
  506. unsigned long config_data; /* for use by chipset-specific code */
  507. unsigned long select_data; /* for use by chipset-specific code */
  508. unsigned long extra_base; /* extra addr for dma ports */
  509. unsigned extra_ports; /* number of extra dma ports */
  510. unsigned noprobe : 1; /* don't probe for this interface */
  511. unsigned present : 1; /* this interface exists */
  512. unsigned hold : 1; /* this interface is always present */
  513. unsigned serialized : 1; /* serialized all channel operation */
  514. unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
  515. unsigned reset : 1; /* reset after probe */
  516. unsigned auto_poll : 1; /* supports nop auto-poll */
  517. unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
  518. unsigned no_io_32bit : 1; /* 1 = can not do 32-bit IO ops */
  519. unsigned mmio : 1; /* host uses MMIO */
  520. struct device gendev;
  521. struct completion gendev_rel_comp; /* To deal with device release() */
  522. void *hwif_data; /* extra hwif data */
  523. unsigned dma;
  524. #ifdef CONFIG_BLK_DEV_IDEACPI
  525. struct ide_acpi_hwif_link *acpidata;
  526. #endif
  527. } ____cacheline_internodealigned_in_smp ide_hwif_t;
  528. /*
  529. * internal ide interrupt handler type
  530. */
  531. typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
  532. typedef int (ide_expiry_t)(ide_drive_t *);
  533. typedef struct hwgroup_s {
  534. /* irq handler, if active */
  535. ide_startstop_t (*handler)(ide_drive_t *);
  536. /* irq handler, suspended if active */
  537. ide_startstop_t (*handler_save)(ide_drive_t *);
  538. /* BOOL: protects all fields below */
  539. volatile int busy;
  540. /* BOOL: wake us up on timer expiry */
  541. unsigned int sleeping : 1;
  542. /* BOOL: polling active & poll_timeout field valid */
  543. unsigned int polling : 1;
  544. /* BOOL: in a polling reset situation. Must not trigger another reset yet */
  545. unsigned int resetting : 1;
  546. /* current drive */
  547. ide_drive_t *drive;
  548. /* ptr to current hwif in linked-list */
  549. ide_hwif_t *hwif;
  550. /* for pci chipsets */
  551. struct pci_dev *pci_dev;
  552. /* current request */
  553. struct request *rq;
  554. /* failsafe timer */
  555. struct timer_list timer;
  556. /* local copy of current write rq */
  557. struct request wrq;
  558. /* timeout value during long polls */
  559. unsigned long poll_timeout;
  560. /* queried upon timeouts */
  561. int (*expiry)(ide_drive_t *);
  562. /* ide_system_bus_speed */
  563. int pio_clock;
  564. int req_gen;
  565. int req_gen_timer;
  566. unsigned char cmd_buf[4];
  567. } ide_hwgroup_t;
  568. typedef struct ide_driver_s ide_driver_t;
  569. extern struct mutex ide_setting_mtx;
  570. int set_io_32bit(ide_drive_t *, int);
  571. int set_pio_mode(ide_drive_t *, int);
  572. int set_using_dma(ide_drive_t *, int);
  573. #ifdef CONFIG_IDE_PROC_FS
  574. /*
  575. * configurable drive settings
  576. */
  577. #define TYPE_INT 0
  578. #define TYPE_BYTE 1
  579. #define TYPE_SHORT 2
  580. #define SETTING_READ (1 << 0)
  581. #define SETTING_WRITE (1 << 1)
  582. #define SETTING_RW (SETTING_READ | SETTING_WRITE)
  583. typedef int (ide_procset_t)(ide_drive_t *, int);
  584. typedef struct ide_settings_s {
  585. char *name;
  586. int rw;
  587. int data_type;
  588. int min;
  589. int max;
  590. int mul_factor;
  591. int div_factor;
  592. void *data;
  593. ide_procset_t *set;
  594. int auto_remove;
  595. struct ide_settings_s *next;
  596. } ide_settings_t;
  597. int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
  598. /*
  599. * /proc/ide interface
  600. */
  601. typedef struct {
  602. const char *name;
  603. mode_t mode;
  604. read_proc_t *read_proc;
  605. write_proc_t *write_proc;
  606. } ide_proc_entry_t;
  607. void proc_ide_create(void);
  608. void proc_ide_destroy(void);
  609. void ide_proc_register_port(ide_hwif_t *);
  610. void ide_proc_unregister_port(ide_hwif_t *);
  611. void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
  612. void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
  613. void ide_add_generic_settings(ide_drive_t *);
  614. read_proc_t proc_ide_read_capacity;
  615. read_proc_t proc_ide_read_geometry;
  616. #ifdef CONFIG_BLK_DEV_IDEPCI
  617. void ide_pci_create_host_proc(const char *, get_info_t *);
  618. #endif
  619. /*
  620. * Standard exit stuff:
  621. */
  622. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
  623. { \
  624. len -= off; \
  625. if (len < count) { \
  626. *eof = 1; \
  627. if (len <= 0) \
  628. return 0; \
  629. } else \
  630. len = count; \
  631. *start = page + off; \
  632. return len; \
  633. }
  634. #else
  635. static inline void proc_ide_create(void) { ; }
  636. static inline void proc_ide_destroy(void) { ; }
  637. static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
  638. static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
  639. static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  640. static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  641. static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
  642. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
  643. #endif
  644. /*
  645. * Power Management step value (rq->pm->pm_step).
  646. *
  647. * The step value starts at 0 (ide_pm_state_start_suspend) for a
  648. * suspend operation or 1000 (ide_pm_state_start_resume) for a
  649. * resume operation.
  650. *
  651. * For each step, the core calls the subdriver start_power_step() first.
  652. * This can return:
  653. * - ide_stopped : In this case, the core calls us back again unless
  654. * step have been set to ide_power_state_completed.
  655. * - ide_started : In this case, the channel is left busy until an
  656. * async event (interrupt) occurs.
  657. * Typically, start_power_step() will issue a taskfile request with
  658. * do_rw_taskfile().
  659. *
  660. * Upon reception of the interrupt, the core will call complete_power_step()
  661. * with the error code if any. This routine should update the step value
  662. * and return. It should not start a new request. The core will call
  663. * start_power_step for the new step value, unless step have been set to
  664. * ide_power_state_completed.
  665. *
  666. * Subdrivers are expected to define their own additional power
  667. * steps from 1..999 for suspend and from 1001..1999 for resume,
  668. * other values are reserved for future use.
  669. */
  670. enum {
  671. ide_pm_state_completed = -1,
  672. ide_pm_state_start_suspend = 0,
  673. ide_pm_state_start_resume = 1000,
  674. };
  675. /*
  676. * Subdrivers support.
  677. *
  678. * The gendriver.owner field should be set to the module owner of this driver.
  679. * The gendriver.name field should be set to the name of this driver
  680. */
  681. struct ide_driver_s {
  682. const char *version;
  683. u8 media;
  684. unsigned supports_dsc_overlap : 1;
  685. ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
  686. int (*end_request)(ide_drive_t *, int, int);
  687. ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
  688. ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
  689. struct device_driver gen_driver;
  690. int (*probe)(ide_drive_t *);
  691. void (*remove)(ide_drive_t *);
  692. void (*resume)(ide_drive_t *);
  693. void (*shutdown)(ide_drive_t *);
  694. #ifdef CONFIG_IDE_PROC_FS
  695. ide_proc_entry_t *proc;
  696. #endif
  697. };
  698. #define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
  699. int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
  700. /*
  701. * ide_hwifs[] is the master data structure used to keep track
  702. * of just about everything in ide.c. Whenever possible, routines
  703. * should be using pointers to a drive (ide_drive_t *) or
  704. * pointers to a hwif (ide_hwif_t *), rather than indexing this
  705. * structure directly (the allocation/layout may change!).
  706. *
  707. */
  708. #ifndef _IDE_C
  709. extern ide_hwif_t ide_hwifs[]; /* master data repository */
  710. #endif
  711. extern int noautodma;
  712. extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
  713. int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
  714. int uptodate, int nr_sectors);
  715. extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
  716. void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
  717. ide_expiry_t *);
  718. ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
  719. ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
  720. ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
  721. extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
  722. extern void ide_fix_driveid(struct hd_driveid *);
  723. extern void ide_fixstring(u8 *, const int, const int);
  724. int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
  725. extern ide_startstop_t ide_do_reset (ide_drive_t *);
  726. extern void ide_init_drive_cmd (struct request *rq);
  727. /*
  728. * "action" parameter type for ide_do_drive_cmd() below.
  729. */
  730. typedef enum {
  731. ide_wait, /* insert rq at end of list, and wait for it */
  732. ide_preempt, /* insert rq in front of current request */
  733. ide_head_wait, /* insert rq in front of current request and wait for it */
  734. ide_end /* insert rq at end of list, but don't wait for it */
  735. } ide_action_t;
  736. extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
  737. extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
  738. /*
  739. * Issue ATA command and wait for completion.
  740. * Use for implementing commands in kernel
  741. *
  742. * (ide_drive_t *drive, u8 cmd, u8 nsect, u8 feature, u8 sectors, u8 *buf)
  743. */
  744. extern int ide_wait_cmd(ide_drive_t *, u8, u8, u8, u8, u8 *);
  745. enum {
  746. IDE_TFLAG_LBA48 = (1 << 0),
  747. IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
  748. IDE_TFLAG_FLAGGED = (1 << 2),
  749. IDE_TFLAG_OUT_DATA = (1 << 3),
  750. IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
  751. IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
  752. IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
  753. IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
  754. IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
  755. IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
  756. IDE_TFLAG_OUT_HOB_NSECT |
  757. IDE_TFLAG_OUT_HOB_LBAL |
  758. IDE_TFLAG_OUT_HOB_LBAM |
  759. IDE_TFLAG_OUT_HOB_LBAH,
  760. IDE_TFLAG_OUT_FEATURE = (1 << 9),
  761. IDE_TFLAG_OUT_NSECT = (1 << 10),
  762. IDE_TFLAG_OUT_LBAL = (1 << 11),
  763. IDE_TFLAG_OUT_LBAM = (1 << 12),
  764. IDE_TFLAG_OUT_LBAH = (1 << 13),
  765. IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
  766. IDE_TFLAG_OUT_NSECT |
  767. IDE_TFLAG_OUT_LBAL |
  768. IDE_TFLAG_OUT_LBAM |
  769. IDE_TFLAG_OUT_LBAH,
  770. IDE_TFLAG_OUT_DEVICE = (1 << 14),
  771. IDE_TFLAG_WRITE = (1 << 15),
  772. IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
  773. IDE_TFLAG_IN_DATA = (1 << 17),
  774. IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
  775. IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
  776. IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
  777. IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
  778. IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
  779. IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
  780. IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
  781. IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
  782. IDE_TFLAG_IN_HOB_LBAM |
  783. IDE_TFLAG_IN_HOB_LBAH,
  784. IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
  785. IDE_TFLAG_IN_HOB_NSECT |
  786. IDE_TFLAG_IN_HOB_LBA,
  787. IDE_TFLAG_IN_NSECT = (1 << 25),
  788. IDE_TFLAG_IN_LBAL = (1 << 26),
  789. IDE_TFLAG_IN_LBAM = (1 << 27),
  790. IDE_TFLAG_IN_LBAH = (1 << 28),
  791. IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
  792. IDE_TFLAG_IN_LBAM |
  793. IDE_TFLAG_IN_LBAH,
  794. IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
  795. IDE_TFLAG_IN_LBA,
  796. IDE_TFLAG_IN_DEVICE = (1 << 29),
  797. IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
  798. IDE_TFLAG_IN_HOB,
  799. IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
  800. IDE_TFLAG_IN_TF,
  801. IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
  802. IDE_TFLAG_IN_DEVICE,
  803. /* force 16-bit I/O operations */
  804. IDE_TFLAG_IO_16BIT = (1 << 30),
  805. };
  806. struct ide_taskfile {
  807. u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
  808. u8 hob_feature; /* 1-5: additional data to support LBA48 */
  809. u8 hob_nsect;
  810. u8 hob_lbal;
  811. u8 hob_lbam;
  812. u8 hob_lbah;
  813. u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
  814. union { /*  7: */
  815. u8 error; /* read: error */
  816. u8 feature; /* write: feature */
  817. };
  818. u8 nsect; /* 8: number of sectors */
  819. u8 lbal; /* 9: LBA low */
  820. u8 lbam; /* 10: LBA mid */
  821. u8 lbah; /* 11: LBA high */
  822. u8 device; /* 12: device select */
  823. union { /* 13: */
  824. u8 status; /*  read: status  */
  825. u8 command; /* write: command */
  826. };
  827. };
  828. typedef struct ide_task_s {
  829. union {
  830. struct ide_taskfile tf;
  831. u8 tf_array[14];
  832. };
  833. u32 tf_flags;
  834. int data_phase;
  835. struct request *rq; /* copy of request */
  836. void *special; /* valid_t generally */
  837. } ide_task_t;
  838. void ide_tf_load(ide_drive_t *, ide_task_t *);
  839. void ide_tf_read(ide_drive_t *, ide_task_t *);
  840. extern void SELECT_DRIVE(ide_drive_t *);
  841. extern void SELECT_MASK(ide_drive_t *, int);
  842. extern int drive_is_ready(ide_drive_t *);
  843. void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
  844. ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
  845. int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
  846. int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
  847. int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
  848. int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
  849. int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
  850. extern int system_bus_clock(void);
  851. extern int ide_driveid_update(ide_drive_t *);
  852. extern int ide_ata66_check(ide_drive_t *, ide_task_t *);
  853. extern int ide_config_drive_speed(ide_drive_t *, u8);
  854. extern u8 eighty_ninty_three (ide_drive_t *);
  855. extern int set_transfer(ide_drive_t *, ide_task_t *);
  856. extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
  857. extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
  858. extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
  859. extern int ide_spin_wait_hwgroup(ide_drive_t *);
  860. extern void ide_timer_expiry(unsigned long);
  861. extern irqreturn_t ide_intr(int irq, void *dev_id);
  862. extern void do_ide_request(struct request_queue *);
  863. void ide_init_disk(struct gendisk *, ide_drive_t *);
  864. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  865. extern int ide_scan_direction;
  866. int __init ide_scan_pcibus(void);
  867. extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
  868. #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
  869. #else
  870. #define ide_pci_register_driver(d) pci_register_driver(d)
  871. #endif
  872. void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
  873. void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
  874. extern void default_hwif_iops(ide_hwif_t *);
  875. extern void default_hwif_mmiops(ide_hwif_t *);
  876. extern void default_hwif_transport(ide_hwif_t *);
  877. typedef struct ide_pci_enablebit_s {
  878. u8 reg; /* byte pci reg holding the enable-bit */
  879. u8 mask; /* mask to isolate the enable-bit */
  880. u8 val; /* value of masked reg when "enabled" */
  881. } ide_pci_enablebit_t;
  882. enum {
  883. /* Uses ISA control ports not PCI ones. */
  884. IDE_HFLAG_ISA_PORTS = (1 << 0),
  885. /* single port device */
  886. IDE_HFLAG_SINGLE = (1 << 1),
  887. /* don't use legacy PIO blacklist */
  888. IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
  889. /* don't use conservative PIO "downgrade" */
  890. IDE_HFLAG_PIO_NO_DOWNGRADE = (1 << 3),
  891. /* use PIO8/9 for prefetch off/on */
  892. IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
  893. /* use PIO6/7 for fast-devsel off/on */
  894. IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
  895. /* use 100-102 and 200-202 PIO values to set DMA modes */
  896. IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
  897. /*
  898. * keep DMA setting when programming PIO mode, may be used only
  899. * for hosts which have separate PIO and DMA timings (ie. PMAC)
  900. */
  901. IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
  902. /* program host for the transfer mode after programming device */
  903. IDE_HFLAG_POST_SET_MODE = (1 << 8),
  904. /* don't program host/device for the transfer mode ("smart" hosts) */
  905. IDE_HFLAG_NO_SET_MODE = (1 << 9),
  906. /* trust BIOS for programming chipset/device for DMA */
  907. IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
  908. /* host uses VDMA */
  909. IDE_HFLAG_VDMA = (1 << 11),
  910. /* ATAPI DMA is unsupported */
  911. IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
  912. /* set if host is a "bootable" controller */
  913. IDE_HFLAG_BOOTABLE = (1 << 13),
  914. /* host doesn't support DMA */
  915. IDE_HFLAG_NO_DMA = (1 << 14),
  916. /* check if host is PCI IDE device before allowing DMA */
  917. IDE_HFLAG_NO_AUTODMA = (1 << 15),
  918. /* host is CS5510/CS5520 */
  919. IDE_HFLAG_CS5520 = (1 << 16),
  920. /* no LBA48 */
  921. IDE_HFLAG_NO_LBA48 = (1 << 17),
  922. /* no LBA48 DMA */
  923. IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
  924. /* data FIFO is cleared by an error */
  925. IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
  926. /* serialize ports */
  927. IDE_HFLAG_SERIALIZE = (1 << 20),
  928. /* use legacy IRQs */
  929. IDE_HFLAG_LEGACY_IRQS = (1 << 21),
  930. /* force use of legacy IRQs */
  931. IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
  932. /* limit LBA48 requests to 256 sectors */
  933. IDE_HFLAG_RQSIZE_256 = (1 << 23),
  934. /* use 32-bit I/O ops */
  935. IDE_HFLAG_IO_32BIT = (1 << 24),
  936. /* unmask IRQs */
  937. IDE_HFLAG_UNMASK_IRQS = (1 << 25),
  938. IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
  939. /* host is CY82C693 */
  940. IDE_HFLAG_CY82C693 = (1 << 27),
  941. };
  942. #ifdef CONFIG_BLK_DEV_OFFBOARD
  943. # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_BOOTABLE
  944. #else
  945. # define IDE_HFLAG_OFF_BOARD 0
  946. #endif
  947. struct ide_port_info {
  948. char *name;
  949. unsigned int (*init_chipset)(struct pci_dev *, const char *);
  950. void (*init_iops)(ide_hwif_t *);
  951. void (*init_hwif)(ide_hwif_t *);
  952. void (*init_dma)(ide_hwif_t *, unsigned long);
  953. ide_pci_enablebit_t enablebits[2];
  954. hwif_chipset_t chipset;
  955. u8 extra;
  956. u32 host_flags;
  957. u8 pio_mask;
  958. u8 swdma_mask;
  959. u8 mwdma_mask;
  960. u8 udma_mask;
  961. };
  962. int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
  963. int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
  964. void ide_map_sg(ide_drive_t *, struct request *);
  965. void ide_init_sg_cmd(ide_drive_t *, struct request *);
  966. #define BAD_DMA_DRIVE 0
  967. #define GOOD_DMA_DRIVE 1
  968. struct drive_list_entry {
  969. const char *id_model;
  970. const char *id_firmware;
  971. };
  972. int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
  973. #ifdef CONFIG_BLK_DEV_IDEDMA
  974. int __ide_dma_bad_drive(ide_drive_t *);
  975. int ide_id_dma_bug(ide_drive_t *);
  976. u8 ide_find_dma_mode(ide_drive_t *, u8);
  977. static inline u8 ide_max_dma_mode(ide_drive_t *drive)
  978. {
  979. return ide_find_dma_mode(drive, XFER_UDMA_6);
  980. }
  981. void ide_dma_off_quietly(ide_drive_t *);
  982. void ide_dma_off(ide_drive_t *);
  983. void ide_dma_on(ide_drive_t *);
  984. int ide_set_dma(ide_drive_t *);
  985. ide_startstop_t ide_dma_intr(ide_drive_t *);
  986. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  987. extern int ide_build_sglist(ide_drive_t *, struct request *);
  988. extern int ide_build_dmatable(ide_drive_t *, struct request *);
  989. extern void ide_destroy_dmatable(ide_drive_t *);
  990. extern int ide_release_dma(ide_hwif_t *);
  991. extern void ide_setup_dma(ide_hwif_t *, unsigned long, unsigned int);
  992. void ide_dma_host_set(ide_drive_t *, int);
  993. extern int ide_dma_setup(ide_drive_t *);
  994. extern void ide_dma_start(ide_drive_t *);
  995. extern int __ide_dma_end(ide_drive_t *);
  996. extern void ide_dma_lost_irq(ide_drive_t *);
  997. extern void ide_dma_timeout(ide_drive_t *);
  998. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  999. #else
  1000. static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
  1001. static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
  1002. static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
  1003. static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
  1004. static inline void ide_dma_off(ide_drive_t *drive) { ; }
  1005. static inline void ide_dma_on(ide_drive_t *drive) { ; }
  1006. static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
  1007. static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
  1008. #endif /* CONFIG_BLK_DEV_IDEDMA */
  1009. #ifndef CONFIG_BLK_DEV_IDEDMA_PCI
  1010. static inline void ide_release_dma(ide_hwif_t *drive) {;}
  1011. #endif
  1012. #ifdef CONFIG_BLK_DEV_IDEACPI
  1013. extern int ide_acpi_exec_tfs(ide_drive_t *drive);
  1014. extern void ide_acpi_get_timing(ide_hwif_t *hwif);
  1015. extern void ide_acpi_push_timing(ide_hwif_t *hwif);
  1016. extern void ide_acpi_init(ide_hwif_t *hwif);
  1017. extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
  1018. #else
  1019. static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
  1020. static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
  1021. static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
  1022. static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
  1023. static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
  1024. #endif
  1025. extern int ide_hwif_request_regions(ide_hwif_t *hwif);
  1026. extern void ide_hwif_release_regions(ide_hwif_t* hwif);
  1027. extern void ide_unregister (unsigned int index);
  1028. void ide_register_region(struct gendisk *);
  1029. void ide_unregister_region(struct gendisk *);
  1030. void ide_undecoded_slave(ide_drive_t *);
  1031. int ide_device_add_all(u8 *idx);
  1032. int ide_device_add(u8 idx[4]);
  1033. static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
  1034. {
  1035. return hwif->hwif_data;
  1036. }
  1037. static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
  1038. {
  1039. hwif->hwif_data = data;
  1040. }
  1041. const char *ide_xfer_verbose(u8 mode);
  1042. extern void ide_toggle_bounce(ide_drive_t *drive, int on);
  1043. extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
  1044. static inline int ide_dev_has_iordy(struct hd_driveid *id)
  1045. {
  1046. return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
  1047. }
  1048. static inline int ide_dev_is_sata(struct hd_driveid *id)
  1049. {
  1050. /*
  1051. * See if word 93 is 0 AND drive is at least ATA-5 compatible
  1052. * verifying that word 80 by casting it to a signed type --
  1053. * this trick allows us to filter out the reserved values of
  1054. * 0x0000 and 0xffff along with the earlier ATA revisions...
  1055. */
  1056. if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
  1057. return 1;
  1058. return 0;
  1059. }
  1060. u64 ide_get_lba_addr(struct ide_taskfile *, int);
  1061. u8 ide_dump_status(ide_drive_t *, const char *, u8);
  1062. typedef struct ide_pio_timings_s {
  1063. int setup_time; /* Address setup (ns) minimum */
  1064. int active_time; /* Active pulse (ns) minimum */
  1065. int cycle_time; /* Cycle time (ns) minimum = */
  1066. /* active + recovery (+ setup for some chips) */
  1067. } ide_pio_timings_t;
  1068. unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
  1069. u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
  1070. extern const ide_pio_timings_t ide_pio_timings[6];
  1071. int ide_set_pio_mode(ide_drive_t *, u8);
  1072. int ide_set_dma_mode(ide_drive_t *, u8);
  1073. void ide_set_pio(ide_drive_t *, u8);
  1074. static inline void ide_set_max_pio(ide_drive_t *drive)
  1075. {
  1076. ide_set_pio(drive, 255);
  1077. }
  1078. extern spinlock_t ide_lock;
  1079. extern struct mutex ide_cfg_mtx;
  1080. /*
  1081. * Structure locking:
  1082. *
  1083. * ide_cfg_mtx and ide_lock together protect changes to
  1084. * ide_hwif_t->{next,hwgroup}
  1085. * ide_drive_t->next
  1086. *
  1087. * ide_hwgroup_t->busy: ide_lock
  1088. * ide_hwgroup_t->hwif: ide_lock
  1089. * ide_hwif_t->mate: constant, no locking
  1090. * ide_drive_t->hwif: constant, no locking
  1091. */
  1092. #define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
  1093. extern struct bus_type ide_bus_type;
  1094. /* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
  1095. #define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
  1096. /* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
  1097. #define ide_id_has_flush_cache_ext(id) \
  1098. (((id)->cfs_enable_2 & 0x2400) == 0x2400)
  1099. static inline int hwif_to_node(ide_hwif_t *hwif)
  1100. {
  1101. struct pci_dev *dev = hwif->pci_dev;
  1102. return dev ? pcibus_to_node(dev->bus) : -1;
  1103. }
  1104. static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
  1105. {
  1106. ide_hwif_t *hwif = HWIF(drive);
  1107. return &hwif->drives[(drive->dn ^ 1) & 1];
  1108. }
  1109. static inline void ide_set_irq(ide_drive_t *drive, int on)
  1110. {
  1111. drive->hwif->OUTB(drive->ctl | (on ? 0 : 2), IDE_CONTROL_REG);
  1112. }
  1113. #endif /* _IDE_H */