atmel_lcdfb.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108
  1. /*
  2. * Driver for AT91/AT32 LCD Controller
  3. *
  4. * Copyright (C) 2007 Atmel Corporation
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/clk.h>
  15. #include <linux/fb.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/backlight.h>
  19. #include <mach/board.h>
  20. #include <mach/cpu.h>
  21. #include <mach/gpio.h>
  22. #include <video/atmel_lcdc.h>
  23. #define lcdc_readl(sinfo, reg) __raw_readl((sinfo)->mmio+(reg))
  24. #define lcdc_writel(sinfo, reg, val) __raw_writel((val), (sinfo)->mmio+(reg))
  25. /* configurable parameters */
  26. #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
  27. #define ATMEL_LCDC_DMA_BURST_LEN 8 /* words */
  28. #define ATMEL_LCDC_FIFO_SIZE 512 /* words */
  29. #if defined(CONFIG_ARCH_AT91)
  30. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  31. | FBINFO_PARTIAL_PAN_OK \
  32. | FBINFO_HWACCEL_YPAN)
  33. static inline void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  34. struct fb_var_screeninfo *var)
  35. {
  36. }
  37. #elif defined(CONFIG_AVR32)
  38. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  39. | FBINFO_PARTIAL_PAN_OK \
  40. | FBINFO_HWACCEL_XPAN \
  41. | FBINFO_HWACCEL_YPAN)
  42. static void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  43. struct fb_var_screeninfo *var)
  44. {
  45. u32 dma2dcfg;
  46. u32 pixeloff;
  47. pixeloff = (var->xoffset * var->bits_per_pixel) & 0x1f;
  48. dma2dcfg = ((var->xres_virtual - var->xres) * var->bits_per_pixel) / 8;
  49. dma2dcfg |= pixeloff << ATMEL_LCDC_PIXELOFF_OFFSET;
  50. lcdc_writel(sinfo, ATMEL_LCDC_DMA2DCFG, dma2dcfg);
  51. /* Update configuration */
  52. lcdc_writel(sinfo, ATMEL_LCDC_DMACON,
  53. lcdc_readl(sinfo, ATMEL_LCDC_DMACON)
  54. | ATMEL_LCDC_DMAUPDT);
  55. }
  56. #endif
  57. static const u32 contrast_ctr = ATMEL_LCDC_PS_DIV8
  58. | ATMEL_LCDC_POL_POSITIVE
  59. | ATMEL_LCDC_ENA_PWMENABLE;
  60. #ifdef CONFIG_BACKLIGHT_ATMEL_LCDC
  61. /* some bl->props field just changed */
  62. static int atmel_bl_update_status(struct backlight_device *bl)
  63. {
  64. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  65. int power = sinfo->bl_power;
  66. int brightness = bl->props.brightness;
  67. /* REVISIT there may be a meaningful difference between
  68. * fb_blank and power ... there seem to be some cases
  69. * this doesn't handle correctly.
  70. */
  71. if (bl->props.fb_blank != sinfo->bl_power)
  72. power = bl->props.fb_blank;
  73. else if (bl->props.power != sinfo->bl_power)
  74. power = bl->props.power;
  75. if (brightness < 0 && power == FB_BLANK_UNBLANK)
  76. brightness = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  77. else if (power != FB_BLANK_UNBLANK)
  78. brightness = 0;
  79. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, brightness);
  80. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR,
  81. brightness ? contrast_ctr : 0);
  82. bl->props.fb_blank = bl->props.power = sinfo->bl_power = power;
  83. return 0;
  84. }
  85. static int atmel_bl_get_brightness(struct backlight_device *bl)
  86. {
  87. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  88. return lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  89. }
  90. static struct backlight_ops atmel_lcdc_bl_ops = {
  91. .update_status = atmel_bl_update_status,
  92. .get_brightness = atmel_bl_get_brightness,
  93. };
  94. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  95. {
  96. struct backlight_device *bl;
  97. sinfo->bl_power = FB_BLANK_UNBLANK;
  98. if (sinfo->backlight)
  99. return;
  100. bl = backlight_device_register("backlight", &sinfo->pdev->dev,
  101. sinfo, &atmel_lcdc_bl_ops);
  102. if (IS_ERR(bl)) {
  103. dev_err(&sinfo->pdev->dev, "error %ld on backlight register\n",
  104. PTR_ERR(bl));
  105. return;
  106. }
  107. sinfo->backlight = bl;
  108. bl->props.power = FB_BLANK_UNBLANK;
  109. bl->props.fb_blank = FB_BLANK_UNBLANK;
  110. bl->props.max_brightness = 0xff;
  111. bl->props.brightness = atmel_bl_get_brightness(bl);
  112. }
  113. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  114. {
  115. if (sinfo->backlight)
  116. backlight_device_unregister(sinfo->backlight);
  117. }
  118. #else
  119. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  120. {
  121. dev_warn(&sinfo->pdev->dev, "backlight control is not available\n");
  122. }
  123. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  124. {
  125. }
  126. #endif
  127. static void init_contrast(struct atmel_lcdfb_info *sinfo)
  128. {
  129. /* have some default contrast/backlight settings */
  130. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, contrast_ctr);
  131. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
  132. if (sinfo->lcdcon_is_backlight)
  133. init_backlight(sinfo);
  134. }
  135. static struct fb_fix_screeninfo atmel_lcdfb_fix __initdata = {
  136. .type = FB_TYPE_PACKED_PIXELS,
  137. .visual = FB_VISUAL_TRUECOLOR,
  138. .xpanstep = 0,
  139. .ypanstep = 1,
  140. .ywrapstep = 0,
  141. .accel = FB_ACCEL_NONE,
  142. };
  143. static unsigned long compute_hozval(unsigned long xres, unsigned long lcdcon2)
  144. {
  145. unsigned long value;
  146. if (!(cpu_is_at91sam9261() || cpu_is_at32ap7000()))
  147. return xres;
  148. value = xres;
  149. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) != ATMEL_LCDC_DISTYPE_TFT) {
  150. /* STN display */
  151. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) == ATMEL_LCDC_DISTYPE_STNCOLOR) {
  152. value *= 3;
  153. }
  154. if ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_4
  155. || ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_8
  156. && (lcdcon2 & ATMEL_LCDC_SCANMOD) == ATMEL_LCDC_SCANMOD_DUAL ))
  157. value = DIV_ROUND_UP(value, 4);
  158. else
  159. value = DIV_ROUND_UP(value, 8);
  160. }
  161. return value;
  162. }
  163. static void atmel_lcdfb_stop_nowait(struct atmel_lcdfb_info *sinfo)
  164. {
  165. /* Turn off the LCD controller and the DMA controller */
  166. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  167. sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET);
  168. /* Wait for the LCDC core to become idle */
  169. while (lcdc_readl(sinfo, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
  170. msleep(10);
  171. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, 0);
  172. }
  173. static void atmel_lcdfb_stop(struct atmel_lcdfb_info *sinfo)
  174. {
  175. atmel_lcdfb_stop_nowait(sinfo);
  176. /* Wait for DMA engine to become idle... */
  177. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  178. msleep(10);
  179. }
  180. static void atmel_lcdfb_start(struct atmel_lcdfb_info *sinfo)
  181. {
  182. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, sinfo->default_dmacon);
  183. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  184. (sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET)
  185. | ATMEL_LCDC_PWR);
  186. }
  187. static void atmel_lcdfb_update_dma(struct fb_info *info,
  188. struct fb_var_screeninfo *var)
  189. {
  190. struct atmel_lcdfb_info *sinfo = info->par;
  191. struct fb_fix_screeninfo *fix = &info->fix;
  192. unsigned long dma_addr;
  193. dma_addr = (fix->smem_start + var->yoffset * fix->line_length
  194. + var->xoffset * var->bits_per_pixel / 8);
  195. dma_addr &= ~3UL;
  196. /* Set framebuffer DMA base address and pixel offset */
  197. lcdc_writel(sinfo, ATMEL_LCDC_DMABADDR1, dma_addr);
  198. atmel_lcdfb_update_dma2d(sinfo, var);
  199. }
  200. static inline void atmel_lcdfb_free_video_memory(struct atmel_lcdfb_info *sinfo)
  201. {
  202. struct fb_info *info = sinfo->info;
  203. dma_free_writecombine(info->device, info->fix.smem_len,
  204. info->screen_base, info->fix.smem_start);
  205. }
  206. /**
  207. * atmel_lcdfb_alloc_video_memory - Allocate framebuffer memory
  208. * @sinfo: the frame buffer to allocate memory for
  209. *
  210. * This function is called only from the atmel_lcdfb_probe()
  211. * so no locking by fb_info->mm_lock around smem_len setting is needed.
  212. */
  213. static int atmel_lcdfb_alloc_video_memory(struct atmel_lcdfb_info *sinfo)
  214. {
  215. struct fb_info *info = sinfo->info;
  216. struct fb_var_screeninfo *var = &info->var;
  217. unsigned int smem_len;
  218. smem_len = (var->xres_virtual * var->yres_virtual
  219. * ((var->bits_per_pixel + 7) / 8));
  220. info->fix.smem_len = max(smem_len, sinfo->smem_len);
  221. info->screen_base = dma_alloc_writecombine(info->device, info->fix.smem_len,
  222. (dma_addr_t *)&info->fix.smem_start, GFP_KERNEL);
  223. if (!info->screen_base) {
  224. return -ENOMEM;
  225. }
  226. memset(info->screen_base, 0, info->fix.smem_len);
  227. return 0;
  228. }
  229. static const struct fb_videomode *atmel_lcdfb_choose_mode(struct fb_var_screeninfo *var,
  230. struct fb_info *info)
  231. {
  232. struct fb_videomode varfbmode;
  233. const struct fb_videomode *fbmode = NULL;
  234. fb_var_to_videomode(&varfbmode, var);
  235. fbmode = fb_find_nearest_mode(&varfbmode, &info->modelist);
  236. if (fbmode)
  237. fb_videomode_to_var(var, fbmode);
  238. return fbmode;
  239. }
  240. /**
  241. * atmel_lcdfb_check_var - Validates a var passed in.
  242. * @var: frame buffer variable screen structure
  243. * @info: frame buffer structure that represents a single frame buffer
  244. *
  245. * Checks to see if the hardware supports the state requested by
  246. * var passed in. This function does not alter the hardware
  247. * state!!! This means the data stored in struct fb_info and
  248. * struct atmel_lcdfb_info do not change. This includes the var
  249. * inside of struct fb_info. Do NOT change these. This function
  250. * can be called on its own if we intent to only test a mode and
  251. * not actually set it. The stuff in modedb.c is a example of
  252. * this. If the var passed in is slightly off by what the
  253. * hardware can support then we alter the var PASSED in to what
  254. * we can do. If the hardware doesn't support mode change a
  255. * -EINVAL will be returned by the upper layers. You don't need
  256. * to implement this function then. If you hardware doesn't
  257. * support changing the resolution then this function is not
  258. * needed. In this case the driver would just provide a var that
  259. * represents the static state the screen is in.
  260. *
  261. * Returns negative errno on error, or zero on success.
  262. */
  263. static int atmel_lcdfb_check_var(struct fb_var_screeninfo *var,
  264. struct fb_info *info)
  265. {
  266. struct device *dev = info->device;
  267. struct atmel_lcdfb_info *sinfo = info->par;
  268. unsigned long clk_value_khz;
  269. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  270. dev_dbg(dev, "%s:\n", __func__);
  271. if (!(var->pixclock && var->bits_per_pixel)) {
  272. /* choose a suitable mode if possible */
  273. if (!atmel_lcdfb_choose_mode(var, info)) {
  274. dev_err(dev, "needed value not specified\n");
  275. return -EINVAL;
  276. }
  277. }
  278. dev_dbg(dev, " resolution: %ux%u\n", var->xres, var->yres);
  279. dev_dbg(dev, " pixclk: %lu KHz\n", PICOS2KHZ(var->pixclock));
  280. dev_dbg(dev, " bpp: %u\n", var->bits_per_pixel);
  281. dev_dbg(dev, " clk: %lu KHz\n", clk_value_khz);
  282. if (PICOS2KHZ(var->pixclock) > clk_value_khz) {
  283. dev_err(dev, "%lu KHz pixel clock is too fast\n", PICOS2KHZ(var->pixclock));
  284. return -EINVAL;
  285. }
  286. /* Do not allow to have real resoulution larger than virtual */
  287. if (var->xres > var->xres_virtual)
  288. var->xres_virtual = var->xres;
  289. if (var->yres > var->yres_virtual)
  290. var->yres_virtual = var->yres;
  291. /* Force same alignment for each line */
  292. var->xres = (var->xres + 3) & ~3UL;
  293. var->xres_virtual = (var->xres_virtual + 3) & ~3UL;
  294. var->red.msb_right = var->green.msb_right = var->blue.msb_right = 0;
  295. var->transp.msb_right = 0;
  296. var->transp.offset = var->transp.length = 0;
  297. var->xoffset = var->yoffset = 0;
  298. if (info->fix.smem_len) {
  299. unsigned int smem_len = (var->xres_virtual * var->yres_virtual
  300. * ((var->bits_per_pixel + 7) / 8));
  301. if (smem_len > info->fix.smem_len)
  302. return -EINVAL;
  303. }
  304. /* Saturate vertical and horizontal timings at maximum values */
  305. var->vsync_len = min_t(u32, var->vsync_len,
  306. (ATMEL_LCDC_VPW >> ATMEL_LCDC_VPW_OFFSET) + 1);
  307. var->upper_margin = min_t(u32, var->upper_margin,
  308. ATMEL_LCDC_VBP >> ATMEL_LCDC_VBP_OFFSET);
  309. var->lower_margin = min_t(u32, var->lower_margin,
  310. ATMEL_LCDC_VFP);
  311. var->right_margin = min_t(u32, var->right_margin,
  312. (ATMEL_LCDC_HFP >> ATMEL_LCDC_HFP_OFFSET) + 1);
  313. var->hsync_len = min_t(u32, var->hsync_len,
  314. (ATMEL_LCDC_HPW >> ATMEL_LCDC_HPW_OFFSET) + 1);
  315. var->left_margin = min_t(u32, var->left_margin,
  316. ATMEL_LCDC_HBP + 1);
  317. /* Some parameters can't be zero */
  318. var->vsync_len = max_t(u32, var->vsync_len, 1);
  319. var->right_margin = max_t(u32, var->right_margin, 1);
  320. var->hsync_len = max_t(u32, var->hsync_len, 1);
  321. var->left_margin = max_t(u32, var->left_margin, 1);
  322. switch (var->bits_per_pixel) {
  323. case 1:
  324. case 2:
  325. case 4:
  326. case 8:
  327. var->red.offset = var->green.offset = var->blue.offset = 0;
  328. var->red.length = var->green.length = var->blue.length
  329. = var->bits_per_pixel;
  330. break;
  331. case 15:
  332. case 16:
  333. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  334. /* RGB:565 mode */
  335. var->red.offset = 11;
  336. var->blue.offset = 0;
  337. var->green.length = 6;
  338. } else if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB555) {
  339. var->red.offset = 10;
  340. var->blue.offset = 0;
  341. var->green.length = 5;
  342. } else {
  343. /* BGR:555 mode */
  344. var->red.offset = 0;
  345. var->blue.offset = 10;
  346. var->green.length = 5;
  347. }
  348. var->green.offset = 5;
  349. var->red.length = var->blue.length = 5;
  350. break;
  351. case 32:
  352. var->transp.offset = 24;
  353. var->transp.length = 8;
  354. /* fall through */
  355. case 24:
  356. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  357. /* RGB:888 mode */
  358. var->red.offset = 16;
  359. var->blue.offset = 0;
  360. } else {
  361. /* BGR:888 mode */
  362. var->red.offset = 0;
  363. var->blue.offset = 16;
  364. }
  365. var->green.offset = 8;
  366. var->red.length = var->green.length = var->blue.length = 8;
  367. break;
  368. default:
  369. dev_err(dev, "color depth %d not supported\n",
  370. var->bits_per_pixel);
  371. return -EINVAL;
  372. }
  373. return 0;
  374. }
  375. /*
  376. * LCD reset sequence
  377. */
  378. static void atmel_lcdfb_reset(struct atmel_lcdfb_info *sinfo)
  379. {
  380. might_sleep();
  381. atmel_lcdfb_stop(sinfo);
  382. atmel_lcdfb_start(sinfo);
  383. }
  384. /**
  385. * atmel_lcdfb_set_par - Alters the hardware state.
  386. * @info: frame buffer structure that represents a single frame buffer
  387. *
  388. * Using the fb_var_screeninfo in fb_info we set the resolution
  389. * of the this particular framebuffer. This function alters the
  390. * par AND the fb_fix_screeninfo stored in fb_info. It doesn't
  391. * not alter var in fb_info since we are using that data. This
  392. * means we depend on the data in var inside fb_info to be
  393. * supported by the hardware. atmel_lcdfb_check_var is always called
  394. * before atmel_lcdfb_set_par to ensure this. Again if you can't
  395. * change the resolution you don't need this function.
  396. *
  397. */
  398. static int atmel_lcdfb_set_par(struct fb_info *info)
  399. {
  400. struct atmel_lcdfb_info *sinfo = info->par;
  401. unsigned long hozval_linesz;
  402. unsigned long value;
  403. unsigned long clk_value_khz;
  404. unsigned long bits_per_line;
  405. might_sleep();
  406. dev_dbg(info->device, "%s:\n", __func__);
  407. dev_dbg(info->device, " * resolution: %ux%u (%ux%u virtual)\n",
  408. info->var.xres, info->var.yres,
  409. info->var.xres_virtual, info->var.yres_virtual);
  410. atmel_lcdfb_stop_nowait(sinfo);
  411. if (info->var.bits_per_pixel == 1)
  412. info->fix.visual = FB_VISUAL_MONO01;
  413. else if (info->var.bits_per_pixel <= 8)
  414. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  415. else
  416. info->fix.visual = FB_VISUAL_TRUECOLOR;
  417. bits_per_line = info->var.xres_virtual * info->var.bits_per_pixel;
  418. info->fix.line_length = DIV_ROUND_UP(bits_per_line, 8);
  419. /* Re-initialize the DMA engine... */
  420. dev_dbg(info->device, " * update DMA engine\n");
  421. atmel_lcdfb_update_dma(info, &info->var);
  422. /* ...set frame size and burst length = 8 words (?) */
  423. value = (info->var.yres * info->var.xres * info->var.bits_per_pixel) / 32;
  424. value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
  425. lcdc_writel(sinfo, ATMEL_LCDC_DMAFRMCFG, value);
  426. /* Now, the LCDC core... */
  427. /* Set pixel clock */
  428. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  429. value = DIV_ROUND_UP(clk_value_khz, PICOS2KHZ(info->var.pixclock));
  430. if (value < 2) {
  431. dev_notice(info->device, "Bypassing pixel clock divider\n");
  432. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
  433. } else {
  434. value = (value / 2) - 1;
  435. dev_dbg(info->device, " * programming CLKVAL = 0x%08lx\n",
  436. value);
  437. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1,
  438. value << ATMEL_LCDC_CLKVAL_OFFSET);
  439. info->var.pixclock = KHZ2PICOS(clk_value_khz / (2 * (value + 1)));
  440. dev_dbg(info->device, " updated pixclk: %lu KHz\n",
  441. PICOS2KHZ(info->var.pixclock));
  442. }
  443. /* Initialize control register 2 */
  444. value = sinfo->default_lcdcon2;
  445. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  446. value |= ATMEL_LCDC_INVLINE_INVERTED;
  447. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  448. value |= ATMEL_LCDC_INVFRAME_INVERTED;
  449. switch (info->var.bits_per_pixel) {
  450. case 1: value |= ATMEL_LCDC_PIXELSIZE_1; break;
  451. case 2: value |= ATMEL_LCDC_PIXELSIZE_2; break;
  452. case 4: value |= ATMEL_LCDC_PIXELSIZE_4; break;
  453. case 8: value |= ATMEL_LCDC_PIXELSIZE_8; break;
  454. case 15: /* fall through */
  455. case 16: value |= ATMEL_LCDC_PIXELSIZE_16; break;
  456. case 24: value |= ATMEL_LCDC_PIXELSIZE_24; break;
  457. case 32: value |= ATMEL_LCDC_PIXELSIZE_32; break;
  458. default: BUG(); break;
  459. }
  460. dev_dbg(info->device, " * LCDCON2 = %08lx\n", value);
  461. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON2, value);
  462. /* Vertical timing */
  463. value = (info->var.vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
  464. value |= info->var.upper_margin << ATMEL_LCDC_VBP_OFFSET;
  465. value |= info->var.lower_margin;
  466. dev_dbg(info->device, " * LCDTIM1 = %08lx\n", value);
  467. lcdc_writel(sinfo, ATMEL_LCDC_TIM1, value);
  468. /* Horizontal timing */
  469. value = (info->var.right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
  470. value |= (info->var.hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
  471. value |= (info->var.left_margin - 1);
  472. dev_dbg(info->device, " * LCDTIM2 = %08lx\n", value);
  473. lcdc_writel(sinfo, ATMEL_LCDC_TIM2, value);
  474. /* Horizontal value (aka line size) */
  475. hozval_linesz = compute_hozval(info->var.xres,
  476. lcdc_readl(sinfo, ATMEL_LCDC_LCDCON2));
  477. /* Display size */
  478. value = (hozval_linesz - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
  479. value |= info->var.yres - 1;
  480. dev_dbg(info->device, " * LCDFRMCFG = %08lx\n", value);
  481. lcdc_writel(sinfo, ATMEL_LCDC_LCDFRMCFG, value);
  482. /* FIFO Threshold: Use formula from data sheet */
  483. value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
  484. lcdc_writel(sinfo, ATMEL_LCDC_FIFO, value);
  485. /* Toggle LCD_MODE every frame */
  486. lcdc_writel(sinfo, ATMEL_LCDC_MVAL, 0);
  487. /* Disable all interrupts */
  488. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  489. /* Enable FIFO & DMA errors */
  490. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  491. /* ...wait for DMA engine to become idle... */
  492. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  493. msleep(10);
  494. atmel_lcdfb_start(sinfo);
  495. dev_dbg(info->device, " * DONE\n");
  496. return 0;
  497. }
  498. static inline unsigned int chan_to_field(unsigned int chan, const struct fb_bitfield *bf)
  499. {
  500. chan &= 0xffff;
  501. chan >>= 16 - bf->length;
  502. return chan << bf->offset;
  503. }
  504. /**
  505. * atmel_lcdfb_setcolreg - Optional function. Sets a color register.
  506. * @regno: Which register in the CLUT we are programming
  507. * @red: The red value which can be up to 16 bits wide
  508. * @green: The green value which can be up to 16 bits wide
  509. * @blue: The blue value which can be up to 16 bits wide.
  510. * @transp: If supported the alpha value which can be up to 16 bits wide.
  511. * @info: frame buffer info structure
  512. *
  513. * Set a single color register. The values supplied have a 16 bit
  514. * magnitude which needs to be scaled in this function for the hardware.
  515. * Things to take into consideration are how many color registers, if
  516. * any, are supported with the current color visual. With truecolor mode
  517. * no color palettes are supported. Here a psuedo palette is created
  518. * which we store the value in pseudo_palette in struct fb_info. For
  519. * pseudocolor mode we have a limited color palette. To deal with this
  520. * we can program what color is displayed for a particular pixel value.
  521. * DirectColor is similar in that we can program each color field. If
  522. * we have a static colormap we don't need to implement this function.
  523. *
  524. * Returns negative errno on error, or zero on success. In an
  525. * ideal world, this would have been the case, but as it turns
  526. * out, the other drivers return 1 on failure, so that's what
  527. * we're going to do.
  528. */
  529. static int atmel_lcdfb_setcolreg(unsigned int regno, unsigned int red,
  530. unsigned int green, unsigned int blue,
  531. unsigned int transp, struct fb_info *info)
  532. {
  533. struct atmel_lcdfb_info *sinfo = info->par;
  534. unsigned int val;
  535. u32 *pal;
  536. int ret = 1;
  537. if (info->var.grayscale)
  538. red = green = blue = (19595 * red + 38470 * green
  539. + 7471 * blue) >> 16;
  540. switch (info->fix.visual) {
  541. case FB_VISUAL_TRUECOLOR:
  542. if (regno < 16) {
  543. pal = info->pseudo_palette;
  544. val = chan_to_field(red, &info->var.red);
  545. val |= chan_to_field(green, &info->var.green);
  546. val |= chan_to_field(blue, &info->var.blue);
  547. pal[regno] = val;
  548. ret = 0;
  549. }
  550. break;
  551. case FB_VISUAL_PSEUDOCOLOR:
  552. if (regno < 256) {
  553. val = ((red >> 11) & 0x001f);
  554. val |= ((green >> 6) & 0x03e0);
  555. val |= ((blue >> 1) & 0x7c00);
  556. /*
  557. * TODO: intensity bit. Maybe something like
  558. * ~(red[10] ^ green[10] ^ blue[10]) & 1
  559. */
  560. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  561. ret = 0;
  562. }
  563. break;
  564. case FB_VISUAL_MONO01:
  565. if (regno < 2) {
  566. val = (regno == 0) ? 0x00 : 0x1F;
  567. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  568. ret = 0;
  569. }
  570. break;
  571. }
  572. return ret;
  573. }
  574. static int atmel_lcdfb_pan_display(struct fb_var_screeninfo *var,
  575. struct fb_info *info)
  576. {
  577. dev_dbg(info->device, "%s\n", __func__);
  578. atmel_lcdfb_update_dma(info, var);
  579. return 0;
  580. }
  581. static struct fb_ops atmel_lcdfb_ops = {
  582. .owner = THIS_MODULE,
  583. .fb_check_var = atmel_lcdfb_check_var,
  584. .fb_set_par = atmel_lcdfb_set_par,
  585. .fb_setcolreg = atmel_lcdfb_setcolreg,
  586. .fb_pan_display = atmel_lcdfb_pan_display,
  587. .fb_fillrect = cfb_fillrect,
  588. .fb_copyarea = cfb_copyarea,
  589. .fb_imageblit = cfb_imageblit,
  590. };
  591. static irqreturn_t atmel_lcdfb_interrupt(int irq, void *dev_id)
  592. {
  593. struct fb_info *info = dev_id;
  594. struct atmel_lcdfb_info *sinfo = info->par;
  595. u32 status;
  596. status = lcdc_readl(sinfo, ATMEL_LCDC_ISR);
  597. if (status & ATMEL_LCDC_UFLWI) {
  598. dev_warn(info->device, "FIFO underflow %#x\n", status);
  599. /* reset DMA and FIFO to avoid screen shifting */
  600. schedule_work(&sinfo->task);
  601. }
  602. lcdc_writel(sinfo, ATMEL_LCDC_ICR, status);
  603. return IRQ_HANDLED;
  604. }
  605. /*
  606. * LCD controller task (to reset the LCD)
  607. */
  608. static void atmel_lcdfb_task(struct work_struct *work)
  609. {
  610. struct atmel_lcdfb_info *sinfo =
  611. container_of(work, struct atmel_lcdfb_info, task);
  612. atmel_lcdfb_reset(sinfo);
  613. }
  614. static int __init atmel_lcdfb_init_fbinfo(struct atmel_lcdfb_info *sinfo)
  615. {
  616. struct fb_info *info = sinfo->info;
  617. int ret = 0;
  618. info->var.activate |= FB_ACTIVATE_FORCE | FB_ACTIVATE_NOW;
  619. dev_info(info->device,
  620. "%luKiB frame buffer at %08lx (mapped at %p)\n",
  621. (unsigned long)info->fix.smem_len / 1024,
  622. (unsigned long)info->fix.smem_start,
  623. info->screen_base);
  624. /* Allocate colormap */
  625. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  626. if (ret < 0)
  627. dev_err(info->device, "Alloc color map failed\n");
  628. return ret;
  629. }
  630. static void atmel_lcdfb_start_clock(struct atmel_lcdfb_info *sinfo)
  631. {
  632. if (sinfo->bus_clk)
  633. clk_enable(sinfo->bus_clk);
  634. clk_enable(sinfo->lcdc_clk);
  635. }
  636. static void atmel_lcdfb_stop_clock(struct atmel_lcdfb_info *sinfo)
  637. {
  638. if (sinfo->bus_clk)
  639. clk_disable(sinfo->bus_clk);
  640. clk_disable(sinfo->lcdc_clk);
  641. }
  642. static int __init atmel_lcdfb_probe(struct platform_device *pdev)
  643. {
  644. struct device *dev = &pdev->dev;
  645. struct fb_info *info;
  646. struct atmel_lcdfb_info *sinfo;
  647. struct atmel_lcdfb_info *pdata_sinfo;
  648. struct fb_videomode fbmode;
  649. struct resource *regs = NULL;
  650. struct resource *map = NULL;
  651. int ret;
  652. dev_dbg(dev, "%s BEGIN\n", __func__);
  653. ret = -ENOMEM;
  654. info = framebuffer_alloc(sizeof(struct atmel_lcdfb_info), dev);
  655. if (!info) {
  656. dev_err(dev, "cannot allocate memory\n");
  657. goto out;
  658. }
  659. sinfo = info->par;
  660. if (dev->platform_data) {
  661. pdata_sinfo = (struct atmel_lcdfb_info *)dev->platform_data;
  662. sinfo->default_bpp = pdata_sinfo->default_bpp;
  663. sinfo->default_dmacon = pdata_sinfo->default_dmacon;
  664. sinfo->default_lcdcon2 = pdata_sinfo->default_lcdcon2;
  665. sinfo->default_monspecs = pdata_sinfo->default_monspecs;
  666. sinfo->atmel_lcdfb_power_control = pdata_sinfo->atmel_lcdfb_power_control;
  667. sinfo->guard_time = pdata_sinfo->guard_time;
  668. sinfo->smem_len = pdata_sinfo->smem_len;
  669. sinfo->lcdcon_is_backlight = pdata_sinfo->lcdcon_is_backlight;
  670. sinfo->lcd_wiring_mode = pdata_sinfo->lcd_wiring_mode;
  671. } else {
  672. dev_err(dev, "cannot get default configuration\n");
  673. goto free_info;
  674. }
  675. sinfo->info = info;
  676. sinfo->pdev = pdev;
  677. strcpy(info->fix.id, sinfo->pdev->name);
  678. info->flags = ATMEL_LCDFB_FBINFO_DEFAULT;
  679. info->pseudo_palette = sinfo->pseudo_palette;
  680. info->fbops = &atmel_lcdfb_ops;
  681. memcpy(&info->monspecs, sinfo->default_monspecs, sizeof(info->monspecs));
  682. info->fix = atmel_lcdfb_fix;
  683. /* Enable LCDC Clocks */
  684. if (cpu_is_at91sam9261() || cpu_is_at32ap7000()) {
  685. sinfo->bus_clk = clk_get(dev, "hck1");
  686. if (IS_ERR(sinfo->bus_clk)) {
  687. ret = PTR_ERR(sinfo->bus_clk);
  688. goto free_info;
  689. }
  690. }
  691. sinfo->lcdc_clk = clk_get(dev, "lcdc_clk");
  692. if (IS_ERR(sinfo->lcdc_clk)) {
  693. ret = PTR_ERR(sinfo->lcdc_clk);
  694. goto put_bus_clk;
  695. }
  696. atmel_lcdfb_start_clock(sinfo);
  697. ret = fb_find_mode(&info->var, info, NULL, info->monspecs.modedb,
  698. info->monspecs.modedb_len, info->monspecs.modedb,
  699. sinfo->default_bpp);
  700. if (!ret) {
  701. dev_err(dev, "no suitable video mode found\n");
  702. goto stop_clk;
  703. }
  704. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  705. if (!regs) {
  706. dev_err(dev, "resources unusable\n");
  707. ret = -ENXIO;
  708. goto stop_clk;
  709. }
  710. sinfo->irq_base = platform_get_irq(pdev, 0);
  711. if (sinfo->irq_base < 0) {
  712. dev_err(dev, "unable to get irq\n");
  713. ret = sinfo->irq_base;
  714. goto stop_clk;
  715. }
  716. /* Initialize video memory */
  717. map = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  718. if (map) {
  719. /* use a pre-allocated memory buffer */
  720. info->fix.smem_start = map->start;
  721. info->fix.smem_len = map->end - map->start + 1;
  722. if (!request_mem_region(info->fix.smem_start,
  723. info->fix.smem_len, pdev->name)) {
  724. ret = -EBUSY;
  725. goto stop_clk;
  726. }
  727. info->screen_base = ioremap(info->fix.smem_start, info->fix.smem_len);
  728. if (!info->screen_base)
  729. goto release_intmem;
  730. /*
  731. * Don't clear the framebuffer -- someone may have set
  732. * up a splash image.
  733. */
  734. } else {
  735. /* alocate memory buffer */
  736. ret = atmel_lcdfb_alloc_video_memory(sinfo);
  737. if (ret < 0) {
  738. dev_err(dev, "cannot allocate framebuffer: %d\n", ret);
  739. goto stop_clk;
  740. }
  741. }
  742. /* LCDC registers */
  743. info->fix.mmio_start = regs->start;
  744. info->fix.mmio_len = regs->end - regs->start + 1;
  745. if (!request_mem_region(info->fix.mmio_start,
  746. info->fix.mmio_len, pdev->name)) {
  747. ret = -EBUSY;
  748. goto free_fb;
  749. }
  750. sinfo->mmio = ioremap(info->fix.mmio_start, info->fix.mmio_len);
  751. if (!sinfo->mmio) {
  752. dev_err(dev, "cannot map LCDC registers\n");
  753. goto release_mem;
  754. }
  755. /* Initialize PWM for contrast or backlight ("off") */
  756. init_contrast(sinfo);
  757. /* interrupt */
  758. ret = request_irq(sinfo->irq_base, atmel_lcdfb_interrupt, 0, pdev->name, info);
  759. if (ret) {
  760. dev_err(dev, "request_irq failed: %d\n", ret);
  761. goto unmap_mmio;
  762. }
  763. /* Some operations on the LCDC might sleep and
  764. * require a preemptible task context */
  765. INIT_WORK(&sinfo->task, atmel_lcdfb_task);
  766. ret = atmel_lcdfb_init_fbinfo(sinfo);
  767. if (ret < 0) {
  768. dev_err(dev, "init fbinfo failed: %d\n", ret);
  769. goto unregister_irqs;
  770. }
  771. /*
  772. * This makes sure that our colour bitfield
  773. * descriptors are correctly initialised.
  774. */
  775. atmel_lcdfb_check_var(&info->var, info);
  776. ret = fb_set_var(info, &info->var);
  777. if (ret) {
  778. dev_warn(dev, "unable to set display parameters\n");
  779. goto free_cmap;
  780. }
  781. dev_set_drvdata(dev, info);
  782. /*
  783. * Tell the world that we're ready to go
  784. */
  785. ret = register_framebuffer(info);
  786. if (ret < 0) {
  787. dev_err(dev, "failed to register framebuffer device: %d\n", ret);
  788. goto reset_drvdata;
  789. }
  790. /* add selected videomode to modelist */
  791. fb_var_to_videomode(&fbmode, &info->var);
  792. fb_add_videomode(&fbmode, &info->modelist);
  793. /* Power up the LCDC screen */
  794. if (sinfo->atmel_lcdfb_power_control)
  795. sinfo->atmel_lcdfb_power_control(1);
  796. dev_info(dev, "fb%d: Atmel LCDC at 0x%08lx (mapped at %p), irq %lu\n",
  797. info->node, info->fix.mmio_start, sinfo->mmio, sinfo->irq_base);
  798. return 0;
  799. reset_drvdata:
  800. dev_set_drvdata(dev, NULL);
  801. free_cmap:
  802. fb_dealloc_cmap(&info->cmap);
  803. unregister_irqs:
  804. cancel_work_sync(&sinfo->task);
  805. free_irq(sinfo->irq_base, info);
  806. unmap_mmio:
  807. exit_backlight(sinfo);
  808. iounmap(sinfo->mmio);
  809. release_mem:
  810. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  811. free_fb:
  812. if (map)
  813. iounmap(info->screen_base);
  814. else
  815. atmel_lcdfb_free_video_memory(sinfo);
  816. release_intmem:
  817. if (map)
  818. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  819. stop_clk:
  820. atmel_lcdfb_stop_clock(sinfo);
  821. clk_put(sinfo->lcdc_clk);
  822. put_bus_clk:
  823. if (sinfo->bus_clk)
  824. clk_put(sinfo->bus_clk);
  825. free_info:
  826. framebuffer_release(info);
  827. out:
  828. dev_dbg(dev, "%s FAILED\n", __func__);
  829. return ret;
  830. }
  831. static int __exit atmel_lcdfb_remove(struct platform_device *pdev)
  832. {
  833. struct device *dev = &pdev->dev;
  834. struct fb_info *info = dev_get_drvdata(dev);
  835. struct atmel_lcdfb_info *sinfo;
  836. if (!info || !info->par)
  837. return 0;
  838. sinfo = info->par;
  839. cancel_work_sync(&sinfo->task);
  840. exit_backlight(sinfo);
  841. if (sinfo->atmel_lcdfb_power_control)
  842. sinfo->atmel_lcdfb_power_control(0);
  843. unregister_framebuffer(info);
  844. atmel_lcdfb_stop_clock(sinfo);
  845. clk_put(sinfo->lcdc_clk);
  846. if (sinfo->bus_clk)
  847. clk_put(sinfo->bus_clk);
  848. fb_dealloc_cmap(&info->cmap);
  849. free_irq(sinfo->irq_base, info);
  850. iounmap(sinfo->mmio);
  851. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  852. if (platform_get_resource(pdev, IORESOURCE_MEM, 1)) {
  853. iounmap(info->screen_base);
  854. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  855. } else {
  856. atmel_lcdfb_free_video_memory(sinfo);
  857. }
  858. dev_set_drvdata(dev, NULL);
  859. framebuffer_release(info);
  860. return 0;
  861. }
  862. #ifdef CONFIG_PM
  863. static int atmel_lcdfb_suspend(struct platform_device *pdev, pm_message_t mesg)
  864. {
  865. struct fb_info *info = platform_get_drvdata(pdev);
  866. struct atmel_lcdfb_info *sinfo = info->par;
  867. /*
  868. * We don't want to handle interrupts while the clock is
  869. * stopped. It may take forever.
  870. */
  871. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  872. sinfo->saved_lcdcon = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  873. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, 0);
  874. if (sinfo->atmel_lcdfb_power_control)
  875. sinfo->atmel_lcdfb_power_control(0);
  876. atmel_lcdfb_stop(sinfo);
  877. atmel_lcdfb_stop_clock(sinfo);
  878. return 0;
  879. }
  880. static int atmel_lcdfb_resume(struct platform_device *pdev)
  881. {
  882. struct fb_info *info = platform_get_drvdata(pdev);
  883. struct atmel_lcdfb_info *sinfo = info->par;
  884. atmel_lcdfb_start_clock(sinfo);
  885. atmel_lcdfb_start(sinfo);
  886. if (sinfo->atmel_lcdfb_power_control)
  887. sinfo->atmel_lcdfb_power_control(1);
  888. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, sinfo->saved_lcdcon);
  889. /* Enable FIFO & DMA errors */
  890. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI
  891. | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  892. return 0;
  893. }
  894. #else
  895. #define atmel_lcdfb_suspend NULL
  896. #define atmel_lcdfb_resume NULL
  897. #endif
  898. static struct platform_driver atmel_lcdfb_driver = {
  899. .remove = __exit_p(atmel_lcdfb_remove),
  900. .suspend = atmel_lcdfb_suspend,
  901. .resume = atmel_lcdfb_resume,
  902. .driver = {
  903. .name = "atmel_lcdfb",
  904. .owner = THIS_MODULE,
  905. },
  906. };
  907. static int __init atmel_lcdfb_init(void)
  908. {
  909. return platform_driver_probe(&atmel_lcdfb_driver, atmel_lcdfb_probe);
  910. }
  911. static void __exit atmel_lcdfb_exit(void)
  912. {
  913. platform_driver_unregister(&atmel_lcdfb_driver);
  914. }
  915. module_init(atmel_lcdfb_init);
  916. module_exit(atmel_lcdfb_exit);
  917. MODULE_DESCRIPTION("AT91/AT32 LCD Controller framebuffer driver");
  918. MODULE_AUTHOR("Nicolas Ferre <nicolas.ferre@atmel.com>");
  919. MODULE_LICENSE("GPL");