musb_gadget.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/list.h>
  36. #include <linux/timer.h>
  37. #include <linux/module.h>
  38. #include <linux/smp.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/delay.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/stat.h>
  43. #include <linux/dma-mapping.h>
  44. #include "musb_core.h"
  45. /* MUSB PERIPHERAL status 3-mar-2006:
  46. *
  47. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  48. * Minor glitches:
  49. *
  50. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  51. * in one test run (operator error?)
  52. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  53. * to break when dma is enabled ... is something wrongly
  54. * clearing SENDSTALL?
  55. *
  56. * - Mass storage behaved ok when last tested. Network traffic patterns
  57. * (with lots of short transfers etc) need retesting; they turn up the
  58. * worst cases of the DMA, since short packets are typical but are not
  59. * required.
  60. *
  61. * - TX/IN
  62. * + both pio and dma behave in with network and g_zero tests
  63. * + no cppi throughput issues other than no-hw-queueing
  64. * + failed with FLAT_REG (DaVinci)
  65. * + seems to behave with double buffering, PIO -and- CPPI
  66. * + with gadgetfs + AIO, requests got lost?
  67. *
  68. * - RX/OUT
  69. * + both pio and dma behave in with network and g_zero tests
  70. * + dma is slow in typical case (short_not_ok is clear)
  71. * + double buffering ok with PIO
  72. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  73. * + request lossage observed with gadgetfs
  74. *
  75. * - ISO not tested ... might work, but only weakly isochronous
  76. *
  77. * - Gadget driver disabling of softconnect during bind() is ignored; so
  78. * drivers can't hold off host requests until userspace is ready.
  79. * (Workaround: they can turn it off later.)
  80. *
  81. * - PORTABILITY (assumes PIO works):
  82. * + DaVinci, basically works with cppi dma
  83. * + OMAP 2430, ditto with mentor dma
  84. * + TUSB 6010, platform-specific dma in the works
  85. */
  86. /* ----------------------------------------------------------------------- */
  87. /*
  88. * Immediately complete a request.
  89. *
  90. * @param request the request to complete
  91. * @param status the status to complete the request with
  92. * Context: controller locked, IRQs blocked.
  93. */
  94. void musb_g_giveback(
  95. struct musb_ep *ep,
  96. struct usb_request *request,
  97. int status)
  98. __releases(ep->musb->lock)
  99. __acquires(ep->musb->lock)
  100. {
  101. struct musb_request *req;
  102. struct musb *musb;
  103. int busy = ep->busy;
  104. req = to_musb_request(request);
  105. list_del(&request->list);
  106. if (req->request.status == -EINPROGRESS)
  107. req->request.status = status;
  108. musb = req->musb;
  109. ep->busy = 1;
  110. spin_unlock(&musb->lock);
  111. if (is_dma_capable()) {
  112. if (req->mapped) {
  113. dma_unmap_single(musb->controller,
  114. req->request.dma,
  115. req->request.length,
  116. req->tx
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. req->request.dma = DMA_ADDR_INVALID;
  120. req->mapped = 0;
  121. } else if (req->request.dma != DMA_ADDR_INVALID)
  122. dma_sync_single_for_cpu(musb->controller,
  123. req->request.dma,
  124. req->request.length,
  125. req->tx
  126. ? DMA_TO_DEVICE
  127. : DMA_FROM_DEVICE);
  128. }
  129. if (request->status == 0)
  130. DBG(5, "%s done request %p, %d/%d\n",
  131. ep->end_point.name, request,
  132. req->request.actual, req->request.length);
  133. else
  134. DBG(2, "%s request %p, %d/%d fault %d\n",
  135. ep->end_point.name, request,
  136. req->request.actual, req->request.length,
  137. request->status);
  138. req->request.complete(&req->ep->end_point, &req->request);
  139. spin_lock(&musb->lock);
  140. ep->busy = busy;
  141. }
  142. /* ----------------------------------------------------------------------- */
  143. /*
  144. * Abort requests queued to an endpoint using the status. Synchronous.
  145. * caller locked controller and blocked irqs, and selected this ep.
  146. */
  147. static void nuke(struct musb_ep *ep, const int status)
  148. {
  149. struct musb_request *req = NULL;
  150. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  151. ep->busy = 1;
  152. if (is_dma_capable() && ep->dma) {
  153. struct dma_controller *c = ep->musb->dma_controller;
  154. int value;
  155. if (ep->is_in) {
  156. /*
  157. * The programming guide says that we must not clear
  158. * the DMAMODE bit before DMAENAB, so we only
  159. * clear it in the second write...
  160. */
  161. musb_writew(epio, MUSB_TXCSR,
  162. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  163. musb_writew(epio, MUSB_TXCSR,
  164. 0 | MUSB_TXCSR_FLUSHFIFO);
  165. } else {
  166. musb_writew(epio, MUSB_RXCSR,
  167. 0 | MUSB_RXCSR_FLUSHFIFO);
  168. musb_writew(epio, MUSB_RXCSR,
  169. 0 | MUSB_RXCSR_FLUSHFIFO);
  170. }
  171. value = c->channel_abort(ep->dma);
  172. DBG(value ? 1 : 6, "%s: abort DMA --> %d\n", ep->name, value);
  173. c->channel_release(ep->dma);
  174. ep->dma = NULL;
  175. }
  176. while (!list_empty(&(ep->req_list))) {
  177. req = container_of(ep->req_list.next, struct musb_request,
  178. request.list);
  179. musb_g_giveback(ep, &req->request, status);
  180. }
  181. }
  182. /* ----------------------------------------------------------------------- */
  183. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  184. /*
  185. * This assumes the separate CPPI engine is responding to DMA requests
  186. * from the usb core ... sequenced a bit differently from mentor dma.
  187. */
  188. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  189. {
  190. if (can_bulk_split(musb, ep->type))
  191. return ep->hw_ep->max_packet_sz_tx;
  192. else
  193. return ep->packet_sz;
  194. }
  195. #ifdef CONFIG_USB_INVENTRA_DMA
  196. /* Peripheral tx (IN) using Mentor DMA works as follows:
  197. Only mode 0 is used for transfers <= wPktSize,
  198. mode 1 is used for larger transfers,
  199. One of the following happens:
  200. - Host sends IN token which causes an endpoint interrupt
  201. -> TxAvail
  202. -> if DMA is currently busy, exit.
  203. -> if queue is non-empty, txstate().
  204. - Request is queued by the gadget driver.
  205. -> if queue was previously empty, txstate()
  206. txstate()
  207. -> start
  208. /\ -> setup DMA
  209. | (data is transferred to the FIFO, then sent out when
  210. | IN token(s) are recd from Host.
  211. | -> DMA interrupt on completion
  212. | calls TxAvail.
  213. | -> stop DMA, ~DMAENAB,
  214. | -> set TxPktRdy for last short pkt or zlp
  215. | -> Complete Request
  216. | -> Continue next request (call txstate)
  217. |___________________________________|
  218. * Non-Mentor DMA engines can of course work differently, such as by
  219. * upleveling from irq-per-packet to irq-per-buffer.
  220. */
  221. #endif
  222. /*
  223. * An endpoint is transmitting data. This can be called either from
  224. * the IRQ routine or from ep.queue() to kickstart a request on an
  225. * endpoint.
  226. *
  227. * Context: controller locked, IRQs blocked, endpoint selected
  228. */
  229. static void txstate(struct musb *musb, struct musb_request *req)
  230. {
  231. u8 epnum = req->epnum;
  232. struct musb_ep *musb_ep;
  233. void __iomem *epio = musb->endpoints[epnum].regs;
  234. struct usb_request *request;
  235. u16 fifo_count = 0, csr;
  236. int use_dma = 0;
  237. musb_ep = req->ep;
  238. /* we shouldn't get here while DMA is active ... but we do ... */
  239. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  240. DBG(4, "dma pending...\n");
  241. return;
  242. }
  243. /* read TXCSR before */
  244. csr = musb_readw(epio, MUSB_TXCSR);
  245. request = &req->request;
  246. fifo_count = min(max_ep_writesize(musb, musb_ep),
  247. (int)(request->length - request->actual));
  248. if (csr & MUSB_TXCSR_TXPKTRDY) {
  249. DBG(5, "%s old packet still ready , txcsr %03x\n",
  250. musb_ep->end_point.name, csr);
  251. return;
  252. }
  253. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  254. DBG(5, "%s stalling, txcsr %03x\n",
  255. musb_ep->end_point.name, csr);
  256. return;
  257. }
  258. DBG(4, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  259. epnum, musb_ep->packet_sz, fifo_count,
  260. csr);
  261. #ifndef CONFIG_MUSB_PIO_ONLY
  262. if (is_dma_capable() && musb_ep->dma) {
  263. struct dma_controller *c = musb->dma_controller;
  264. use_dma = (request->dma != DMA_ADDR_INVALID);
  265. /* MUSB_TXCSR_P_ISO is still set correctly */
  266. #ifdef CONFIG_USB_INVENTRA_DMA
  267. {
  268. size_t request_size;
  269. /* setup DMA, then program endpoint CSR */
  270. request_size = min(request->length,
  271. musb_ep->dma->max_len);
  272. if (request_size < musb_ep->packet_sz)
  273. musb_ep->dma->desired_mode = 0;
  274. else
  275. musb_ep->dma->desired_mode = 1;
  276. use_dma = use_dma && c->channel_program(
  277. musb_ep->dma, musb_ep->packet_sz,
  278. musb_ep->dma->desired_mode,
  279. request->dma, request_size);
  280. if (use_dma) {
  281. if (musb_ep->dma->desired_mode == 0) {
  282. /*
  283. * We must not clear the DMAMODE bit
  284. * before the DMAENAB bit -- and the
  285. * latter doesn't always get cleared
  286. * before we get here...
  287. */
  288. csr &= ~(MUSB_TXCSR_AUTOSET
  289. | MUSB_TXCSR_DMAENAB);
  290. musb_writew(epio, MUSB_TXCSR, csr
  291. | MUSB_TXCSR_P_WZC_BITS);
  292. csr &= ~MUSB_TXCSR_DMAMODE;
  293. csr |= (MUSB_TXCSR_DMAENAB |
  294. MUSB_TXCSR_MODE);
  295. /* against programming guide */
  296. } else
  297. csr |= (MUSB_TXCSR_AUTOSET
  298. | MUSB_TXCSR_DMAENAB
  299. | MUSB_TXCSR_DMAMODE
  300. | MUSB_TXCSR_MODE);
  301. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  302. musb_writew(epio, MUSB_TXCSR, csr);
  303. }
  304. }
  305. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  306. /* program endpoint CSR first, then setup DMA */
  307. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  308. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  309. MUSB_TXCSR_MODE;
  310. musb_writew(epio, MUSB_TXCSR,
  311. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  312. | csr);
  313. /* ensure writebuffer is empty */
  314. csr = musb_readw(epio, MUSB_TXCSR);
  315. /* NOTE host side sets DMAENAB later than this; both are
  316. * OK since the transfer dma glue (between CPPI and Mentor
  317. * fifos) just tells CPPI it could start. Data only moves
  318. * to the USB TX fifo when both fifos are ready.
  319. */
  320. /* "mode" is irrelevant here; handle terminating ZLPs like
  321. * PIO does, since the hardware RNDIS mode seems unreliable
  322. * except for the last-packet-is-already-short case.
  323. */
  324. use_dma = use_dma && c->channel_program(
  325. musb_ep->dma, musb_ep->packet_sz,
  326. 0,
  327. request->dma,
  328. request->length);
  329. if (!use_dma) {
  330. c->channel_release(musb_ep->dma);
  331. musb_ep->dma = NULL;
  332. csr &= ~MUSB_TXCSR_DMAENAB;
  333. musb_writew(epio, MUSB_TXCSR, csr);
  334. /* invariant: prequest->buf is non-null */
  335. }
  336. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  337. use_dma = use_dma && c->channel_program(
  338. musb_ep->dma, musb_ep->packet_sz,
  339. request->zero,
  340. request->dma,
  341. request->length);
  342. #endif
  343. }
  344. #endif
  345. if (!use_dma) {
  346. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  347. (u8 *) (request->buf + request->actual));
  348. request->actual += fifo_count;
  349. csr |= MUSB_TXCSR_TXPKTRDY;
  350. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  351. musb_writew(epio, MUSB_TXCSR, csr);
  352. }
  353. /* host may already have the data when this message shows... */
  354. DBG(3, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  355. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  356. request->actual, request->length,
  357. musb_readw(epio, MUSB_TXCSR),
  358. fifo_count,
  359. musb_readw(epio, MUSB_TXMAXP));
  360. }
  361. /*
  362. * FIFO state update (e.g. data ready).
  363. * Called from IRQ, with controller locked.
  364. */
  365. void musb_g_tx(struct musb *musb, u8 epnum)
  366. {
  367. u16 csr;
  368. struct usb_request *request;
  369. u8 __iomem *mbase = musb->mregs;
  370. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  371. void __iomem *epio = musb->endpoints[epnum].regs;
  372. struct dma_channel *dma;
  373. musb_ep_select(mbase, epnum);
  374. request = next_request(musb_ep);
  375. csr = musb_readw(epio, MUSB_TXCSR);
  376. DBG(4, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  377. dma = is_dma_capable() ? musb_ep->dma : NULL;
  378. do {
  379. /* REVISIT for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  380. * probably rates reporting as a host error
  381. */
  382. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  383. csr |= MUSB_TXCSR_P_WZC_BITS;
  384. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  385. musb_writew(epio, MUSB_TXCSR, csr);
  386. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  387. dma->status = MUSB_DMA_STATUS_CORE_ABORT;
  388. musb->dma_controller->channel_abort(dma);
  389. }
  390. if (request)
  391. musb_g_giveback(musb_ep, request, -EPIPE);
  392. break;
  393. }
  394. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  395. /* we NAKed, no big deal ... little reason to care */
  396. csr |= MUSB_TXCSR_P_WZC_BITS;
  397. csr &= ~(MUSB_TXCSR_P_UNDERRUN
  398. | MUSB_TXCSR_TXPKTRDY);
  399. musb_writew(epio, MUSB_TXCSR, csr);
  400. DBG(20, "underrun on ep%d, req %p\n", epnum, request);
  401. }
  402. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  403. /* SHOULD NOT HAPPEN ... has with cppi though, after
  404. * changing SENDSTALL (and other cases); harmless?
  405. */
  406. DBG(5, "%s dma still busy?\n", musb_ep->end_point.name);
  407. break;
  408. }
  409. if (request) {
  410. u8 is_dma = 0;
  411. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  412. is_dma = 1;
  413. csr |= MUSB_TXCSR_P_WZC_BITS;
  414. csr &= ~(MUSB_TXCSR_DMAENAB
  415. | MUSB_TXCSR_P_UNDERRUN
  416. | MUSB_TXCSR_TXPKTRDY);
  417. musb_writew(epio, MUSB_TXCSR, csr);
  418. /* ensure writebuffer is empty */
  419. csr = musb_readw(epio, MUSB_TXCSR);
  420. request->actual += musb_ep->dma->actual_len;
  421. DBG(4, "TXCSR%d %04x, dma off, "
  422. "len %zu, req %p\n",
  423. epnum, csr,
  424. musb_ep->dma->actual_len,
  425. request);
  426. }
  427. if (is_dma || request->actual == request->length) {
  428. /* First, maybe a terminating short packet.
  429. * Some DMA engines might handle this by
  430. * themselves.
  431. */
  432. if ((request->zero
  433. && request->length
  434. && (request->length
  435. % musb_ep->packet_sz)
  436. == 0)
  437. #ifdef CONFIG_USB_INVENTRA_DMA
  438. || (is_dma &&
  439. ((!dma->desired_mode) ||
  440. (request->actual &
  441. (musb_ep->packet_sz - 1))))
  442. #endif
  443. ) {
  444. /* on dma completion, fifo may not
  445. * be available yet ...
  446. */
  447. if (csr & MUSB_TXCSR_TXPKTRDY)
  448. break;
  449. DBG(4, "sending zero pkt\n");
  450. musb_writew(epio, MUSB_TXCSR,
  451. MUSB_TXCSR_MODE
  452. | MUSB_TXCSR_TXPKTRDY);
  453. request->zero = 0;
  454. }
  455. /* ... or if not, then complete it */
  456. musb_g_giveback(musb_ep, request, 0);
  457. /* kickstart next transfer if appropriate;
  458. * the packet that just completed might not
  459. * be transmitted for hours or days.
  460. * REVISIT for double buffering...
  461. * FIXME revisit for stalls too...
  462. */
  463. musb_ep_select(mbase, epnum);
  464. csr = musb_readw(epio, MUSB_TXCSR);
  465. if (csr & MUSB_TXCSR_FIFONOTEMPTY)
  466. break;
  467. request = musb_ep->desc
  468. ? next_request(musb_ep)
  469. : NULL;
  470. if (!request) {
  471. DBG(4, "%s idle now\n",
  472. musb_ep->end_point.name);
  473. break;
  474. }
  475. }
  476. txstate(musb, to_musb_request(request));
  477. }
  478. } while (0);
  479. }
  480. /* ------------------------------------------------------------ */
  481. #ifdef CONFIG_USB_INVENTRA_DMA
  482. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  483. - Only mode 0 is used.
  484. - Request is queued by the gadget class driver.
  485. -> if queue was previously empty, rxstate()
  486. - Host sends OUT token which causes an endpoint interrupt
  487. /\ -> RxReady
  488. | -> if request queued, call rxstate
  489. | /\ -> setup DMA
  490. | | -> DMA interrupt on completion
  491. | | -> RxReady
  492. | | -> stop DMA
  493. | | -> ack the read
  494. | | -> if data recd = max expected
  495. | | by the request, or host
  496. | | sent a short packet,
  497. | | complete the request,
  498. | | and start the next one.
  499. | |_____________________________________|
  500. | else just wait for the host
  501. | to send the next OUT token.
  502. |__________________________________________________|
  503. * Non-Mentor DMA engines can of course work differently.
  504. */
  505. #endif
  506. /*
  507. * Context: controller locked, IRQs blocked, endpoint selected
  508. */
  509. static void rxstate(struct musb *musb, struct musb_request *req)
  510. {
  511. u16 csr = 0;
  512. const u8 epnum = req->epnum;
  513. struct usb_request *request = &req->request;
  514. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  515. void __iomem *epio = musb->endpoints[epnum].regs;
  516. unsigned fifo_count = 0;
  517. u16 len = musb_ep->packet_sz;
  518. csr = musb_readw(epio, MUSB_RXCSR);
  519. if (is_cppi_enabled() && musb_ep->dma) {
  520. struct dma_controller *c = musb->dma_controller;
  521. struct dma_channel *channel = musb_ep->dma;
  522. /* NOTE: CPPI won't actually stop advancing the DMA
  523. * queue after short packet transfers, so this is almost
  524. * always going to run as IRQ-per-packet DMA so that
  525. * faults will be handled correctly.
  526. */
  527. if (c->channel_program(channel,
  528. musb_ep->packet_sz,
  529. !request->short_not_ok,
  530. request->dma + request->actual,
  531. request->length - request->actual)) {
  532. /* make sure that if an rxpkt arrived after the irq,
  533. * the cppi engine will be ready to take it as soon
  534. * as DMA is enabled
  535. */
  536. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  537. | MUSB_RXCSR_DMAMODE);
  538. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  539. musb_writew(epio, MUSB_RXCSR, csr);
  540. return;
  541. }
  542. }
  543. if (csr & MUSB_RXCSR_RXPKTRDY) {
  544. len = musb_readw(epio, MUSB_RXCOUNT);
  545. if (request->actual < request->length) {
  546. #ifdef CONFIG_USB_INVENTRA_DMA
  547. if (is_dma_capable() && musb_ep->dma) {
  548. struct dma_controller *c;
  549. struct dma_channel *channel;
  550. int use_dma = 0;
  551. c = musb->dma_controller;
  552. channel = musb_ep->dma;
  553. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  554. * mode 0 only. So we do not get endpoint interrupts due to DMA
  555. * completion. We only get interrupts from DMA controller.
  556. *
  557. * We could operate in DMA mode 1 if we knew the size of the tranfer
  558. * in advance. For mass storage class, request->length = what the host
  559. * sends, so that'd work. But for pretty much everything else,
  560. * request->length is routinely more than what the host sends. For
  561. * most these gadgets, end of is signified either by a short packet,
  562. * or filling the last byte of the buffer. (Sending extra data in
  563. * that last pckate should trigger an overflow fault.) But in mode 1,
  564. * we don't get DMA completion interrrupt for short packets.
  565. *
  566. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  567. * to get endpoint interrupt on every DMA req, but that didn't seem
  568. * to work reliably.
  569. *
  570. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  571. * then becomes usable as a runtime "use mode 1" hint...
  572. */
  573. csr |= MUSB_RXCSR_DMAENAB;
  574. #ifdef USE_MODE1
  575. csr |= MUSB_RXCSR_AUTOCLEAR;
  576. /* csr |= MUSB_RXCSR_DMAMODE; */
  577. /* this special sequence (enabling and then
  578. * disabling MUSB_RXCSR_DMAMODE) is required
  579. * to get DMAReq to activate
  580. */
  581. musb_writew(epio, MUSB_RXCSR,
  582. csr | MUSB_RXCSR_DMAMODE);
  583. #endif
  584. musb_writew(epio, MUSB_RXCSR, csr);
  585. if (request->actual < request->length) {
  586. int transfer_size = 0;
  587. #ifdef USE_MODE1
  588. transfer_size = min(request->length,
  589. channel->max_len);
  590. #else
  591. transfer_size = len;
  592. #endif
  593. if (transfer_size <= musb_ep->packet_sz)
  594. musb_ep->dma->desired_mode = 0;
  595. else
  596. musb_ep->dma->desired_mode = 1;
  597. use_dma = c->channel_program(
  598. channel,
  599. musb_ep->packet_sz,
  600. channel->desired_mode,
  601. request->dma
  602. + request->actual,
  603. transfer_size);
  604. }
  605. if (use_dma)
  606. return;
  607. }
  608. #endif /* Mentor's DMA */
  609. fifo_count = request->length - request->actual;
  610. DBG(3, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  611. musb_ep->end_point.name,
  612. len, fifo_count,
  613. musb_ep->packet_sz);
  614. fifo_count = min_t(unsigned, len, fifo_count);
  615. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  616. if (tusb_dma_omap() && musb_ep->dma) {
  617. struct dma_controller *c = musb->dma_controller;
  618. struct dma_channel *channel = musb_ep->dma;
  619. u32 dma_addr = request->dma + request->actual;
  620. int ret;
  621. ret = c->channel_program(channel,
  622. musb_ep->packet_sz,
  623. channel->desired_mode,
  624. dma_addr,
  625. fifo_count);
  626. if (ret)
  627. return;
  628. }
  629. #endif
  630. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  631. (request->buf + request->actual));
  632. request->actual += fifo_count;
  633. /* REVISIT if we left anything in the fifo, flush
  634. * it and report -EOVERFLOW
  635. */
  636. /* ack the read! */
  637. csr |= MUSB_RXCSR_P_WZC_BITS;
  638. csr &= ~MUSB_RXCSR_RXPKTRDY;
  639. musb_writew(epio, MUSB_RXCSR, csr);
  640. }
  641. }
  642. /* reach the end or short packet detected */
  643. if (request->actual == request->length || len < musb_ep->packet_sz)
  644. musb_g_giveback(musb_ep, request, 0);
  645. }
  646. /*
  647. * Data ready for a request; called from IRQ
  648. */
  649. void musb_g_rx(struct musb *musb, u8 epnum)
  650. {
  651. u16 csr;
  652. struct usb_request *request;
  653. void __iomem *mbase = musb->mregs;
  654. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  655. void __iomem *epio = musb->endpoints[epnum].regs;
  656. struct dma_channel *dma;
  657. musb_ep_select(mbase, epnum);
  658. request = next_request(musb_ep);
  659. csr = musb_readw(epio, MUSB_RXCSR);
  660. dma = is_dma_capable() ? musb_ep->dma : NULL;
  661. DBG(4, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  662. csr, dma ? " (dma)" : "", request);
  663. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  664. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  665. dma->status = MUSB_DMA_STATUS_CORE_ABORT;
  666. (void) musb->dma_controller->channel_abort(dma);
  667. request->actual += musb_ep->dma->actual_len;
  668. }
  669. csr |= MUSB_RXCSR_P_WZC_BITS;
  670. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  671. musb_writew(epio, MUSB_RXCSR, csr);
  672. if (request)
  673. musb_g_giveback(musb_ep, request, -EPIPE);
  674. goto done;
  675. }
  676. if (csr & MUSB_RXCSR_P_OVERRUN) {
  677. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  678. csr &= ~MUSB_RXCSR_P_OVERRUN;
  679. musb_writew(epio, MUSB_RXCSR, csr);
  680. DBG(3, "%s iso overrun on %p\n", musb_ep->name, request);
  681. if (request && request->status == -EINPROGRESS)
  682. request->status = -EOVERFLOW;
  683. }
  684. if (csr & MUSB_RXCSR_INCOMPRX) {
  685. /* REVISIT not necessarily an error */
  686. DBG(4, "%s, incomprx\n", musb_ep->end_point.name);
  687. }
  688. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  689. /* "should not happen"; likely RXPKTRDY pending for DMA */
  690. DBG((csr & MUSB_RXCSR_DMAENAB) ? 4 : 1,
  691. "%s busy, csr %04x\n",
  692. musb_ep->end_point.name, csr);
  693. goto done;
  694. }
  695. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  696. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  697. | MUSB_RXCSR_DMAENAB
  698. | MUSB_RXCSR_DMAMODE);
  699. musb_writew(epio, MUSB_RXCSR,
  700. MUSB_RXCSR_P_WZC_BITS | csr);
  701. request->actual += musb_ep->dma->actual_len;
  702. DBG(4, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  703. epnum, csr,
  704. musb_readw(epio, MUSB_RXCSR),
  705. musb_ep->dma->actual_len, request);
  706. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA)
  707. /* Autoclear doesn't clear RxPktRdy for short packets */
  708. if ((dma->desired_mode == 0)
  709. || (dma->actual_len
  710. & (musb_ep->packet_sz - 1))) {
  711. /* ack the read! */
  712. csr &= ~MUSB_RXCSR_RXPKTRDY;
  713. musb_writew(epio, MUSB_RXCSR, csr);
  714. }
  715. /* incomplete, and not short? wait for next IN packet */
  716. if ((request->actual < request->length)
  717. && (musb_ep->dma->actual_len
  718. == musb_ep->packet_sz))
  719. goto done;
  720. #endif
  721. musb_g_giveback(musb_ep, request, 0);
  722. request = next_request(musb_ep);
  723. if (!request)
  724. goto done;
  725. /* don't start more i/o till the stall clears */
  726. musb_ep_select(mbase, epnum);
  727. csr = musb_readw(epio, MUSB_RXCSR);
  728. if (csr & MUSB_RXCSR_P_SENDSTALL)
  729. goto done;
  730. }
  731. /* analyze request if the ep is hot */
  732. if (request)
  733. rxstate(musb, to_musb_request(request));
  734. else
  735. DBG(3, "packet waiting for %s%s request\n",
  736. musb_ep->desc ? "" : "inactive ",
  737. musb_ep->end_point.name);
  738. done:
  739. return;
  740. }
  741. /* ------------------------------------------------------------ */
  742. static int musb_gadget_enable(struct usb_ep *ep,
  743. const struct usb_endpoint_descriptor *desc)
  744. {
  745. unsigned long flags;
  746. struct musb_ep *musb_ep;
  747. struct musb_hw_ep *hw_ep;
  748. void __iomem *regs;
  749. struct musb *musb;
  750. void __iomem *mbase;
  751. u8 epnum;
  752. u16 csr;
  753. unsigned tmp;
  754. int status = -EINVAL;
  755. if (!ep || !desc)
  756. return -EINVAL;
  757. musb_ep = to_musb_ep(ep);
  758. hw_ep = musb_ep->hw_ep;
  759. regs = hw_ep->regs;
  760. musb = musb_ep->musb;
  761. mbase = musb->mregs;
  762. epnum = musb_ep->current_epnum;
  763. spin_lock_irqsave(&musb->lock, flags);
  764. if (musb_ep->desc) {
  765. status = -EBUSY;
  766. goto fail;
  767. }
  768. musb_ep->type = usb_endpoint_type(desc);
  769. /* check direction and (later) maxpacket size against endpoint */
  770. if (usb_endpoint_num(desc) != epnum)
  771. goto fail;
  772. /* REVISIT this rules out high bandwidth periodic transfers */
  773. tmp = le16_to_cpu(desc->wMaxPacketSize);
  774. if (tmp & ~0x07ff)
  775. goto fail;
  776. musb_ep->packet_sz = tmp;
  777. /* enable the interrupts for the endpoint, set the endpoint
  778. * packet size (or fail), set the mode, clear the fifo
  779. */
  780. musb_ep_select(mbase, epnum);
  781. if (usb_endpoint_dir_in(desc)) {
  782. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  783. if (hw_ep->is_shared_fifo)
  784. musb_ep->is_in = 1;
  785. if (!musb_ep->is_in)
  786. goto fail;
  787. if (tmp > hw_ep->max_packet_sz_tx)
  788. goto fail;
  789. int_txe |= (1 << epnum);
  790. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  791. /* REVISIT if can_bulk_split(), use by updating "tmp";
  792. * likewise high bandwidth periodic tx
  793. */
  794. musb_writew(regs, MUSB_TXMAXP, tmp);
  795. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  796. if (musb_readw(regs, MUSB_TXCSR)
  797. & MUSB_TXCSR_FIFONOTEMPTY)
  798. csr |= MUSB_TXCSR_FLUSHFIFO;
  799. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  800. csr |= MUSB_TXCSR_P_ISO;
  801. /* set twice in case of double buffering */
  802. musb_writew(regs, MUSB_TXCSR, csr);
  803. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  804. musb_writew(regs, MUSB_TXCSR, csr);
  805. } else {
  806. u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
  807. if (hw_ep->is_shared_fifo)
  808. musb_ep->is_in = 0;
  809. if (musb_ep->is_in)
  810. goto fail;
  811. if (tmp > hw_ep->max_packet_sz_rx)
  812. goto fail;
  813. int_rxe |= (1 << epnum);
  814. musb_writew(mbase, MUSB_INTRRXE, int_rxe);
  815. /* REVISIT if can_bulk_combine() use by updating "tmp"
  816. * likewise high bandwidth periodic rx
  817. */
  818. musb_writew(regs, MUSB_RXMAXP, tmp);
  819. /* force shared fifo to OUT-only mode */
  820. if (hw_ep->is_shared_fifo) {
  821. csr = musb_readw(regs, MUSB_TXCSR);
  822. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  823. musb_writew(regs, MUSB_TXCSR, csr);
  824. }
  825. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  826. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  827. csr |= MUSB_RXCSR_P_ISO;
  828. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  829. csr |= MUSB_RXCSR_DISNYET;
  830. /* set twice in case of double buffering */
  831. musb_writew(regs, MUSB_RXCSR, csr);
  832. musb_writew(regs, MUSB_RXCSR, csr);
  833. }
  834. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  835. * for some reason you run out of channels here.
  836. */
  837. if (is_dma_capable() && musb->dma_controller) {
  838. struct dma_controller *c = musb->dma_controller;
  839. musb_ep->dma = c->channel_alloc(c, hw_ep,
  840. (desc->bEndpointAddress & USB_DIR_IN));
  841. } else
  842. musb_ep->dma = NULL;
  843. musb_ep->desc = desc;
  844. musb_ep->busy = 0;
  845. status = 0;
  846. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  847. musb_driver_name, musb_ep->end_point.name,
  848. ({ char *s; switch (musb_ep->type) {
  849. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  850. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  851. default: s = "iso"; break;
  852. }; s; }),
  853. musb_ep->is_in ? "IN" : "OUT",
  854. musb_ep->dma ? "dma, " : "",
  855. musb_ep->packet_sz);
  856. schedule_work(&musb->irq_work);
  857. fail:
  858. spin_unlock_irqrestore(&musb->lock, flags);
  859. return status;
  860. }
  861. /*
  862. * Disable an endpoint flushing all requests queued.
  863. */
  864. static int musb_gadget_disable(struct usb_ep *ep)
  865. {
  866. unsigned long flags;
  867. struct musb *musb;
  868. u8 epnum;
  869. struct musb_ep *musb_ep;
  870. void __iomem *epio;
  871. int status = 0;
  872. musb_ep = to_musb_ep(ep);
  873. musb = musb_ep->musb;
  874. epnum = musb_ep->current_epnum;
  875. epio = musb->endpoints[epnum].regs;
  876. spin_lock_irqsave(&musb->lock, flags);
  877. musb_ep_select(musb->mregs, epnum);
  878. /* zero the endpoint sizes */
  879. if (musb_ep->is_in) {
  880. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  881. int_txe &= ~(1 << epnum);
  882. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  883. musb_writew(epio, MUSB_TXMAXP, 0);
  884. } else {
  885. u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
  886. int_rxe &= ~(1 << epnum);
  887. musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
  888. musb_writew(epio, MUSB_RXMAXP, 0);
  889. }
  890. musb_ep->desc = NULL;
  891. /* abort all pending DMA and requests */
  892. nuke(musb_ep, -ESHUTDOWN);
  893. schedule_work(&musb->irq_work);
  894. spin_unlock_irqrestore(&(musb->lock), flags);
  895. DBG(2, "%s\n", musb_ep->end_point.name);
  896. return status;
  897. }
  898. /*
  899. * Allocate a request for an endpoint.
  900. * Reused by ep0 code.
  901. */
  902. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  903. {
  904. struct musb_ep *musb_ep = to_musb_ep(ep);
  905. struct musb_request *request = NULL;
  906. request = kzalloc(sizeof *request, gfp_flags);
  907. if (request) {
  908. INIT_LIST_HEAD(&request->request.list);
  909. request->request.dma = DMA_ADDR_INVALID;
  910. request->epnum = musb_ep->current_epnum;
  911. request->ep = musb_ep;
  912. }
  913. return &request->request;
  914. }
  915. /*
  916. * Free a request
  917. * Reused by ep0 code.
  918. */
  919. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  920. {
  921. kfree(to_musb_request(req));
  922. }
  923. static LIST_HEAD(buffers);
  924. struct free_record {
  925. struct list_head list;
  926. struct device *dev;
  927. unsigned bytes;
  928. dma_addr_t dma;
  929. };
  930. /*
  931. * Context: controller locked, IRQs blocked.
  932. */
  933. static void musb_ep_restart(struct musb *musb, struct musb_request *req)
  934. {
  935. DBG(3, "<== %s request %p len %u on hw_ep%d\n",
  936. req->tx ? "TX/IN" : "RX/OUT",
  937. &req->request, req->request.length, req->epnum);
  938. musb_ep_select(musb->mregs, req->epnum);
  939. if (req->tx)
  940. txstate(musb, req);
  941. else
  942. rxstate(musb, req);
  943. }
  944. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  945. gfp_t gfp_flags)
  946. {
  947. struct musb_ep *musb_ep;
  948. struct musb_request *request;
  949. struct musb *musb;
  950. int status = 0;
  951. unsigned long lockflags;
  952. if (!ep || !req)
  953. return -EINVAL;
  954. if (!req->buf)
  955. return -ENODATA;
  956. musb_ep = to_musb_ep(ep);
  957. musb = musb_ep->musb;
  958. request = to_musb_request(req);
  959. request->musb = musb;
  960. if (request->ep != musb_ep)
  961. return -EINVAL;
  962. DBG(4, "<== to %s request=%p\n", ep->name, req);
  963. /* request is mine now... */
  964. request->request.actual = 0;
  965. request->request.status = -EINPROGRESS;
  966. request->epnum = musb_ep->current_epnum;
  967. request->tx = musb_ep->is_in;
  968. if (is_dma_capable() && musb_ep->dma) {
  969. if (request->request.dma == DMA_ADDR_INVALID) {
  970. request->request.dma = dma_map_single(
  971. musb->controller,
  972. request->request.buf,
  973. request->request.length,
  974. request->tx
  975. ? DMA_TO_DEVICE
  976. : DMA_FROM_DEVICE);
  977. request->mapped = 1;
  978. } else {
  979. dma_sync_single_for_device(musb->controller,
  980. request->request.dma,
  981. request->request.length,
  982. request->tx
  983. ? DMA_TO_DEVICE
  984. : DMA_FROM_DEVICE);
  985. request->mapped = 0;
  986. }
  987. } else if (!req->buf) {
  988. return -ENODATA;
  989. } else
  990. request->mapped = 0;
  991. spin_lock_irqsave(&musb->lock, lockflags);
  992. /* don't queue if the ep is down */
  993. if (!musb_ep->desc) {
  994. DBG(4, "req %p queued to %s while ep %s\n",
  995. req, ep->name, "disabled");
  996. status = -ESHUTDOWN;
  997. goto cleanup;
  998. }
  999. /* add request to the list */
  1000. list_add_tail(&(request->request.list), &(musb_ep->req_list));
  1001. /* it this is the head of the queue, start i/o ... */
  1002. if (!musb_ep->busy && &request->request.list == musb_ep->req_list.next)
  1003. musb_ep_restart(musb, request);
  1004. cleanup:
  1005. spin_unlock_irqrestore(&musb->lock, lockflags);
  1006. return status;
  1007. }
  1008. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1009. {
  1010. struct musb_ep *musb_ep = to_musb_ep(ep);
  1011. struct usb_request *r;
  1012. unsigned long flags;
  1013. int status = 0;
  1014. struct musb *musb = musb_ep->musb;
  1015. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1016. return -EINVAL;
  1017. spin_lock_irqsave(&musb->lock, flags);
  1018. list_for_each_entry(r, &musb_ep->req_list, list) {
  1019. if (r == request)
  1020. break;
  1021. }
  1022. if (r != request) {
  1023. DBG(3, "request %p not queued to %s\n", request, ep->name);
  1024. status = -EINVAL;
  1025. goto done;
  1026. }
  1027. /* if the hardware doesn't have the request, easy ... */
  1028. if (musb_ep->req_list.next != &request->list || musb_ep->busy)
  1029. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1030. /* ... else abort the dma transfer ... */
  1031. else if (is_dma_capable() && musb_ep->dma) {
  1032. struct dma_controller *c = musb->dma_controller;
  1033. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1034. if (c->channel_abort)
  1035. status = c->channel_abort(musb_ep->dma);
  1036. else
  1037. status = -EBUSY;
  1038. if (status == 0)
  1039. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1040. } else {
  1041. /* NOTE: by sticking to easily tested hardware/driver states,
  1042. * we leave counting of in-flight packets imprecise.
  1043. */
  1044. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1045. }
  1046. done:
  1047. spin_unlock_irqrestore(&musb->lock, flags);
  1048. return status;
  1049. }
  1050. /*
  1051. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1052. * data but will queue requests.
  1053. *
  1054. * exported to ep0 code
  1055. */
  1056. int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1057. {
  1058. struct musb_ep *musb_ep = to_musb_ep(ep);
  1059. u8 epnum = musb_ep->current_epnum;
  1060. struct musb *musb = musb_ep->musb;
  1061. void __iomem *epio = musb->endpoints[epnum].regs;
  1062. void __iomem *mbase;
  1063. unsigned long flags;
  1064. u16 csr;
  1065. struct musb_request *request = NULL;
  1066. int status = 0;
  1067. if (!ep)
  1068. return -EINVAL;
  1069. mbase = musb->mregs;
  1070. spin_lock_irqsave(&musb->lock, flags);
  1071. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1072. status = -EINVAL;
  1073. goto done;
  1074. }
  1075. musb_ep_select(mbase, epnum);
  1076. /* cannot portably stall with non-empty FIFO */
  1077. request = to_musb_request(next_request(musb_ep));
  1078. if (value && musb_ep->is_in) {
  1079. csr = musb_readw(epio, MUSB_TXCSR);
  1080. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1081. DBG(3, "%s fifo busy, cannot halt\n", ep->name);
  1082. spin_unlock_irqrestore(&musb->lock, flags);
  1083. return -EAGAIN;
  1084. }
  1085. }
  1086. /* set/clear the stall and toggle bits */
  1087. DBG(2, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1088. if (musb_ep->is_in) {
  1089. csr = musb_readw(epio, MUSB_TXCSR);
  1090. if (csr & MUSB_TXCSR_FIFONOTEMPTY)
  1091. csr |= MUSB_TXCSR_FLUSHFIFO;
  1092. csr |= MUSB_TXCSR_P_WZC_BITS
  1093. | MUSB_TXCSR_CLRDATATOG;
  1094. if (value)
  1095. csr |= MUSB_TXCSR_P_SENDSTALL;
  1096. else
  1097. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1098. | MUSB_TXCSR_P_SENTSTALL);
  1099. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1100. musb_writew(epio, MUSB_TXCSR, csr);
  1101. } else {
  1102. csr = musb_readw(epio, MUSB_RXCSR);
  1103. csr |= MUSB_RXCSR_P_WZC_BITS
  1104. | MUSB_RXCSR_FLUSHFIFO
  1105. | MUSB_RXCSR_CLRDATATOG;
  1106. if (value)
  1107. csr |= MUSB_RXCSR_P_SENDSTALL;
  1108. else
  1109. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1110. | MUSB_RXCSR_P_SENTSTALL);
  1111. musb_writew(epio, MUSB_RXCSR, csr);
  1112. }
  1113. done:
  1114. /* maybe start the first request in the queue */
  1115. if (!musb_ep->busy && !value && request) {
  1116. DBG(3, "restarting the request\n");
  1117. musb_ep_restart(musb, request);
  1118. }
  1119. spin_unlock_irqrestore(&musb->lock, flags);
  1120. return status;
  1121. }
  1122. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1123. {
  1124. struct musb_ep *musb_ep = to_musb_ep(ep);
  1125. void __iomem *epio = musb_ep->hw_ep->regs;
  1126. int retval = -EINVAL;
  1127. if (musb_ep->desc && !musb_ep->is_in) {
  1128. struct musb *musb = musb_ep->musb;
  1129. int epnum = musb_ep->current_epnum;
  1130. void __iomem *mbase = musb->mregs;
  1131. unsigned long flags;
  1132. spin_lock_irqsave(&musb->lock, flags);
  1133. musb_ep_select(mbase, epnum);
  1134. /* FIXME return zero unless RXPKTRDY is set */
  1135. retval = musb_readw(epio, MUSB_RXCOUNT);
  1136. spin_unlock_irqrestore(&musb->lock, flags);
  1137. }
  1138. return retval;
  1139. }
  1140. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1141. {
  1142. struct musb_ep *musb_ep = to_musb_ep(ep);
  1143. struct musb *musb = musb_ep->musb;
  1144. u8 epnum = musb_ep->current_epnum;
  1145. void __iomem *epio = musb->endpoints[epnum].regs;
  1146. void __iomem *mbase;
  1147. unsigned long flags;
  1148. u16 csr, int_txe;
  1149. mbase = musb->mregs;
  1150. spin_lock_irqsave(&musb->lock, flags);
  1151. musb_ep_select(mbase, (u8) epnum);
  1152. /* disable interrupts */
  1153. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1154. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1155. if (musb_ep->is_in) {
  1156. csr = musb_readw(epio, MUSB_TXCSR);
  1157. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1158. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1159. musb_writew(epio, MUSB_TXCSR, csr);
  1160. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1161. musb_writew(epio, MUSB_TXCSR, csr);
  1162. }
  1163. } else {
  1164. csr = musb_readw(epio, MUSB_RXCSR);
  1165. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1166. musb_writew(epio, MUSB_RXCSR, csr);
  1167. musb_writew(epio, MUSB_RXCSR, csr);
  1168. }
  1169. /* re-enable interrupt */
  1170. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1171. spin_unlock_irqrestore(&musb->lock, flags);
  1172. }
  1173. static const struct usb_ep_ops musb_ep_ops = {
  1174. .enable = musb_gadget_enable,
  1175. .disable = musb_gadget_disable,
  1176. .alloc_request = musb_alloc_request,
  1177. .free_request = musb_free_request,
  1178. .queue = musb_gadget_queue,
  1179. .dequeue = musb_gadget_dequeue,
  1180. .set_halt = musb_gadget_set_halt,
  1181. .fifo_status = musb_gadget_fifo_status,
  1182. .fifo_flush = musb_gadget_fifo_flush
  1183. };
  1184. /* ----------------------------------------------------------------------- */
  1185. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1186. {
  1187. struct musb *musb = gadget_to_musb(gadget);
  1188. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1189. }
  1190. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1191. {
  1192. struct musb *musb = gadget_to_musb(gadget);
  1193. void __iomem *mregs = musb->mregs;
  1194. unsigned long flags;
  1195. int status = -EINVAL;
  1196. u8 power, devctl;
  1197. int retries;
  1198. spin_lock_irqsave(&musb->lock, flags);
  1199. switch (musb->xceiv->state) {
  1200. case OTG_STATE_B_PERIPHERAL:
  1201. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1202. * that's part of the standard usb 1.1 state machine, and
  1203. * doesn't affect OTG transitions.
  1204. */
  1205. if (musb->may_wakeup && musb->is_suspended)
  1206. break;
  1207. goto done;
  1208. case OTG_STATE_B_IDLE:
  1209. /* Start SRP ... OTG not required. */
  1210. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1211. DBG(2, "Sending SRP: devctl: %02x\n", devctl);
  1212. devctl |= MUSB_DEVCTL_SESSION;
  1213. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1214. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1215. retries = 100;
  1216. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1217. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1218. if (retries-- < 1)
  1219. break;
  1220. }
  1221. retries = 10000;
  1222. while (devctl & MUSB_DEVCTL_SESSION) {
  1223. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1224. if (retries-- < 1)
  1225. break;
  1226. }
  1227. /* Block idling for at least 1s */
  1228. musb_platform_try_idle(musb,
  1229. jiffies + msecs_to_jiffies(1 * HZ));
  1230. status = 0;
  1231. goto done;
  1232. default:
  1233. DBG(2, "Unhandled wake: %s\n", otg_state_string(musb));
  1234. goto done;
  1235. }
  1236. status = 0;
  1237. power = musb_readb(mregs, MUSB_POWER);
  1238. power |= MUSB_POWER_RESUME;
  1239. musb_writeb(mregs, MUSB_POWER, power);
  1240. DBG(2, "issue wakeup\n");
  1241. /* FIXME do this next chunk in a timer callback, no udelay */
  1242. mdelay(2);
  1243. power = musb_readb(mregs, MUSB_POWER);
  1244. power &= ~MUSB_POWER_RESUME;
  1245. musb_writeb(mregs, MUSB_POWER, power);
  1246. done:
  1247. spin_unlock_irqrestore(&musb->lock, flags);
  1248. return status;
  1249. }
  1250. static int
  1251. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1252. {
  1253. struct musb *musb = gadget_to_musb(gadget);
  1254. musb->is_self_powered = !!is_selfpowered;
  1255. return 0;
  1256. }
  1257. static void musb_pullup(struct musb *musb, int is_on)
  1258. {
  1259. u8 power;
  1260. power = musb_readb(musb->mregs, MUSB_POWER);
  1261. if (is_on)
  1262. power |= MUSB_POWER_SOFTCONN;
  1263. else
  1264. power &= ~MUSB_POWER_SOFTCONN;
  1265. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1266. DBG(3, "gadget %s D+ pullup %s\n",
  1267. musb->gadget_driver->function, is_on ? "on" : "off");
  1268. musb_writeb(musb->mregs, MUSB_POWER, power);
  1269. }
  1270. #if 0
  1271. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1272. {
  1273. DBG(2, "<= %s =>\n", __func__);
  1274. /*
  1275. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1276. * though that can clear it), just musb_pullup().
  1277. */
  1278. return -EINVAL;
  1279. }
  1280. #endif
  1281. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1282. {
  1283. struct musb *musb = gadget_to_musb(gadget);
  1284. if (!musb->xceiv->set_power)
  1285. return -EOPNOTSUPP;
  1286. return otg_set_power(musb->xceiv, mA);
  1287. }
  1288. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1289. {
  1290. struct musb *musb = gadget_to_musb(gadget);
  1291. unsigned long flags;
  1292. is_on = !!is_on;
  1293. /* NOTE: this assumes we are sensing vbus; we'd rather
  1294. * not pullup unless the B-session is active.
  1295. */
  1296. spin_lock_irqsave(&musb->lock, flags);
  1297. if (is_on != musb->softconnect) {
  1298. musb->softconnect = is_on;
  1299. musb_pullup(musb, is_on);
  1300. }
  1301. spin_unlock_irqrestore(&musb->lock, flags);
  1302. return 0;
  1303. }
  1304. static const struct usb_gadget_ops musb_gadget_operations = {
  1305. .get_frame = musb_gadget_get_frame,
  1306. .wakeup = musb_gadget_wakeup,
  1307. .set_selfpowered = musb_gadget_set_self_powered,
  1308. /* .vbus_session = musb_gadget_vbus_session, */
  1309. .vbus_draw = musb_gadget_vbus_draw,
  1310. .pullup = musb_gadget_pullup,
  1311. };
  1312. /* ----------------------------------------------------------------------- */
  1313. /* Registration */
  1314. /* Only this registration code "knows" the rule (from USB standards)
  1315. * about there being only one external upstream port. It assumes
  1316. * all peripheral ports are external...
  1317. */
  1318. static struct musb *the_gadget;
  1319. static void musb_gadget_release(struct device *dev)
  1320. {
  1321. /* kref_put(WHAT) */
  1322. dev_dbg(dev, "%s\n", __func__);
  1323. }
  1324. static void __init
  1325. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1326. {
  1327. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1328. memset(ep, 0, sizeof *ep);
  1329. ep->current_epnum = epnum;
  1330. ep->musb = musb;
  1331. ep->hw_ep = hw_ep;
  1332. ep->is_in = is_in;
  1333. INIT_LIST_HEAD(&ep->req_list);
  1334. sprintf(ep->name, "ep%d%s", epnum,
  1335. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1336. is_in ? "in" : "out"));
  1337. ep->end_point.name = ep->name;
  1338. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1339. if (!epnum) {
  1340. ep->end_point.maxpacket = 64;
  1341. ep->end_point.ops = &musb_g_ep0_ops;
  1342. musb->g.ep0 = &ep->end_point;
  1343. } else {
  1344. if (is_in)
  1345. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1346. else
  1347. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1348. ep->end_point.ops = &musb_ep_ops;
  1349. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1350. }
  1351. }
  1352. /*
  1353. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1354. * to the rest of the driver state.
  1355. */
  1356. static inline void __init musb_g_init_endpoints(struct musb *musb)
  1357. {
  1358. u8 epnum;
  1359. struct musb_hw_ep *hw_ep;
  1360. unsigned count = 0;
  1361. /* intialize endpoint list just once */
  1362. INIT_LIST_HEAD(&(musb->g.ep_list));
  1363. for (epnum = 0, hw_ep = musb->endpoints;
  1364. epnum < musb->nr_endpoints;
  1365. epnum++, hw_ep++) {
  1366. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1367. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1368. count++;
  1369. } else {
  1370. if (hw_ep->max_packet_sz_tx) {
  1371. init_peripheral_ep(musb, &hw_ep->ep_in,
  1372. epnum, 1);
  1373. count++;
  1374. }
  1375. if (hw_ep->max_packet_sz_rx) {
  1376. init_peripheral_ep(musb, &hw_ep->ep_out,
  1377. epnum, 0);
  1378. count++;
  1379. }
  1380. }
  1381. }
  1382. }
  1383. /* called once during driver setup to initialize and link into
  1384. * the driver model; memory is zeroed.
  1385. */
  1386. int __init musb_gadget_setup(struct musb *musb)
  1387. {
  1388. int status;
  1389. /* REVISIT minor race: if (erroneously) setting up two
  1390. * musb peripherals at the same time, only the bus lock
  1391. * is probably held.
  1392. */
  1393. if (the_gadget)
  1394. return -EBUSY;
  1395. the_gadget = musb;
  1396. musb->g.ops = &musb_gadget_operations;
  1397. musb->g.is_dualspeed = 1;
  1398. musb->g.speed = USB_SPEED_UNKNOWN;
  1399. /* this "gadget" abstracts/virtualizes the controller */
  1400. dev_set_name(&musb->g.dev, "gadget");
  1401. musb->g.dev.parent = musb->controller;
  1402. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1403. musb->g.dev.release = musb_gadget_release;
  1404. musb->g.name = musb_driver_name;
  1405. if (is_otg_enabled(musb))
  1406. musb->g.is_otg = 1;
  1407. musb_g_init_endpoints(musb);
  1408. musb->is_active = 0;
  1409. musb_platform_try_idle(musb, 0);
  1410. status = device_register(&musb->g.dev);
  1411. if (status != 0)
  1412. the_gadget = NULL;
  1413. return status;
  1414. }
  1415. void musb_gadget_cleanup(struct musb *musb)
  1416. {
  1417. if (musb != the_gadget)
  1418. return;
  1419. device_unregister(&musb->g.dev);
  1420. the_gadget = NULL;
  1421. }
  1422. /*
  1423. * Register the gadget driver. Used by gadget drivers when
  1424. * registering themselves with the controller.
  1425. *
  1426. * -EINVAL something went wrong (not driver)
  1427. * -EBUSY another gadget is already using the controller
  1428. * -ENOMEM no memeory to perform the operation
  1429. *
  1430. * @param driver the gadget driver
  1431. * @return <0 if error, 0 if everything is fine
  1432. */
  1433. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1434. {
  1435. int retval;
  1436. unsigned long flags;
  1437. struct musb *musb = the_gadget;
  1438. if (!driver
  1439. || driver->speed != USB_SPEED_HIGH
  1440. || !driver->bind
  1441. || !driver->setup)
  1442. return -EINVAL;
  1443. /* driver must be initialized to support peripheral mode */
  1444. if (!musb || !(musb->board_mode == MUSB_OTG
  1445. || musb->board_mode != MUSB_OTG)) {
  1446. DBG(1, "%s, no dev??\n", __func__);
  1447. return -ENODEV;
  1448. }
  1449. DBG(3, "registering driver %s\n", driver->function);
  1450. spin_lock_irqsave(&musb->lock, flags);
  1451. if (musb->gadget_driver) {
  1452. DBG(1, "%s is already bound to %s\n",
  1453. musb_driver_name,
  1454. musb->gadget_driver->driver.name);
  1455. retval = -EBUSY;
  1456. } else {
  1457. musb->gadget_driver = driver;
  1458. musb->g.dev.driver = &driver->driver;
  1459. driver->driver.bus = NULL;
  1460. musb->softconnect = 1;
  1461. retval = 0;
  1462. }
  1463. spin_unlock_irqrestore(&musb->lock, flags);
  1464. if (retval == 0) {
  1465. retval = driver->bind(&musb->g);
  1466. if (retval != 0) {
  1467. DBG(3, "bind to driver %s failed --> %d\n",
  1468. driver->driver.name, retval);
  1469. musb->gadget_driver = NULL;
  1470. musb->g.dev.driver = NULL;
  1471. }
  1472. spin_lock_irqsave(&musb->lock, flags);
  1473. otg_set_peripheral(musb->xceiv, &musb->g);
  1474. musb->is_active = 1;
  1475. /* FIXME this ignores the softconnect flag. Drivers are
  1476. * allowed hold the peripheral inactive until for example
  1477. * userspace hooks up printer hardware or DSP codecs, so
  1478. * hosts only see fully functional devices.
  1479. */
  1480. if (!is_otg_enabled(musb))
  1481. musb_start(musb);
  1482. otg_set_peripheral(musb->xceiv, &musb->g);
  1483. spin_unlock_irqrestore(&musb->lock, flags);
  1484. if (is_otg_enabled(musb)) {
  1485. DBG(3, "OTG startup...\n");
  1486. /* REVISIT: funcall to other code, which also
  1487. * handles power budgeting ... this way also
  1488. * ensures HdrcStart is indirectly called.
  1489. */
  1490. retval = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1491. if (retval < 0) {
  1492. DBG(1, "add_hcd failed, %d\n", retval);
  1493. spin_lock_irqsave(&musb->lock, flags);
  1494. otg_set_peripheral(musb->xceiv, NULL);
  1495. musb->gadget_driver = NULL;
  1496. musb->g.dev.driver = NULL;
  1497. spin_unlock_irqrestore(&musb->lock, flags);
  1498. }
  1499. }
  1500. }
  1501. return retval;
  1502. }
  1503. EXPORT_SYMBOL(usb_gadget_register_driver);
  1504. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1505. {
  1506. int i;
  1507. struct musb_hw_ep *hw_ep;
  1508. /* don't disconnect if it's not connected */
  1509. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1510. driver = NULL;
  1511. else
  1512. musb->g.speed = USB_SPEED_UNKNOWN;
  1513. /* deactivate the hardware */
  1514. if (musb->softconnect) {
  1515. musb->softconnect = 0;
  1516. musb_pullup(musb, 0);
  1517. }
  1518. musb_stop(musb);
  1519. /* killing any outstanding requests will quiesce the driver;
  1520. * then report disconnect
  1521. */
  1522. if (driver) {
  1523. for (i = 0, hw_ep = musb->endpoints;
  1524. i < musb->nr_endpoints;
  1525. i++, hw_ep++) {
  1526. musb_ep_select(musb->mregs, i);
  1527. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1528. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1529. } else {
  1530. if (hw_ep->max_packet_sz_tx)
  1531. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1532. if (hw_ep->max_packet_sz_rx)
  1533. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1534. }
  1535. }
  1536. spin_unlock(&musb->lock);
  1537. driver->disconnect(&musb->g);
  1538. spin_lock(&musb->lock);
  1539. }
  1540. }
  1541. /*
  1542. * Unregister the gadget driver. Used by gadget drivers when
  1543. * unregistering themselves from the controller.
  1544. *
  1545. * @param driver the gadget driver to unregister
  1546. */
  1547. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1548. {
  1549. unsigned long flags;
  1550. int retval = 0;
  1551. struct musb *musb = the_gadget;
  1552. if (!driver || !driver->unbind || !musb)
  1553. return -EINVAL;
  1554. /* REVISIT always use otg_set_peripheral() here too;
  1555. * this needs to shut down the OTG engine.
  1556. */
  1557. spin_lock_irqsave(&musb->lock, flags);
  1558. #ifdef CONFIG_USB_MUSB_OTG
  1559. musb_hnp_stop(musb);
  1560. #endif
  1561. if (musb->gadget_driver == driver) {
  1562. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1563. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1564. stop_activity(musb, driver);
  1565. otg_set_peripheral(musb->xceiv, NULL);
  1566. DBG(3, "unregistering driver %s\n", driver->function);
  1567. spin_unlock_irqrestore(&musb->lock, flags);
  1568. driver->unbind(&musb->g);
  1569. spin_lock_irqsave(&musb->lock, flags);
  1570. musb->gadget_driver = NULL;
  1571. musb->g.dev.driver = NULL;
  1572. musb->is_active = 0;
  1573. musb_platform_try_idle(musb, 0);
  1574. } else
  1575. retval = -EINVAL;
  1576. spin_unlock_irqrestore(&musb->lock, flags);
  1577. if (is_otg_enabled(musb) && retval == 0) {
  1578. usb_remove_hcd(musb_to_hcd(musb));
  1579. /* FIXME we need to be able to register another
  1580. * gadget driver here and have everything work;
  1581. * that currently misbehaves.
  1582. */
  1583. }
  1584. return retval;
  1585. }
  1586. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1587. /* ----------------------------------------------------------------------- */
  1588. /* lifecycle operations called through plat_uds.c */
  1589. void musb_g_resume(struct musb *musb)
  1590. {
  1591. musb->is_suspended = 0;
  1592. switch (musb->xceiv->state) {
  1593. case OTG_STATE_B_IDLE:
  1594. break;
  1595. case OTG_STATE_B_WAIT_ACON:
  1596. case OTG_STATE_B_PERIPHERAL:
  1597. musb->is_active = 1;
  1598. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1599. spin_unlock(&musb->lock);
  1600. musb->gadget_driver->resume(&musb->g);
  1601. spin_lock(&musb->lock);
  1602. }
  1603. break;
  1604. default:
  1605. WARNING("unhandled RESUME transition (%s)\n",
  1606. otg_state_string(musb));
  1607. }
  1608. }
  1609. /* called when SOF packets stop for 3+ msec */
  1610. void musb_g_suspend(struct musb *musb)
  1611. {
  1612. u8 devctl;
  1613. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1614. DBG(3, "devctl %02x\n", devctl);
  1615. switch (musb->xceiv->state) {
  1616. case OTG_STATE_B_IDLE:
  1617. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1618. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1619. break;
  1620. case OTG_STATE_B_PERIPHERAL:
  1621. musb->is_suspended = 1;
  1622. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1623. spin_unlock(&musb->lock);
  1624. musb->gadget_driver->suspend(&musb->g);
  1625. spin_lock(&musb->lock);
  1626. }
  1627. break;
  1628. default:
  1629. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1630. * A_PERIPHERAL may need care too
  1631. */
  1632. WARNING("unhandled SUSPEND transition (%s)\n",
  1633. otg_state_string(musb));
  1634. }
  1635. }
  1636. /* Called during SRP */
  1637. void musb_g_wakeup(struct musb *musb)
  1638. {
  1639. musb_gadget_wakeup(&musb->g);
  1640. }
  1641. /* called when VBUS drops below session threshold, and in other cases */
  1642. void musb_g_disconnect(struct musb *musb)
  1643. {
  1644. void __iomem *mregs = musb->mregs;
  1645. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1646. DBG(3, "devctl %02x\n", devctl);
  1647. /* clear HR */
  1648. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1649. /* don't draw vbus until new b-default session */
  1650. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1651. musb->g.speed = USB_SPEED_UNKNOWN;
  1652. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1653. spin_unlock(&musb->lock);
  1654. musb->gadget_driver->disconnect(&musb->g);
  1655. spin_lock(&musb->lock);
  1656. }
  1657. switch (musb->xceiv->state) {
  1658. default:
  1659. #ifdef CONFIG_USB_MUSB_OTG
  1660. DBG(2, "Unhandled disconnect %s, setting a_idle\n",
  1661. otg_state_string(musb));
  1662. musb->xceiv->state = OTG_STATE_A_IDLE;
  1663. MUSB_HST_MODE(musb);
  1664. break;
  1665. case OTG_STATE_A_PERIPHERAL:
  1666. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1667. MUSB_HST_MODE(musb);
  1668. break;
  1669. case OTG_STATE_B_WAIT_ACON:
  1670. case OTG_STATE_B_HOST:
  1671. #endif
  1672. case OTG_STATE_B_PERIPHERAL:
  1673. case OTG_STATE_B_IDLE:
  1674. musb->xceiv->state = OTG_STATE_B_IDLE;
  1675. break;
  1676. case OTG_STATE_B_SRP_INIT:
  1677. break;
  1678. }
  1679. musb->is_active = 0;
  1680. }
  1681. void musb_g_reset(struct musb *musb)
  1682. __releases(musb->lock)
  1683. __acquires(musb->lock)
  1684. {
  1685. void __iomem *mbase = musb->mregs;
  1686. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1687. u8 power;
  1688. DBG(3, "<== %s addr=%x driver '%s'\n",
  1689. (devctl & MUSB_DEVCTL_BDEVICE)
  1690. ? "B-Device" : "A-Device",
  1691. musb_readb(mbase, MUSB_FADDR),
  1692. musb->gadget_driver
  1693. ? musb->gadget_driver->driver.name
  1694. : NULL
  1695. );
  1696. /* report disconnect, if we didn't already (flushing EP state) */
  1697. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1698. musb_g_disconnect(musb);
  1699. /* clear HR */
  1700. else if (devctl & MUSB_DEVCTL_HR)
  1701. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1702. /* what speed did we negotiate? */
  1703. power = musb_readb(mbase, MUSB_POWER);
  1704. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1705. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1706. /* start in USB_STATE_DEFAULT */
  1707. musb->is_active = 1;
  1708. musb->is_suspended = 0;
  1709. MUSB_DEV_MODE(musb);
  1710. musb->address = 0;
  1711. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1712. musb->may_wakeup = 0;
  1713. musb->g.b_hnp_enable = 0;
  1714. musb->g.a_alt_hnp_support = 0;
  1715. musb->g.a_hnp_support = 0;
  1716. /* Normal reset, as B-Device;
  1717. * or else after HNP, as A-Device
  1718. */
  1719. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1720. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1721. musb->g.is_a_peripheral = 0;
  1722. } else if (is_otg_enabled(musb)) {
  1723. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1724. musb->g.is_a_peripheral = 1;
  1725. } else
  1726. WARN_ON(1);
  1727. /* start with default limits on VBUS power draw */
  1728. (void) musb_gadget_vbus_draw(&musb->g,
  1729. is_otg_enabled(musb) ? 8 : 100);
  1730. }