davinci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * Copyright (C) 2005-2006 by Texas Instruments
  3. *
  4. * This file is part of the Inventra Controller Driver for Linux.
  5. *
  6. * The Inventra Controller Driver for Linux is free software; you
  7. * can redistribute it and/or modify it under the terms of the GNU
  8. * General Public License version 2 as published by the Free Software
  9. * Foundation.
  10. *
  11. * The Inventra Controller Driver for Linux is distributed in
  12. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  13. * without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  15. * License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with The Inventra Controller Driver for Linux ; if not,
  19. * write to the Free Software Foundation, Inc., 59 Temple Place,
  20. * Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/sched.h>
  26. #include <linux/slab.h>
  27. #include <linux/init.h>
  28. #include <linux/list.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <mach/hardware.h>
  34. #include <mach/memory.h>
  35. #include <mach/gpio.h>
  36. #include <mach/cputype.h>
  37. #include <asm/mach-types.h>
  38. #include "musb_core.h"
  39. #ifdef CONFIG_MACH_DAVINCI_EVM
  40. #define GPIO_nVBUS_DRV 144
  41. #endif
  42. #include "davinci.h"
  43. #include "cppi_dma.h"
  44. #define USB_PHY_CTRL IO_ADDRESS(USBPHY_CTL_PADDR)
  45. #define DM355_DEEPSLEEP IO_ADDRESS(DM355_DEEPSLEEP_PADDR)
  46. /* REVISIT (PM) we should be able to keep the PHY in low power mode most
  47. * of the time (24 MHZ oscillator and PLL off, etc) by setting POWER.D0
  48. * and, when in host mode, autosuspending idle root ports... PHYPLLON
  49. * (overriding SUSPENDM?) then likely needs to stay off.
  50. */
  51. static inline void phy_on(void)
  52. {
  53. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  54. /* power everything up; start the on-chip PHY and its PLL */
  55. phy_ctrl &= ~(USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN);
  56. phy_ctrl |= USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON;
  57. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  58. /* wait for PLL to lock before proceeding */
  59. while ((__raw_readl(USB_PHY_CTRL) & USBPHY_PHYCLKGD) == 0)
  60. cpu_relax();
  61. }
  62. static inline void phy_off(void)
  63. {
  64. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  65. /* powerdown the on-chip PHY, its PLL, and the OTG block */
  66. phy_ctrl &= ~(USBPHY_SESNDEN | USBPHY_VBDTCTEN | USBPHY_PHYPLLON);
  67. phy_ctrl |= USBPHY_OSCPDWN | USBPHY_OTGPDWN | USBPHY_PHYPDWN;
  68. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  69. }
  70. static int dma_off = 1;
  71. void musb_platform_enable(struct musb *musb)
  72. {
  73. u32 tmp, old, val;
  74. /* workaround: setup irqs through both register sets */
  75. tmp = (musb->epmask & DAVINCI_USB_TX_ENDPTS_MASK)
  76. << DAVINCI_USB_TXINT_SHIFT;
  77. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  78. old = tmp;
  79. tmp = (musb->epmask & (0xfffe & DAVINCI_USB_RX_ENDPTS_MASK))
  80. << DAVINCI_USB_RXINT_SHIFT;
  81. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  82. tmp |= old;
  83. val = ~MUSB_INTR_SOF;
  84. tmp |= ((val & 0x01ff) << DAVINCI_USB_USBINT_SHIFT);
  85. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_SET_REG, tmp);
  86. if (is_dma_capable() && !dma_off)
  87. printk(KERN_WARNING "%s %s: dma not reactivated\n",
  88. __FILE__, __func__);
  89. else
  90. dma_off = 0;
  91. /* force a DRVVBUS irq so we can start polling for ID change */
  92. if (is_otg_enabled(musb))
  93. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
  94. DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT);
  95. }
  96. /*
  97. * Disable the HDRC and flush interrupts
  98. */
  99. void musb_platform_disable(struct musb *musb)
  100. {
  101. /* because we don't set CTRLR.UINT, "important" to:
  102. * - not read/write INTRUSB/INTRUSBE
  103. * - (except during initial setup, as workaround)
  104. * - use INTSETR/INTCLRR instead
  105. */
  106. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_MASK_CLR_REG,
  107. DAVINCI_USB_USBINT_MASK
  108. | DAVINCI_USB_TXINT_MASK
  109. | DAVINCI_USB_RXINT_MASK);
  110. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  111. musb_writel(musb->ctrl_base, DAVINCI_USB_EOI_REG, 0);
  112. if (is_dma_capable() && !dma_off)
  113. WARNING("dma still active\n");
  114. }
  115. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  116. #define portstate(stmt) stmt
  117. #else
  118. #define portstate(stmt)
  119. #endif
  120. /*
  121. * VBUS SWITCHING IS BOARD-SPECIFIC ... at least for the DM6446 EVM,
  122. * which doesn't wire DRVVBUS to the FET that switches it. Unclear
  123. * if that's a problem with the DM6446 chip or just with that board.
  124. *
  125. * In either case, the DM355 EVM automates DRVVBUS the normal way,
  126. * when J10 is out, and TI documents it as handling OTG.
  127. */
  128. #ifdef CONFIG_MACH_DAVINCI_EVM
  129. static int vbus_state = -1;
  130. /* I2C operations are always synchronous, and require a task context.
  131. * With unloaded systems, using the shared workqueue seems to suffice
  132. * to satisfy the 100msec A_WAIT_VRISE timeout...
  133. */
  134. static void evm_deferred_drvvbus(struct work_struct *ignored)
  135. {
  136. gpio_set_value_cansleep(GPIO_nVBUS_DRV, vbus_state);
  137. vbus_state = !vbus_state;
  138. }
  139. #endif /* EVM */
  140. static void davinci_source_power(struct musb *musb, int is_on, int immediate)
  141. {
  142. #ifdef CONFIG_MACH_DAVINCI_EVM
  143. if (is_on)
  144. is_on = 1;
  145. if (vbus_state == is_on)
  146. return;
  147. vbus_state = !is_on; /* 0/1 vs "-1 == unknown/init" */
  148. if (machine_is_davinci_evm()) {
  149. static DECLARE_WORK(evm_vbus_work, evm_deferred_drvvbus);
  150. if (immediate)
  151. gpio_set_value_cansleep(GPIO_nVBUS_DRV, vbus_state);
  152. else
  153. schedule_work(&evm_vbus_work);
  154. }
  155. if (immediate)
  156. vbus_state = is_on;
  157. #endif
  158. }
  159. static void davinci_set_vbus(struct musb *musb, int is_on)
  160. {
  161. WARN_ON(is_on && is_peripheral_active(musb));
  162. davinci_source_power(musb, is_on, 0);
  163. }
  164. #define POLL_SECONDS 2
  165. static struct timer_list otg_workaround;
  166. static void otg_timer(unsigned long _musb)
  167. {
  168. struct musb *musb = (void *)_musb;
  169. void __iomem *mregs = musb->mregs;
  170. u8 devctl;
  171. unsigned long flags;
  172. /* We poll because DaVinci's won't expose several OTG-critical
  173. * status change events (from the transceiver) otherwise.
  174. */
  175. devctl = musb_readb(mregs, MUSB_DEVCTL);
  176. DBG(7, "poll devctl %02x (%s)\n", devctl, otg_state_string(musb));
  177. spin_lock_irqsave(&musb->lock, flags);
  178. switch (musb->xceiv->state) {
  179. case OTG_STATE_A_WAIT_VFALL:
  180. /* Wait till VBUS falls below SessionEnd (~0.2V); the 1.3 RTL
  181. * seems to mis-handle session "start" otherwise (or in our
  182. * case "recover"), in routine "VBUS was valid by the time
  183. * VBUSERR got reported during enumeration" cases.
  184. */
  185. if (devctl & MUSB_DEVCTL_VBUS) {
  186. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  187. break;
  188. }
  189. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  190. musb_writel(musb->ctrl_base, DAVINCI_USB_INT_SET_REG,
  191. MUSB_INTR_VBUSERROR << DAVINCI_USB_USBINT_SHIFT);
  192. break;
  193. case OTG_STATE_B_IDLE:
  194. if (!is_peripheral_enabled(musb))
  195. break;
  196. /* There's no ID-changed IRQ, so we have no good way to tell
  197. * when to switch to the A-Default state machine (by setting
  198. * the DEVCTL.SESSION flag).
  199. *
  200. * Workaround: whenever we're in B_IDLE, try setting the
  201. * session flag every few seconds. If it works, ID was
  202. * grounded and we're now in the A-Default state machine.
  203. *
  204. * NOTE setting the session flag is _supposed_ to trigger
  205. * SRP, but clearly it doesn't.
  206. */
  207. musb_writeb(mregs, MUSB_DEVCTL,
  208. devctl | MUSB_DEVCTL_SESSION);
  209. devctl = musb_readb(mregs, MUSB_DEVCTL);
  210. if (devctl & MUSB_DEVCTL_BDEVICE)
  211. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  212. else
  213. musb->xceiv->state = OTG_STATE_A_IDLE;
  214. break;
  215. default:
  216. break;
  217. }
  218. spin_unlock_irqrestore(&musb->lock, flags);
  219. }
  220. static irqreturn_t davinci_interrupt(int irq, void *__hci)
  221. {
  222. unsigned long flags;
  223. irqreturn_t retval = IRQ_NONE;
  224. struct musb *musb = __hci;
  225. void __iomem *tibase = musb->ctrl_base;
  226. struct cppi *cppi;
  227. u32 tmp;
  228. spin_lock_irqsave(&musb->lock, flags);
  229. /* NOTE: DaVinci shadows the Mentor IRQs. Don't manage them through
  230. * the Mentor registers (except for setup), use the TI ones and EOI.
  231. *
  232. * Docs describe irq "vector" registers asociated with the CPPI and
  233. * USB EOI registers. These hold a bitmask corresponding to the
  234. * current IRQ, not an irq handler address. Would using those bits
  235. * resolve some of the races observed in this dispatch code??
  236. */
  237. /* CPPI interrupts share the same IRQ line, but have their own
  238. * mask, state, "vector", and EOI registers.
  239. */
  240. cppi = container_of(musb->dma_controller, struct cppi, controller);
  241. if (is_cppi_enabled() && musb->dma_controller && !cppi->irq)
  242. retval = cppi_interrupt(irq, __hci);
  243. /* ack and handle non-CPPI interrupts */
  244. tmp = musb_readl(tibase, DAVINCI_USB_INT_SRC_MASKED_REG);
  245. musb_writel(tibase, DAVINCI_USB_INT_SRC_CLR_REG, tmp);
  246. DBG(4, "IRQ %08x\n", tmp);
  247. musb->int_rx = (tmp & DAVINCI_USB_RXINT_MASK)
  248. >> DAVINCI_USB_RXINT_SHIFT;
  249. musb->int_tx = (tmp & DAVINCI_USB_TXINT_MASK)
  250. >> DAVINCI_USB_TXINT_SHIFT;
  251. musb->int_usb = (tmp & DAVINCI_USB_USBINT_MASK)
  252. >> DAVINCI_USB_USBINT_SHIFT;
  253. /* DRVVBUS irqs are the only proxy we have (a very poor one!) for
  254. * DaVinci's missing ID change IRQ. We need an ID change IRQ to
  255. * switch appropriately between halves of the OTG state machine.
  256. * Managing DEVCTL.SESSION per Mentor docs requires we know its
  257. * value, but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  258. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  259. */
  260. if (tmp & (DAVINCI_INTR_DRVVBUS << DAVINCI_USB_USBINT_SHIFT)) {
  261. int drvvbus = musb_readl(tibase, DAVINCI_USB_STAT_REG);
  262. void __iomem *mregs = musb->mregs;
  263. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  264. int err = musb->int_usb & MUSB_INTR_VBUSERROR;
  265. err = is_host_enabled(musb)
  266. && (musb->int_usb & MUSB_INTR_VBUSERROR);
  267. if (err) {
  268. /* The Mentor core doesn't debounce VBUS as needed
  269. * to cope with device connect current spikes. This
  270. * means it's not uncommon for bus-powered devices
  271. * to get VBUS errors during enumeration.
  272. *
  273. * This is a workaround, but newer RTL from Mentor
  274. * seems to allow a better one: "re"starting sessions
  275. * without waiting (on EVM, a **long** time) for VBUS
  276. * to stop registering in devctl.
  277. */
  278. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  279. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  280. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  281. WARNING("VBUS error workaround (delay coming)\n");
  282. } else if (is_host_enabled(musb) && drvvbus) {
  283. MUSB_HST_MODE(musb);
  284. musb->xceiv->default_a = 1;
  285. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  286. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  287. del_timer(&otg_workaround);
  288. } else {
  289. musb->is_active = 0;
  290. MUSB_DEV_MODE(musb);
  291. musb->xceiv->default_a = 0;
  292. musb->xceiv->state = OTG_STATE_B_IDLE;
  293. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  294. }
  295. /* NOTE: this must complete poweron within 100 msec
  296. * (OTG_TIME_A_WAIT_VRISE) but we don't check for that.
  297. */
  298. davinci_source_power(musb, drvvbus, 0);
  299. DBG(2, "VBUS %s (%s)%s, devctl %02x\n",
  300. drvvbus ? "on" : "off",
  301. otg_state_string(musb),
  302. err ? " ERROR" : "",
  303. devctl);
  304. retval = IRQ_HANDLED;
  305. }
  306. if (musb->int_tx || musb->int_rx || musb->int_usb)
  307. retval |= musb_interrupt(musb);
  308. /* irq stays asserted until EOI is written */
  309. musb_writel(tibase, DAVINCI_USB_EOI_REG, 0);
  310. /* poll for ID change */
  311. if (is_otg_enabled(musb)
  312. && musb->xceiv->state == OTG_STATE_B_IDLE)
  313. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  314. spin_unlock_irqrestore(&musb->lock, flags);
  315. return retval;
  316. }
  317. int musb_platform_set_mode(struct musb *musb, u8 mode)
  318. {
  319. /* EVM can't do this (right?) */
  320. return -EIO;
  321. }
  322. int __init musb_platform_init(struct musb *musb)
  323. {
  324. void __iomem *tibase = musb->ctrl_base;
  325. u32 revision;
  326. usb_nop_xceiv_register();
  327. musb->xceiv = otg_get_transceiver();
  328. if (!musb->xceiv)
  329. return -ENODEV;
  330. musb->mregs += DAVINCI_BASE_OFFSET;
  331. clk_enable(musb->clock);
  332. /* returns zero if e.g. not clocked */
  333. revision = musb_readl(tibase, DAVINCI_USB_VERSION_REG);
  334. if (revision == 0)
  335. goto fail;
  336. if (is_host_enabled(musb))
  337. setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
  338. musb->board_set_vbus = davinci_set_vbus;
  339. davinci_source_power(musb, 0, 1);
  340. /* dm355 EVM swaps D+/D- for signal integrity, and
  341. * is clocked from the main 24 MHz crystal.
  342. */
  343. if (machine_is_davinci_dm355_evm()) {
  344. u32 phy_ctrl = __raw_readl(USB_PHY_CTRL);
  345. phy_ctrl &= ~(3 << 9);
  346. phy_ctrl |= USBPHY_DATAPOL;
  347. __raw_writel(phy_ctrl, USB_PHY_CTRL);
  348. }
  349. /* On dm355, the default-A state machine needs DRVVBUS control.
  350. * If we won't be a host, there's no need to turn it on.
  351. */
  352. if (cpu_is_davinci_dm355()) {
  353. u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
  354. if (is_host_enabled(musb)) {
  355. deepsleep &= ~DRVVBUS_OVERRIDE;
  356. } else {
  357. deepsleep &= ~DRVVBUS_FORCE;
  358. deepsleep |= DRVVBUS_OVERRIDE;
  359. }
  360. __raw_writel(deepsleep, DM355_DEEPSLEEP);
  361. }
  362. /* reset the controller */
  363. musb_writel(tibase, DAVINCI_USB_CTRL_REG, 0x1);
  364. /* start the on-chip PHY and its PLL */
  365. phy_on();
  366. msleep(5);
  367. /* NOTE: irqs are in mixed mode, not bypass to pure-musb */
  368. pr_debug("DaVinci OTG revision %08x phy %03x control %02x\n",
  369. revision, __raw_readl(USB_PHY_CTRL),
  370. musb_readb(tibase, DAVINCI_USB_CTRL_REG));
  371. musb->isr = davinci_interrupt;
  372. return 0;
  373. fail:
  374. usb_nop_xceiv_unregister();
  375. return -ENODEV;
  376. }
  377. int musb_platform_exit(struct musb *musb)
  378. {
  379. if (is_host_enabled(musb))
  380. del_timer_sync(&otg_workaround);
  381. /* force VBUS off */
  382. if (cpu_is_davinci_dm355()) {
  383. u32 deepsleep = __raw_readl(DM355_DEEPSLEEP);
  384. deepsleep &= ~DRVVBUS_FORCE;
  385. deepsleep |= DRVVBUS_OVERRIDE;
  386. __raw_writel(deepsleep, DM355_DEEPSLEEP);
  387. }
  388. davinci_source_power(musb, 0 /*off*/, 1);
  389. /* delay, to avoid problems with module reload */
  390. if (is_host_enabled(musb) && musb->xceiv->default_a) {
  391. int maxdelay = 30;
  392. u8 devctl, warn = 0;
  393. /* if there's no peripheral connected, this can take a
  394. * long time to fall, especially on EVM with huge C133.
  395. */
  396. do {
  397. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  398. if (!(devctl & MUSB_DEVCTL_VBUS))
  399. break;
  400. if ((devctl & MUSB_DEVCTL_VBUS) != warn) {
  401. warn = devctl & MUSB_DEVCTL_VBUS;
  402. DBG(1, "VBUS %d\n",
  403. warn >> MUSB_DEVCTL_VBUS_SHIFT);
  404. }
  405. msleep(1000);
  406. maxdelay--;
  407. } while (maxdelay > 0);
  408. /* in OTG mode, another host might be connected */
  409. if (devctl & MUSB_DEVCTL_VBUS)
  410. DBG(1, "VBUS off timeout (devctl %02x)\n", devctl);
  411. }
  412. phy_off();
  413. clk_disable(musb->clock);
  414. usb_nop_xceiv_unregister();
  415. return 0;
  416. }