scan.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * Sonics Silicon Backplane
  3. * Bus scanning
  4. *
  5. * Copyright (C) 2005-2007 Michael Buesch <mb@bu3sch.de>
  6. * Copyright (C) 2005 Martin Langer <martin-langer@gmx.de>
  7. * Copyright (C) 2005 Stefano Brivio <st3@riseup.net>
  8. * Copyright (C) 2005 Danny van Dyk <kugelfang@gentoo.org>
  9. * Copyright (C) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  10. * Copyright (C) 2006 Broadcom Corporation.
  11. *
  12. * Licensed under the GNU/GPL. See COPYING for details.
  13. */
  14. #include <linux/ssb/ssb.h>
  15. #include <linux/ssb/ssb_regs.h>
  16. #include <linux/pci.h>
  17. #include <linux/io.h>
  18. #include <pcmcia/cs_types.h>
  19. #include <pcmcia/cs.h>
  20. #include <pcmcia/cistpl.h>
  21. #include <pcmcia/ds.h>
  22. #include "ssb_private.h"
  23. const char *ssb_core_name(u16 coreid)
  24. {
  25. switch (coreid) {
  26. case SSB_DEV_CHIPCOMMON:
  27. return "ChipCommon";
  28. case SSB_DEV_ILINE20:
  29. return "ILine 20";
  30. case SSB_DEV_SDRAM:
  31. return "SDRAM";
  32. case SSB_DEV_PCI:
  33. return "PCI";
  34. case SSB_DEV_MIPS:
  35. return "MIPS";
  36. case SSB_DEV_ETHERNET:
  37. return "Fast Ethernet";
  38. case SSB_DEV_V90:
  39. return "V90";
  40. case SSB_DEV_USB11_HOSTDEV:
  41. return "USB 1.1 Hostdev";
  42. case SSB_DEV_ADSL:
  43. return "ADSL";
  44. case SSB_DEV_ILINE100:
  45. return "ILine 100";
  46. case SSB_DEV_IPSEC:
  47. return "IPSEC";
  48. case SSB_DEV_PCMCIA:
  49. return "PCMCIA";
  50. case SSB_DEV_INTERNAL_MEM:
  51. return "Internal Memory";
  52. case SSB_DEV_MEMC_SDRAM:
  53. return "MEMC SDRAM";
  54. case SSB_DEV_EXTIF:
  55. return "EXTIF";
  56. case SSB_DEV_80211:
  57. return "IEEE 802.11";
  58. case SSB_DEV_MIPS_3302:
  59. return "MIPS 3302";
  60. case SSB_DEV_USB11_HOST:
  61. return "USB 1.1 Host";
  62. case SSB_DEV_USB11_DEV:
  63. return "USB 1.1 Device";
  64. case SSB_DEV_USB20_HOST:
  65. return "USB 2.0 Host";
  66. case SSB_DEV_USB20_DEV:
  67. return "USB 2.0 Device";
  68. case SSB_DEV_SDIO_HOST:
  69. return "SDIO Host";
  70. case SSB_DEV_ROBOSWITCH:
  71. return "Roboswitch";
  72. case SSB_DEV_PARA_ATA:
  73. return "PATA";
  74. case SSB_DEV_SATA_XORDMA:
  75. return "SATA XOR-DMA";
  76. case SSB_DEV_ETHERNET_GBIT:
  77. return "GBit Ethernet";
  78. case SSB_DEV_PCIE:
  79. return "PCI-E";
  80. case SSB_DEV_MIMO_PHY:
  81. return "MIMO PHY";
  82. case SSB_DEV_SRAM_CTRLR:
  83. return "SRAM Controller";
  84. case SSB_DEV_MINI_MACPHY:
  85. return "Mini MACPHY";
  86. case SSB_DEV_ARM_1176:
  87. return "ARM 1176";
  88. case SSB_DEV_ARM_7TDMI:
  89. return "ARM 7TDMI";
  90. }
  91. return "UNKNOWN";
  92. }
  93. static u16 pcidev_to_chipid(struct pci_dev *pci_dev)
  94. {
  95. u16 chipid_fallback = 0;
  96. switch (pci_dev->device) {
  97. case 0x4301:
  98. chipid_fallback = 0x4301;
  99. break;
  100. case 0x4305 ... 0x4307:
  101. chipid_fallback = 0x4307;
  102. break;
  103. case 0x4403:
  104. chipid_fallback = 0x4402;
  105. break;
  106. case 0x4610 ... 0x4615:
  107. chipid_fallback = 0x4610;
  108. break;
  109. case 0x4710 ... 0x4715:
  110. chipid_fallback = 0x4710;
  111. break;
  112. case 0x4320 ... 0x4325:
  113. chipid_fallback = 0x4309;
  114. break;
  115. case PCI_DEVICE_ID_BCM4401:
  116. case PCI_DEVICE_ID_BCM4401B0:
  117. case PCI_DEVICE_ID_BCM4401B1:
  118. chipid_fallback = 0x4401;
  119. break;
  120. default:
  121. ssb_printk(KERN_ERR PFX
  122. "PCI-ID not in fallback list\n");
  123. }
  124. return chipid_fallback;
  125. }
  126. static u8 chipid_to_nrcores(u16 chipid)
  127. {
  128. switch (chipid) {
  129. case 0x5365:
  130. return 7;
  131. case 0x4306:
  132. return 6;
  133. case 0x4310:
  134. return 8;
  135. case 0x4307:
  136. case 0x4301:
  137. return 5;
  138. case 0x4401:
  139. case 0x4402:
  140. return 3;
  141. case 0x4710:
  142. case 0x4610:
  143. case 0x4704:
  144. return 9;
  145. default:
  146. ssb_printk(KERN_ERR PFX
  147. "CHIPID not in nrcores fallback list\n");
  148. }
  149. return 1;
  150. }
  151. static u32 scan_read32(struct ssb_bus *bus, u8 current_coreidx,
  152. u16 offset)
  153. {
  154. switch (bus->bustype) {
  155. case SSB_BUSTYPE_SSB:
  156. offset += current_coreidx * SSB_CORE_SIZE;
  157. break;
  158. case SSB_BUSTYPE_PCI:
  159. break;
  160. case SSB_BUSTYPE_PCMCIA:
  161. if (offset >= 0x800) {
  162. ssb_pcmcia_switch_segment(bus, 1);
  163. offset -= 0x800;
  164. } else
  165. ssb_pcmcia_switch_segment(bus, 0);
  166. break;
  167. }
  168. return readl(bus->mmio + offset);
  169. }
  170. static int scan_switchcore(struct ssb_bus *bus, u8 coreidx)
  171. {
  172. switch (bus->bustype) {
  173. case SSB_BUSTYPE_SSB:
  174. break;
  175. case SSB_BUSTYPE_PCI:
  176. return ssb_pci_switch_coreidx(bus, coreidx);
  177. case SSB_BUSTYPE_PCMCIA:
  178. return ssb_pcmcia_switch_coreidx(bus, coreidx);
  179. }
  180. return 0;
  181. }
  182. void ssb_iounmap(struct ssb_bus *bus)
  183. {
  184. switch (bus->bustype) {
  185. case SSB_BUSTYPE_SSB:
  186. case SSB_BUSTYPE_PCMCIA:
  187. iounmap(bus->mmio);
  188. break;
  189. case SSB_BUSTYPE_PCI:
  190. #ifdef CONFIG_SSB_PCIHOST
  191. pci_iounmap(bus->host_pci, bus->mmio);
  192. #else
  193. SSB_BUG_ON(1); /* Can't reach this code. */
  194. #endif
  195. break;
  196. }
  197. bus->mmio = NULL;
  198. bus->mapped_device = NULL;
  199. }
  200. static void __iomem *ssb_ioremap(struct ssb_bus *bus,
  201. unsigned long baseaddr)
  202. {
  203. void __iomem *mmio = NULL;
  204. switch (bus->bustype) {
  205. case SSB_BUSTYPE_SSB:
  206. /* Only map the first core for now. */
  207. /* fallthrough... */
  208. case SSB_BUSTYPE_PCMCIA:
  209. mmio = ioremap(baseaddr, SSB_CORE_SIZE);
  210. break;
  211. case SSB_BUSTYPE_PCI:
  212. #ifdef CONFIG_SSB_PCIHOST
  213. mmio = pci_iomap(bus->host_pci, 0, ~0UL);
  214. #else
  215. SSB_BUG_ON(1); /* Can't reach this code. */
  216. #endif
  217. break;
  218. }
  219. return mmio;
  220. }
  221. static int we_support_multiple_80211_cores(struct ssb_bus *bus)
  222. {
  223. /* More than one 802.11 core is only supported by special chips.
  224. * There are chips with two 802.11 cores, but with dangling
  225. * pins on the second core. Be careful and reject them here.
  226. */
  227. #ifdef CONFIG_SSB_PCIHOST
  228. if (bus->bustype == SSB_BUSTYPE_PCI) {
  229. if (bus->host_pci->vendor == PCI_VENDOR_ID_BROADCOM &&
  230. bus->host_pci->device == 0x4324)
  231. return 1;
  232. }
  233. #endif /* CONFIG_SSB_PCIHOST */
  234. return 0;
  235. }
  236. int ssb_bus_scan(struct ssb_bus *bus,
  237. unsigned long baseaddr)
  238. {
  239. int err = -ENOMEM;
  240. void __iomem *mmio;
  241. u32 idhi, cc, rev, tmp;
  242. int dev_i, i;
  243. struct ssb_device *dev;
  244. int nr_80211_cores = 0;
  245. mmio = ssb_ioremap(bus, baseaddr);
  246. if (!mmio)
  247. goto out;
  248. bus->mmio = mmio;
  249. err = scan_switchcore(bus, 0); /* Switch to first core */
  250. if (err)
  251. goto err_unmap;
  252. idhi = scan_read32(bus, 0, SSB_IDHIGH);
  253. cc = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  254. rev = (idhi & SSB_IDHIGH_RCLO);
  255. rev |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  256. bus->nr_devices = 0;
  257. if (cc == SSB_DEV_CHIPCOMMON) {
  258. tmp = scan_read32(bus, 0, SSB_CHIPCO_CHIPID);
  259. bus->chip_id = (tmp & SSB_CHIPCO_IDMASK);
  260. bus->chip_rev = (tmp & SSB_CHIPCO_REVMASK) >>
  261. SSB_CHIPCO_REVSHIFT;
  262. bus->chip_package = (tmp & SSB_CHIPCO_PACKMASK) >>
  263. SSB_CHIPCO_PACKSHIFT;
  264. if (rev >= 4) {
  265. bus->nr_devices = (tmp & SSB_CHIPCO_NRCORESMASK) >>
  266. SSB_CHIPCO_NRCORESSHIFT;
  267. }
  268. tmp = scan_read32(bus, 0, SSB_CHIPCO_CAP);
  269. bus->chipco.capabilities = tmp;
  270. } else {
  271. if (bus->bustype == SSB_BUSTYPE_PCI) {
  272. bus->chip_id = pcidev_to_chipid(bus->host_pci);
  273. pci_read_config_word(bus->host_pci, PCI_REVISION_ID,
  274. &bus->chip_rev);
  275. bus->chip_package = 0;
  276. } else {
  277. bus->chip_id = 0x4710;
  278. bus->chip_rev = 0;
  279. bus->chip_package = 0;
  280. }
  281. }
  282. if (!bus->nr_devices)
  283. bus->nr_devices = chipid_to_nrcores(bus->chip_id);
  284. if (bus->nr_devices > ARRAY_SIZE(bus->devices)) {
  285. ssb_printk(KERN_ERR PFX
  286. "More than %d ssb cores found (%d)\n",
  287. SSB_MAX_NR_CORES, bus->nr_devices);
  288. goto err_unmap;
  289. }
  290. if (bus->bustype == SSB_BUSTYPE_SSB) {
  291. /* Now that we know the number of cores,
  292. * remap the whole IO space for all cores.
  293. */
  294. err = -ENOMEM;
  295. iounmap(mmio);
  296. mmio = ioremap(baseaddr, SSB_CORE_SIZE * bus->nr_devices);
  297. if (!mmio)
  298. goto out;
  299. bus->mmio = mmio;
  300. }
  301. /* Fetch basic information about each core/device */
  302. for (i = 0, dev_i = 0; i < bus->nr_devices; i++) {
  303. err = scan_switchcore(bus, i);
  304. if (err)
  305. goto err_unmap;
  306. dev = &(bus->devices[dev_i]);
  307. idhi = scan_read32(bus, i, SSB_IDHIGH);
  308. dev->id.coreid = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  309. dev->id.revision = (idhi & SSB_IDHIGH_RCLO);
  310. dev->id.revision |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  311. dev->id.vendor = (idhi & SSB_IDHIGH_VC) >> SSB_IDHIGH_VC_SHIFT;
  312. dev->core_index = i;
  313. dev->bus = bus;
  314. dev->ops = bus->ops;
  315. ssb_dprintk(KERN_INFO PFX
  316. "Core %d found: %s "
  317. "(cc 0x%03X, rev 0x%02X, vendor 0x%04X)\n",
  318. i, ssb_core_name(dev->id.coreid),
  319. dev->id.coreid, dev->id.revision, dev->id.vendor);
  320. switch (dev->id.coreid) {
  321. case SSB_DEV_80211:
  322. nr_80211_cores++;
  323. if (nr_80211_cores > 1) {
  324. if (!we_support_multiple_80211_cores(bus)) {
  325. ssb_dprintk(KERN_INFO PFX "Ignoring additional "
  326. "802.11 core\n");
  327. continue;
  328. }
  329. }
  330. break;
  331. case SSB_DEV_EXTIF:
  332. #ifdef CONFIG_SSB_DRIVER_EXTIF
  333. if (bus->extif.dev) {
  334. ssb_printk(KERN_WARNING PFX
  335. "WARNING: Multiple EXTIFs found\n");
  336. break;
  337. }
  338. bus->extif.dev = dev;
  339. #endif /* CONFIG_SSB_DRIVER_EXTIF */
  340. break;
  341. case SSB_DEV_CHIPCOMMON:
  342. if (bus->chipco.dev) {
  343. ssb_printk(KERN_WARNING PFX
  344. "WARNING: Multiple ChipCommon found\n");
  345. break;
  346. }
  347. bus->chipco.dev = dev;
  348. break;
  349. case SSB_DEV_MIPS:
  350. case SSB_DEV_MIPS_3302:
  351. #ifdef CONFIG_SSB_DRIVER_MIPS
  352. if (bus->mipscore.dev) {
  353. ssb_printk(KERN_WARNING PFX
  354. "WARNING: Multiple MIPS cores found\n");
  355. break;
  356. }
  357. bus->mipscore.dev = dev;
  358. #endif /* CONFIG_SSB_DRIVER_MIPS */
  359. break;
  360. case SSB_DEV_PCI:
  361. case SSB_DEV_PCIE:
  362. #ifdef CONFIG_SSB_DRIVER_PCICORE
  363. if (bus->bustype == SSB_BUSTYPE_PCI) {
  364. /* Ignore PCI cores on PCI-E cards.
  365. * Ignore PCI-E cores on PCI cards. */
  366. if (dev->id.coreid == SSB_DEV_PCI) {
  367. if (bus->host_pci->is_pcie)
  368. continue;
  369. } else {
  370. if (!bus->host_pci->is_pcie)
  371. continue;
  372. }
  373. }
  374. if (bus->pcicore.dev) {
  375. ssb_printk(KERN_WARNING PFX
  376. "WARNING: Multiple PCI(E) cores found\n");
  377. break;
  378. }
  379. bus->pcicore.dev = dev;
  380. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  381. break;
  382. default:
  383. break;
  384. }
  385. dev_i++;
  386. }
  387. bus->nr_devices = dev_i;
  388. err = 0;
  389. out:
  390. return err;
  391. err_unmap:
  392. ssb_iounmap(bus);
  393. goto out;
  394. }