driver_chipcommon.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Sonics Silicon Backplane
  3. * Broadcom ChipCommon core driver
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <mb@bu3sch.de>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include <linux/ssb/ssb.h>
  11. #include <linux/ssb/ssb_regs.h>
  12. #include <linux/pci.h>
  13. #include "ssb_private.h"
  14. /* Clock sources */
  15. enum ssb_clksrc {
  16. /* PCI clock */
  17. SSB_CHIPCO_CLKSRC_PCI,
  18. /* Crystal slow clock oscillator */
  19. SSB_CHIPCO_CLKSRC_XTALOS,
  20. /* Low power oscillator */
  21. SSB_CHIPCO_CLKSRC_LOPWROS,
  22. };
  23. static inline u32 chipco_write32_masked(struct ssb_chipcommon *cc, u16 offset,
  24. u32 mask, u32 value)
  25. {
  26. value &= mask;
  27. value |= chipco_read32(cc, offset) & ~mask;
  28. chipco_write32(cc, offset, value);
  29. return value;
  30. }
  31. void ssb_chipco_set_clockmode(struct ssb_chipcommon *cc,
  32. enum ssb_clkmode mode)
  33. {
  34. struct ssb_device *ccdev = cc->dev;
  35. struct ssb_bus *bus;
  36. u32 tmp;
  37. if (!ccdev)
  38. return;
  39. bus = ccdev->bus;
  40. /* chipcommon cores prior to rev6 don't support dynamic clock control */
  41. if (ccdev->id.revision < 6)
  42. return;
  43. /* chipcommon cores rev10 are a whole new ball game */
  44. if (ccdev->id.revision >= 10)
  45. return;
  46. if (!(cc->capabilities & SSB_CHIPCO_CAP_PCTL))
  47. return;
  48. switch (mode) {
  49. case SSB_CLKMODE_SLOW:
  50. tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL);
  51. tmp |= SSB_CHIPCO_SLOWCLKCTL_FSLOW;
  52. chipco_write32(cc, SSB_CHIPCO_SLOWCLKCTL, tmp);
  53. break;
  54. case SSB_CLKMODE_FAST:
  55. ssb_pci_xtal(bus, SSB_GPIO_XTAL, 1); /* Force crystal on */
  56. tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL);
  57. tmp &= ~SSB_CHIPCO_SLOWCLKCTL_FSLOW;
  58. tmp |= SSB_CHIPCO_SLOWCLKCTL_IPLL;
  59. chipco_write32(cc, SSB_CHIPCO_SLOWCLKCTL, tmp);
  60. break;
  61. case SSB_CLKMODE_DYNAMIC:
  62. tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL);
  63. tmp &= ~SSB_CHIPCO_SLOWCLKCTL_FSLOW;
  64. tmp &= ~SSB_CHIPCO_SLOWCLKCTL_IPLL;
  65. tmp &= ~SSB_CHIPCO_SLOWCLKCTL_ENXTAL;
  66. if ((tmp & SSB_CHIPCO_SLOWCLKCTL_SRC) != SSB_CHIPCO_SLOWCLKCTL_SRC_XTAL)
  67. tmp |= SSB_CHIPCO_SLOWCLKCTL_ENXTAL;
  68. chipco_write32(cc, SSB_CHIPCO_SLOWCLKCTL, tmp);
  69. /* for dynamic control, we have to release our xtal_pu "force on" */
  70. if (tmp & SSB_CHIPCO_SLOWCLKCTL_ENXTAL)
  71. ssb_pci_xtal(bus, SSB_GPIO_XTAL, 0);
  72. break;
  73. default:
  74. SSB_WARN_ON(1);
  75. }
  76. }
  77. /* Get the Slow Clock Source */
  78. static enum ssb_clksrc chipco_pctl_get_slowclksrc(struct ssb_chipcommon *cc)
  79. {
  80. struct ssb_bus *bus = cc->dev->bus;
  81. u32 uninitialized_var(tmp);
  82. if (cc->dev->id.revision < 6) {
  83. if (bus->bustype == SSB_BUSTYPE_SSB ||
  84. bus->bustype == SSB_BUSTYPE_PCMCIA)
  85. return SSB_CHIPCO_CLKSRC_XTALOS;
  86. if (bus->bustype == SSB_BUSTYPE_PCI) {
  87. pci_read_config_dword(bus->host_pci, SSB_GPIO_OUT, &tmp);
  88. if (tmp & 0x10)
  89. return SSB_CHIPCO_CLKSRC_PCI;
  90. return SSB_CHIPCO_CLKSRC_XTALOS;
  91. }
  92. }
  93. if (cc->dev->id.revision < 10) {
  94. tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL);
  95. tmp &= 0x7;
  96. if (tmp == 0)
  97. return SSB_CHIPCO_CLKSRC_LOPWROS;
  98. if (tmp == 1)
  99. return SSB_CHIPCO_CLKSRC_XTALOS;
  100. if (tmp == 2)
  101. return SSB_CHIPCO_CLKSRC_PCI;
  102. }
  103. return SSB_CHIPCO_CLKSRC_XTALOS;
  104. }
  105. /* Get maximum or minimum (depending on get_max flag) slowclock frequency. */
  106. static int chipco_pctl_clockfreqlimit(struct ssb_chipcommon *cc, int get_max)
  107. {
  108. int uninitialized_var(limit);
  109. enum ssb_clksrc clocksrc;
  110. int divisor = 1;
  111. u32 tmp;
  112. clocksrc = chipco_pctl_get_slowclksrc(cc);
  113. if (cc->dev->id.revision < 6) {
  114. switch (clocksrc) {
  115. case SSB_CHIPCO_CLKSRC_PCI:
  116. divisor = 64;
  117. break;
  118. case SSB_CHIPCO_CLKSRC_XTALOS:
  119. divisor = 32;
  120. break;
  121. default:
  122. SSB_WARN_ON(1);
  123. }
  124. } else if (cc->dev->id.revision < 10) {
  125. switch (clocksrc) {
  126. case SSB_CHIPCO_CLKSRC_LOPWROS:
  127. break;
  128. case SSB_CHIPCO_CLKSRC_XTALOS:
  129. case SSB_CHIPCO_CLKSRC_PCI:
  130. tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL);
  131. divisor = (tmp >> 16) + 1;
  132. divisor *= 4;
  133. break;
  134. }
  135. } else {
  136. tmp = chipco_read32(cc, SSB_CHIPCO_SYSCLKCTL);
  137. divisor = (tmp >> 16) + 1;
  138. divisor *= 4;
  139. }
  140. switch (clocksrc) {
  141. case SSB_CHIPCO_CLKSRC_LOPWROS:
  142. if (get_max)
  143. limit = 43000;
  144. else
  145. limit = 25000;
  146. break;
  147. case SSB_CHIPCO_CLKSRC_XTALOS:
  148. if (get_max)
  149. limit = 20200000;
  150. else
  151. limit = 19800000;
  152. break;
  153. case SSB_CHIPCO_CLKSRC_PCI:
  154. if (get_max)
  155. limit = 34000000;
  156. else
  157. limit = 25000000;
  158. break;
  159. }
  160. limit /= divisor;
  161. return limit;
  162. }
  163. static void chipco_powercontrol_init(struct ssb_chipcommon *cc)
  164. {
  165. struct ssb_bus *bus = cc->dev->bus;
  166. if (bus->chip_id == 0x4321) {
  167. if (bus->chip_rev == 0)
  168. chipco_write32(cc, SSB_CHIPCO_CHIPCTL, 0x3A4);
  169. else if (bus->chip_rev == 1)
  170. chipco_write32(cc, SSB_CHIPCO_CHIPCTL, 0xA4);
  171. }
  172. if (!(cc->capabilities & SSB_CHIPCO_CAP_PCTL))
  173. return;
  174. if (cc->dev->id.revision >= 10) {
  175. /* Set Idle Power clock rate to 1Mhz */
  176. chipco_write32(cc, SSB_CHIPCO_SYSCLKCTL,
  177. (chipco_read32(cc, SSB_CHIPCO_SYSCLKCTL) &
  178. 0x0000FFFF) | 0x00040000);
  179. } else {
  180. int maxfreq;
  181. maxfreq = chipco_pctl_clockfreqlimit(cc, 1);
  182. chipco_write32(cc, SSB_CHIPCO_PLLONDELAY,
  183. (maxfreq * 150 + 999999) / 1000000);
  184. chipco_write32(cc, SSB_CHIPCO_FREFSELDELAY,
  185. (maxfreq * 15 + 999999) / 1000000);
  186. }
  187. }
  188. static void calc_fast_powerup_delay(struct ssb_chipcommon *cc)
  189. {
  190. struct ssb_bus *bus = cc->dev->bus;
  191. int minfreq;
  192. unsigned int tmp;
  193. u32 pll_on_delay;
  194. if (bus->bustype != SSB_BUSTYPE_PCI)
  195. return;
  196. if (!(cc->capabilities & SSB_CHIPCO_CAP_PCTL))
  197. return;
  198. minfreq = chipco_pctl_clockfreqlimit(cc, 0);
  199. pll_on_delay = chipco_read32(cc, SSB_CHIPCO_PLLONDELAY);
  200. tmp = (((pll_on_delay + 2) * 1000000) + (minfreq - 1)) / minfreq;
  201. SSB_WARN_ON(tmp & ~0xFFFF);
  202. cc->fast_pwrup_delay = tmp;
  203. }
  204. void ssb_chipcommon_init(struct ssb_chipcommon *cc)
  205. {
  206. if (!cc->dev)
  207. return; /* We don't have a ChipCommon */
  208. ssb_pmu_init(cc);
  209. chipco_powercontrol_init(cc);
  210. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_FAST);
  211. calc_fast_powerup_delay(cc);
  212. }
  213. void ssb_chipco_suspend(struct ssb_chipcommon *cc)
  214. {
  215. if (!cc->dev)
  216. return;
  217. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  218. }
  219. void ssb_chipco_resume(struct ssb_chipcommon *cc)
  220. {
  221. if (!cc->dev)
  222. return;
  223. chipco_powercontrol_init(cc);
  224. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_FAST);
  225. }
  226. /* Get the processor clock */
  227. void ssb_chipco_get_clockcpu(struct ssb_chipcommon *cc,
  228. u32 *plltype, u32 *n, u32 *m)
  229. {
  230. *n = chipco_read32(cc, SSB_CHIPCO_CLOCK_N);
  231. *plltype = (cc->capabilities & SSB_CHIPCO_CAP_PLLT);
  232. switch (*plltype) {
  233. case SSB_PLLTYPE_2:
  234. case SSB_PLLTYPE_4:
  235. case SSB_PLLTYPE_6:
  236. case SSB_PLLTYPE_7:
  237. *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_MIPS);
  238. break;
  239. case SSB_PLLTYPE_3:
  240. /* 5350 uses m2 to control mips */
  241. *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_M2);
  242. break;
  243. default:
  244. *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_SB);
  245. break;
  246. }
  247. }
  248. /* Get the bus clock */
  249. void ssb_chipco_get_clockcontrol(struct ssb_chipcommon *cc,
  250. u32 *plltype, u32 *n, u32 *m)
  251. {
  252. *n = chipco_read32(cc, SSB_CHIPCO_CLOCK_N);
  253. *plltype = (cc->capabilities & SSB_CHIPCO_CAP_PLLT);
  254. switch (*plltype) {
  255. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  256. *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_MIPS);
  257. break;
  258. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  259. if (cc->dev->bus->chip_id != 0x5365) {
  260. *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_M2);
  261. break;
  262. }
  263. /* Fallthough */
  264. default:
  265. *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_SB);
  266. }
  267. }
  268. void ssb_chipco_timing_init(struct ssb_chipcommon *cc,
  269. unsigned long ns)
  270. {
  271. struct ssb_device *dev = cc->dev;
  272. struct ssb_bus *bus = dev->bus;
  273. u32 tmp;
  274. /* set register for external IO to control LED. */
  275. chipco_write32(cc, SSB_CHIPCO_PROG_CFG, 0x11);
  276. tmp = DIV_ROUND_UP(10, ns) << SSB_PROG_WCNT_3_SHIFT; /* Waitcount-3 = 10ns */
  277. tmp |= DIV_ROUND_UP(40, ns) << SSB_PROG_WCNT_1_SHIFT; /* Waitcount-1 = 40ns */
  278. tmp |= DIV_ROUND_UP(240, ns); /* Waitcount-0 = 240ns */
  279. chipco_write32(cc, SSB_CHIPCO_PROG_WAITCNT, tmp); /* 0x01020a0c for a 100Mhz clock */
  280. /* Set timing for the flash */
  281. tmp = DIV_ROUND_UP(10, ns) << SSB_FLASH_WCNT_3_SHIFT; /* Waitcount-3 = 10nS */
  282. tmp |= DIV_ROUND_UP(10, ns) << SSB_FLASH_WCNT_1_SHIFT; /* Waitcount-1 = 10nS */
  283. tmp |= DIV_ROUND_UP(120, ns); /* Waitcount-0 = 120nS */
  284. if ((bus->chip_id == 0x5365) ||
  285. (dev->id.revision < 9))
  286. chipco_write32(cc, SSB_CHIPCO_FLASH_WAITCNT, tmp);
  287. if ((bus->chip_id == 0x5365) ||
  288. (dev->id.revision < 9) ||
  289. ((bus->chip_id == 0x5350) && (bus->chip_rev == 0)))
  290. chipco_write32(cc, SSB_CHIPCO_PCMCIA_MEMWAIT, tmp);
  291. if (bus->chip_id == 0x5350) {
  292. /* Enable EXTIF */
  293. tmp = DIV_ROUND_UP(10, ns) << SSB_PROG_WCNT_3_SHIFT; /* Waitcount-3 = 10ns */
  294. tmp |= DIV_ROUND_UP(20, ns) << SSB_PROG_WCNT_2_SHIFT; /* Waitcount-2 = 20ns */
  295. tmp |= DIV_ROUND_UP(100, ns) << SSB_PROG_WCNT_1_SHIFT; /* Waitcount-1 = 100ns */
  296. tmp |= DIV_ROUND_UP(120, ns); /* Waitcount-0 = 120ns */
  297. chipco_write32(cc, SSB_CHIPCO_PROG_WAITCNT, tmp); /* 0x01020a0c for a 100Mhz clock */
  298. }
  299. }
  300. /* Set chip watchdog reset timer to fire in 'ticks' backplane cycles */
  301. void ssb_chipco_watchdog_timer_set(struct ssb_chipcommon *cc, u32 ticks)
  302. {
  303. /* instant NMI */
  304. chipco_write32(cc, SSB_CHIPCO_WATCHDOG, ticks);
  305. }
  306. void ssb_chipco_irq_mask(struct ssb_chipcommon *cc, u32 mask, u32 value)
  307. {
  308. chipco_write32_masked(cc, SSB_CHIPCO_IRQMASK, mask, value);
  309. }
  310. u32 ssb_chipco_irq_status(struct ssb_chipcommon *cc, u32 mask)
  311. {
  312. return chipco_read32(cc, SSB_CHIPCO_IRQSTAT) & mask;
  313. }
  314. u32 ssb_chipco_gpio_in(struct ssb_chipcommon *cc, u32 mask)
  315. {
  316. return chipco_read32(cc, SSB_CHIPCO_GPIOIN) & mask;
  317. }
  318. u32 ssb_chipco_gpio_out(struct ssb_chipcommon *cc, u32 mask, u32 value)
  319. {
  320. return chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUT, mask, value);
  321. }
  322. u32 ssb_chipco_gpio_outen(struct ssb_chipcommon *cc, u32 mask, u32 value)
  323. {
  324. return chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUTEN, mask, value);
  325. }
  326. u32 ssb_chipco_gpio_control(struct ssb_chipcommon *cc, u32 mask, u32 value)
  327. {
  328. return chipco_write32_masked(cc, SSB_CHIPCO_GPIOCTL, mask, value);
  329. }
  330. u32 ssb_chipco_gpio_intmask(struct ssb_chipcommon *cc, u32 mask, u32 value)
  331. {
  332. return chipco_write32_masked(cc, SSB_CHIPCO_GPIOIRQ, mask, value);
  333. }
  334. u32 ssb_chipco_gpio_polarity(struct ssb_chipcommon *cc, u32 mask, u32 value)
  335. {
  336. return chipco_write32_masked(cc, SSB_CHIPCO_GPIOPOL, mask, value);
  337. }
  338. #ifdef CONFIG_SSB_SERIAL
  339. int ssb_chipco_serial_init(struct ssb_chipcommon *cc,
  340. struct ssb_serial_port *ports)
  341. {
  342. struct ssb_bus *bus = cc->dev->bus;
  343. int nr_ports = 0;
  344. u32 plltype;
  345. unsigned int irq;
  346. u32 baud_base, div;
  347. u32 i, n;
  348. unsigned int ccrev = cc->dev->id.revision;
  349. plltype = (cc->capabilities & SSB_CHIPCO_CAP_PLLT);
  350. irq = ssb_mips_irq(cc->dev);
  351. if (plltype == SSB_PLLTYPE_1) {
  352. /* PLL clock */
  353. baud_base = ssb_calc_clock_rate(plltype,
  354. chipco_read32(cc, SSB_CHIPCO_CLOCK_N),
  355. chipco_read32(cc, SSB_CHIPCO_CLOCK_M2));
  356. div = 1;
  357. } else {
  358. if (ccrev == 20) {
  359. /* BCM5354 uses constant 25MHz clock */
  360. baud_base = 25000000;
  361. div = 48;
  362. /* Set the override bit so we don't divide it */
  363. chipco_write32(cc, SSB_CHIPCO_CORECTL,
  364. chipco_read32(cc, SSB_CHIPCO_CORECTL)
  365. | SSB_CHIPCO_CORECTL_UARTCLK0);
  366. } else if ((ccrev >= 11) && (ccrev != 15)) {
  367. /* Fixed ALP clock */
  368. baud_base = 20000000;
  369. if (cc->capabilities & SSB_CHIPCO_CAP_PMU) {
  370. /* FIXME: baud_base is different for devices with a PMU */
  371. SSB_WARN_ON(1);
  372. }
  373. div = 1;
  374. if (ccrev >= 21) {
  375. /* Turn off UART clock before switching clocksource. */
  376. chipco_write32(cc, SSB_CHIPCO_CORECTL,
  377. chipco_read32(cc, SSB_CHIPCO_CORECTL)
  378. & ~SSB_CHIPCO_CORECTL_UARTCLKEN);
  379. }
  380. /* Set the override bit so we don't divide it */
  381. chipco_write32(cc, SSB_CHIPCO_CORECTL,
  382. chipco_read32(cc, SSB_CHIPCO_CORECTL)
  383. | SSB_CHIPCO_CORECTL_UARTCLK0);
  384. if (ccrev >= 21) {
  385. /* Re-enable the UART clock. */
  386. chipco_write32(cc, SSB_CHIPCO_CORECTL,
  387. chipco_read32(cc, SSB_CHIPCO_CORECTL)
  388. | SSB_CHIPCO_CORECTL_UARTCLKEN);
  389. }
  390. } else if (ccrev >= 3) {
  391. /* Internal backplane clock */
  392. baud_base = ssb_clockspeed(bus);
  393. div = chipco_read32(cc, SSB_CHIPCO_CLKDIV)
  394. & SSB_CHIPCO_CLKDIV_UART;
  395. } else {
  396. /* Fixed internal backplane clock */
  397. baud_base = 88000000;
  398. div = 48;
  399. }
  400. /* Clock source depends on strapping if UartClkOverride is unset */
  401. if ((ccrev > 0) &&
  402. !(chipco_read32(cc, SSB_CHIPCO_CORECTL) & SSB_CHIPCO_CORECTL_UARTCLK0)) {
  403. if ((cc->capabilities & SSB_CHIPCO_CAP_UARTCLK) ==
  404. SSB_CHIPCO_CAP_UARTCLK_INT) {
  405. /* Internal divided backplane clock */
  406. baud_base /= div;
  407. } else {
  408. /* Assume external clock of 1.8432 MHz */
  409. baud_base = 1843200;
  410. }
  411. }
  412. }
  413. /* Determine the registers of the UARTs */
  414. n = (cc->capabilities & SSB_CHIPCO_CAP_NRUART);
  415. for (i = 0; i < n; i++) {
  416. void __iomem *cc_mmio;
  417. void __iomem *uart_regs;
  418. cc_mmio = cc->dev->bus->mmio + (cc->dev->core_index * SSB_CORE_SIZE);
  419. uart_regs = cc_mmio + SSB_CHIPCO_UART0_DATA;
  420. /* Offset changed at after rev 0 */
  421. if (ccrev == 0)
  422. uart_regs += (i * 8);
  423. else
  424. uart_regs += (i * 256);
  425. nr_ports++;
  426. ports[i].regs = uart_regs;
  427. ports[i].irq = irq;
  428. ports[i].baud_base = baud_base;
  429. ports[i].reg_shift = 0;
  430. }
  431. return nr_ports;
  432. }
  433. #endif /* CONFIG_SSB_SERIAL */