spi_bfin5xx.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447
  1. /*
  2. * Blackfin On-Chip SPI Driver
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/delay.h>
  13. #include <linux/device.h>
  14. #include <linux/io.h>
  15. #include <linux/ioport.h>
  16. #include <linux/irq.h>
  17. #include <linux/errno.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/spi/spi.h>
  22. #include <linux/workqueue.h>
  23. #include <asm/dma.h>
  24. #include <asm/portmux.h>
  25. #include <asm/bfin5xx_spi.h>
  26. #include <asm/cacheflush.h>
  27. #define DRV_NAME "bfin-spi"
  28. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  29. #define DRV_DESC "Blackfin on-chip SPI Controller Driver"
  30. #define DRV_VERSION "1.0"
  31. MODULE_AUTHOR(DRV_AUTHOR);
  32. MODULE_DESCRIPTION(DRV_DESC);
  33. MODULE_LICENSE("GPL");
  34. #define START_STATE ((void *)0)
  35. #define RUNNING_STATE ((void *)1)
  36. #define DONE_STATE ((void *)2)
  37. #define ERROR_STATE ((void *)-1)
  38. #define QUEUE_RUNNING 0
  39. #define QUEUE_STOPPED 1
  40. /* Value to send if no TX value is supplied */
  41. #define SPI_IDLE_TXVAL 0x0000
  42. struct driver_data {
  43. /* Driver model hookup */
  44. struct platform_device *pdev;
  45. /* SPI framework hookup */
  46. struct spi_master *master;
  47. /* Regs base of SPI controller */
  48. void __iomem *regs_base;
  49. /* Pin request list */
  50. u16 *pin_req;
  51. /* BFIN hookup */
  52. struct bfin5xx_spi_master *master_info;
  53. /* Driver message queue */
  54. struct workqueue_struct *workqueue;
  55. struct work_struct pump_messages;
  56. spinlock_t lock;
  57. struct list_head queue;
  58. int busy;
  59. int run;
  60. /* Message Transfer pump */
  61. struct tasklet_struct pump_transfers;
  62. /* Current message transfer state info */
  63. struct spi_message *cur_msg;
  64. struct spi_transfer *cur_transfer;
  65. struct chip_data *cur_chip;
  66. size_t len_in_bytes;
  67. size_t len;
  68. void *tx;
  69. void *tx_end;
  70. void *rx;
  71. void *rx_end;
  72. /* DMA stuffs */
  73. int dma_channel;
  74. int dma_mapped;
  75. int dma_requested;
  76. dma_addr_t rx_dma;
  77. dma_addr_t tx_dma;
  78. size_t rx_map_len;
  79. size_t tx_map_len;
  80. u8 n_bytes;
  81. int cs_change;
  82. void (*write) (struct driver_data *);
  83. void (*read) (struct driver_data *);
  84. void (*duplex) (struct driver_data *);
  85. };
  86. struct chip_data {
  87. u16 ctl_reg;
  88. u16 baud;
  89. u16 flag;
  90. u8 chip_select_num;
  91. u8 n_bytes;
  92. u8 width; /* 0 or 1 */
  93. u8 enable_dma;
  94. u8 bits_per_word; /* 8 or 16 */
  95. u8 cs_change_per_word;
  96. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  97. u32 cs_gpio;
  98. u16 idle_tx_val;
  99. void (*write) (struct driver_data *);
  100. void (*read) (struct driver_data *);
  101. void (*duplex) (struct driver_data *);
  102. };
  103. #define DEFINE_SPI_REG(reg, off) \
  104. static inline u16 read_##reg(struct driver_data *drv_data) \
  105. { return bfin_read16(drv_data->regs_base + off); } \
  106. static inline void write_##reg(struct driver_data *drv_data, u16 v) \
  107. { bfin_write16(drv_data->regs_base + off, v); }
  108. DEFINE_SPI_REG(CTRL, 0x00)
  109. DEFINE_SPI_REG(FLAG, 0x04)
  110. DEFINE_SPI_REG(STAT, 0x08)
  111. DEFINE_SPI_REG(TDBR, 0x0C)
  112. DEFINE_SPI_REG(RDBR, 0x10)
  113. DEFINE_SPI_REG(BAUD, 0x14)
  114. DEFINE_SPI_REG(SHAW, 0x18)
  115. static void bfin_spi_enable(struct driver_data *drv_data)
  116. {
  117. u16 cr;
  118. cr = read_CTRL(drv_data);
  119. write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
  120. }
  121. static void bfin_spi_disable(struct driver_data *drv_data)
  122. {
  123. u16 cr;
  124. cr = read_CTRL(drv_data);
  125. write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
  126. }
  127. /* Caculate the SPI_BAUD register value based on input HZ */
  128. static u16 hz_to_spi_baud(u32 speed_hz)
  129. {
  130. u_long sclk = get_sclk();
  131. u16 spi_baud = (sclk / (2 * speed_hz));
  132. if ((sclk % (2 * speed_hz)) > 0)
  133. spi_baud++;
  134. if (spi_baud < MIN_SPI_BAUD_VAL)
  135. spi_baud = MIN_SPI_BAUD_VAL;
  136. return spi_baud;
  137. }
  138. static int bfin_spi_flush(struct driver_data *drv_data)
  139. {
  140. unsigned long limit = loops_per_jiffy << 1;
  141. /* wait for stop and clear stat */
  142. while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && --limit)
  143. cpu_relax();
  144. write_STAT(drv_data, BIT_STAT_CLR);
  145. return limit;
  146. }
  147. /* Chip select operation functions for cs_change flag */
  148. static void bfin_spi_cs_active(struct driver_data *drv_data, struct chip_data *chip)
  149. {
  150. if (likely(chip->chip_select_num)) {
  151. u16 flag = read_FLAG(drv_data);
  152. flag |= chip->flag;
  153. flag &= ~(chip->flag << 8);
  154. write_FLAG(drv_data, flag);
  155. } else {
  156. gpio_set_value(chip->cs_gpio, 0);
  157. }
  158. }
  159. static void bfin_spi_cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
  160. {
  161. if (likely(chip->chip_select_num)) {
  162. u16 flag = read_FLAG(drv_data);
  163. flag &= ~chip->flag;
  164. flag |= (chip->flag << 8);
  165. write_FLAG(drv_data, flag);
  166. } else {
  167. gpio_set_value(chip->cs_gpio, 1);
  168. }
  169. /* Move delay here for consistency */
  170. if (chip->cs_chg_udelay)
  171. udelay(chip->cs_chg_udelay);
  172. }
  173. /* stop controller and re-config current chip*/
  174. static void bfin_spi_restore_state(struct driver_data *drv_data)
  175. {
  176. struct chip_data *chip = drv_data->cur_chip;
  177. /* Clear status and disable clock */
  178. write_STAT(drv_data, BIT_STAT_CLR);
  179. bfin_spi_disable(drv_data);
  180. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  181. /* Load the registers */
  182. write_CTRL(drv_data, chip->ctl_reg);
  183. write_BAUD(drv_data, chip->baud);
  184. bfin_spi_enable(drv_data);
  185. bfin_spi_cs_active(drv_data, chip);
  186. }
  187. /* used to kick off transfer in rx mode and read unwanted RX data */
  188. static inline void bfin_spi_dummy_read(struct driver_data *drv_data)
  189. {
  190. (void) read_RDBR(drv_data);
  191. }
  192. static void bfin_spi_null_writer(struct driver_data *drv_data)
  193. {
  194. u8 n_bytes = drv_data->n_bytes;
  195. u16 tx_val = drv_data->cur_chip->idle_tx_val;
  196. /* clear RXS (we check for RXS inside the loop) */
  197. bfin_spi_dummy_read(drv_data);
  198. while (drv_data->tx < drv_data->tx_end) {
  199. write_TDBR(drv_data, tx_val);
  200. drv_data->tx += n_bytes;
  201. /* wait until transfer finished.
  202. checking SPIF or TXS may not guarantee transfer completion */
  203. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  204. cpu_relax();
  205. /* discard RX data and clear RXS */
  206. bfin_spi_dummy_read(drv_data);
  207. }
  208. }
  209. static void bfin_spi_null_reader(struct driver_data *drv_data)
  210. {
  211. u8 n_bytes = drv_data->n_bytes;
  212. u16 tx_val = drv_data->cur_chip->idle_tx_val;
  213. /* discard old RX data and clear RXS */
  214. bfin_spi_dummy_read(drv_data);
  215. while (drv_data->rx < drv_data->rx_end) {
  216. write_TDBR(drv_data, tx_val);
  217. drv_data->rx += n_bytes;
  218. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  219. cpu_relax();
  220. bfin_spi_dummy_read(drv_data);
  221. }
  222. }
  223. static void bfin_spi_u8_writer(struct driver_data *drv_data)
  224. {
  225. /* clear RXS (we check for RXS inside the loop) */
  226. bfin_spi_dummy_read(drv_data);
  227. while (drv_data->tx < drv_data->tx_end) {
  228. write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
  229. /* wait until transfer finished.
  230. checking SPIF or TXS may not guarantee transfer completion */
  231. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  232. cpu_relax();
  233. /* discard RX data and clear RXS */
  234. bfin_spi_dummy_read(drv_data);
  235. }
  236. }
  237. static void bfin_spi_u8_cs_chg_writer(struct driver_data *drv_data)
  238. {
  239. struct chip_data *chip = drv_data->cur_chip;
  240. /* clear RXS (we check for RXS inside the loop) */
  241. bfin_spi_dummy_read(drv_data);
  242. while (drv_data->tx < drv_data->tx_end) {
  243. bfin_spi_cs_active(drv_data, chip);
  244. write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
  245. /* make sure transfer finished before deactiving CS */
  246. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  247. cpu_relax();
  248. bfin_spi_dummy_read(drv_data);
  249. bfin_spi_cs_deactive(drv_data, chip);
  250. }
  251. }
  252. static void bfin_spi_u8_reader(struct driver_data *drv_data)
  253. {
  254. u16 tx_val = drv_data->cur_chip->idle_tx_val;
  255. /* discard old RX data and clear RXS */
  256. bfin_spi_dummy_read(drv_data);
  257. while (drv_data->rx < drv_data->rx_end) {
  258. write_TDBR(drv_data, tx_val);
  259. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  260. cpu_relax();
  261. *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
  262. }
  263. }
  264. static void bfin_spi_u8_cs_chg_reader(struct driver_data *drv_data)
  265. {
  266. struct chip_data *chip = drv_data->cur_chip;
  267. u16 tx_val = chip->idle_tx_val;
  268. /* discard old RX data and clear RXS */
  269. bfin_spi_dummy_read(drv_data);
  270. while (drv_data->rx < drv_data->rx_end) {
  271. bfin_spi_cs_active(drv_data, chip);
  272. write_TDBR(drv_data, tx_val);
  273. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  274. cpu_relax();
  275. *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
  276. bfin_spi_cs_deactive(drv_data, chip);
  277. }
  278. }
  279. static void bfin_spi_u8_duplex(struct driver_data *drv_data)
  280. {
  281. /* discard old RX data and clear RXS */
  282. bfin_spi_dummy_read(drv_data);
  283. while (drv_data->rx < drv_data->rx_end) {
  284. write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
  285. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  286. cpu_relax();
  287. *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
  288. }
  289. }
  290. static void bfin_spi_u8_cs_chg_duplex(struct driver_data *drv_data)
  291. {
  292. struct chip_data *chip = drv_data->cur_chip;
  293. /* discard old RX data and clear RXS */
  294. bfin_spi_dummy_read(drv_data);
  295. while (drv_data->rx < drv_data->rx_end) {
  296. bfin_spi_cs_active(drv_data, chip);
  297. write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
  298. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  299. cpu_relax();
  300. *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
  301. bfin_spi_cs_deactive(drv_data, chip);
  302. }
  303. }
  304. static void bfin_spi_u16_writer(struct driver_data *drv_data)
  305. {
  306. /* clear RXS (we check for RXS inside the loop) */
  307. bfin_spi_dummy_read(drv_data);
  308. while (drv_data->tx < drv_data->tx_end) {
  309. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  310. drv_data->tx += 2;
  311. /* wait until transfer finished.
  312. checking SPIF or TXS may not guarantee transfer completion */
  313. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  314. cpu_relax();
  315. /* discard RX data and clear RXS */
  316. bfin_spi_dummy_read(drv_data);
  317. }
  318. }
  319. static void bfin_spi_u16_cs_chg_writer(struct driver_data *drv_data)
  320. {
  321. struct chip_data *chip = drv_data->cur_chip;
  322. /* clear RXS (we check for RXS inside the loop) */
  323. bfin_spi_dummy_read(drv_data);
  324. while (drv_data->tx < drv_data->tx_end) {
  325. bfin_spi_cs_active(drv_data, chip);
  326. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  327. drv_data->tx += 2;
  328. /* make sure transfer finished before deactiving CS */
  329. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  330. cpu_relax();
  331. bfin_spi_dummy_read(drv_data);
  332. bfin_spi_cs_deactive(drv_data, chip);
  333. }
  334. }
  335. static void bfin_spi_u16_reader(struct driver_data *drv_data)
  336. {
  337. u16 tx_val = drv_data->cur_chip->idle_tx_val;
  338. /* discard old RX data and clear RXS */
  339. bfin_spi_dummy_read(drv_data);
  340. while (drv_data->rx < drv_data->rx_end) {
  341. write_TDBR(drv_data, tx_val);
  342. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  343. cpu_relax();
  344. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  345. drv_data->rx += 2;
  346. }
  347. }
  348. static void bfin_spi_u16_cs_chg_reader(struct driver_data *drv_data)
  349. {
  350. struct chip_data *chip = drv_data->cur_chip;
  351. u16 tx_val = chip->idle_tx_val;
  352. /* discard old RX data and clear RXS */
  353. bfin_spi_dummy_read(drv_data);
  354. while (drv_data->rx < drv_data->rx_end) {
  355. bfin_spi_cs_active(drv_data, chip);
  356. write_TDBR(drv_data, tx_val);
  357. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  358. cpu_relax();
  359. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  360. drv_data->rx += 2;
  361. bfin_spi_cs_deactive(drv_data, chip);
  362. }
  363. }
  364. static void bfin_spi_u16_duplex(struct driver_data *drv_data)
  365. {
  366. /* discard old RX data and clear RXS */
  367. bfin_spi_dummy_read(drv_data);
  368. while (drv_data->rx < drv_data->rx_end) {
  369. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  370. drv_data->tx += 2;
  371. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  372. cpu_relax();
  373. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  374. drv_data->rx += 2;
  375. }
  376. }
  377. static void bfin_spi_u16_cs_chg_duplex(struct driver_data *drv_data)
  378. {
  379. struct chip_data *chip = drv_data->cur_chip;
  380. /* discard old RX data and clear RXS */
  381. bfin_spi_dummy_read(drv_data);
  382. while (drv_data->rx < drv_data->rx_end) {
  383. bfin_spi_cs_active(drv_data, chip);
  384. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  385. drv_data->tx += 2;
  386. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  387. cpu_relax();
  388. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  389. drv_data->rx += 2;
  390. bfin_spi_cs_deactive(drv_data, chip);
  391. }
  392. }
  393. /* test if ther is more transfer to be done */
  394. static void *bfin_spi_next_transfer(struct driver_data *drv_data)
  395. {
  396. struct spi_message *msg = drv_data->cur_msg;
  397. struct spi_transfer *trans = drv_data->cur_transfer;
  398. /* Move to next transfer */
  399. if (trans->transfer_list.next != &msg->transfers) {
  400. drv_data->cur_transfer =
  401. list_entry(trans->transfer_list.next,
  402. struct spi_transfer, transfer_list);
  403. return RUNNING_STATE;
  404. } else
  405. return DONE_STATE;
  406. }
  407. /*
  408. * caller already set message->status;
  409. * dma and pio irqs are blocked give finished message back
  410. */
  411. static void bfin_spi_giveback(struct driver_data *drv_data)
  412. {
  413. struct chip_data *chip = drv_data->cur_chip;
  414. struct spi_transfer *last_transfer;
  415. unsigned long flags;
  416. struct spi_message *msg;
  417. spin_lock_irqsave(&drv_data->lock, flags);
  418. msg = drv_data->cur_msg;
  419. drv_data->cur_msg = NULL;
  420. drv_data->cur_transfer = NULL;
  421. drv_data->cur_chip = NULL;
  422. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  423. spin_unlock_irqrestore(&drv_data->lock, flags);
  424. last_transfer = list_entry(msg->transfers.prev,
  425. struct spi_transfer, transfer_list);
  426. msg->state = NULL;
  427. if (!drv_data->cs_change)
  428. bfin_spi_cs_deactive(drv_data, chip);
  429. /* Not stop spi in autobuffer mode */
  430. if (drv_data->tx_dma != 0xFFFF)
  431. bfin_spi_disable(drv_data);
  432. if (msg->complete)
  433. msg->complete(msg->context);
  434. }
  435. static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
  436. {
  437. struct driver_data *drv_data = dev_id;
  438. struct chip_data *chip = drv_data->cur_chip;
  439. struct spi_message *msg = drv_data->cur_msg;
  440. unsigned long timeout;
  441. unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
  442. u16 spistat = read_STAT(drv_data);
  443. dev_dbg(&drv_data->pdev->dev,
  444. "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
  445. dmastat, spistat);
  446. clear_dma_irqstat(drv_data->dma_channel);
  447. /* Wait for DMA to complete */
  448. while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
  449. cpu_relax();
  450. /*
  451. * wait for the last transaction shifted out. HRM states:
  452. * at this point there may still be data in the SPI DMA FIFO waiting
  453. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  454. * register until it goes low for 2 successive reads
  455. */
  456. if (drv_data->tx != NULL) {
  457. while ((read_STAT(drv_data) & TXS) ||
  458. (read_STAT(drv_data) & TXS))
  459. cpu_relax();
  460. }
  461. dev_dbg(&drv_data->pdev->dev,
  462. "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
  463. dmastat, read_STAT(drv_data));
  464. timeout = jiffies + HZ;
  465. while (!(read_STAT(drv_data) & SPIF))
  466. if (!time_before(jiffies, timeout)) {
  467. dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
  468. break;
  469. } else
  470. cpu_relax();
  471. if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
  472. msg->state = ERROR_STATE;
  473. dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
  474. } else {
  475. msg->actual_length += drv_data->len_in_bytes;
  476. if (drv_data->cs_change)
  477. bfin_spi_cs_deactive(drv_data, chip);
  478. /* Move to next transfer */
  479. msg->state = bfin_spi_next_transfer(drv_data);
  480. }
  481. /* Schedule transfer tasklet */
  482. tasklet_schedule(&drv_data->pump_transfers);
  483. /* free the irq handler before next transfer */
  484. dev_dbg(&drv_data->pdev->dev,
  485. "disable dma channel irq%d\n",
  486. drv_data->dma_channel);
  487. dma_disable_irq(drv_data->dma_channel);
  488. return IRQ_HANDLED;
  489. }
  490. static void bfin_spi_pump_transfers(unsigned long data)
  491. {
  492. struct driver_data *drv_data = (struct driver_data *)data;
  493. struct spi_message *message = NULL;
  494. struct spi_transfer *transfer = NULL;
  495. struct spi_transfer *previous = NULL;
  496. struct chip_data *chip = NULL;
  497. u8 width;
  498. u16 cr, dma_width, dma_config;
  499. u32 tranf_success = 1;
  500. u8 full_duplex = 0;
  501. /* Get current state information */
  502. message = drv_data->cur_msg;
  503. transfer = drv_data->cur_transfer;
  504. chip = drv_data->cur_chip;
  505. /*
  506. * if msg is error or done, report it back using complete() callback
  507. */
  508. /* Handle for abort */
  509. if (message->state == ERROR_STATE) {
  510. dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
  511. message->status = -EIO;
  512. bfin_spi_giveback(drv_data);
  513. return;
  514. }
  515. /* Handle end of message */
  516. if (message->state == DONE_STATE) {
  517. dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
  518. message->status = 0;
  519. bfin_spi_giveback(drv_data);
  520. return;
  521. }
  522. /* Delay if requested at end of transfer */
  523. if (message->state == RUNNING_STATE) {
  524. dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
  525. previous = list_entry(transfer->transfer_list.prev,
  526. struct spi_transfer, transfer_list);
  527. if (previous->delay_usecs)
  528. udelay(previous->delay_usecs);
  529. }
  530. /* Setup the transfer state based on the type of transfer */
  531. if (bfin_spi_flush(drv_data) == 0) {
  532. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  533. message->status = -EIO;
  534. bfin_spi_giveback(drv_data);
  535. return;
  536. }
  537. if (transfer->len == 0) {
  538. /* Move to next transfer of this msg */
  539. message->state = bfin_spi_next_transfer(drv_data);
  540. /* Schedule next transfer tasklet */
  541. tasklet_schedule(&drv_data->pump_transfers);
  542. }
  543. if (transfer->tx_buf != NULL) {
  544. drv_data->tx = (void *)transfer->tx_buf;
  545. drv_data->tx_end = drv_data->tx + transfer->len;
  546. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  547. transfer->tx_buf, drv_data->tx_end);
  548. } else {
  549. drv_data->tx = NULL;
  550. }
  551. if (transfer->rx_buf != NULL) {
  552. full_duplex = transfer->tx_buf != NULL;
  553. drv_data->rx = transfer->rx_buf;
  554. drv_data->rx_end = drv_data->rx + transfer->len;
  555. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  556. transfer->rx_buf, drv_data->rx_end);
  557. } else {
  558. drv_data->rx = NULL;
  559. }
  560. drv_data->rx_dma = transfer->rx_dma;
  561. drv_data->tx_dma = transfer->tx_dma;
  562. drv_data->len_in_bytes = transfer->len;
  563. drv_data->cs_change = transfer->cs_change;
  564. /* Bits per word setup */
  565. switch (transfer->bits_per_word) {
  566. case 8:
  567. drv_data->n_bytes = 1;
  568. width = CFG_SPI_WORDSIZE8;
  569. drv_data->read = chip->cs_change_per_word ?
  570. bfin_spi_u8_cs_chg_reader : bfin_spi_u8_reader;
  571. drv_data->write = chip->cs_change_per_word ?
  572. bfin_spi_u8_cs_chg_writer : bfin_spi_u8_writer;
  573. drv_data->duplex = chip->cs_change_per_word ?
  574. bfin_spi_u8_cs_chg_duplex : bfin_spi_u8_duplex;
  575. break;
  576. case 16:
  577. drv_data->n_bytes = 2;
  578. width = CFG_SPI_WORDSIZE16;
  579. drv_data->read = chip->cs_change_per_word ?
  580. bfin_spi_u16_cs_chg_reader : bfin_spi_u16_reader;
  581. drv_data->write = chip->cs_change_per_word ?
  582. bfin_spi_u16_cs_chg_writer : bfin_spi_u16_writer;
  583. drv_data->duplex = chip->cs_change_per_word ?
  584. bfin_spi_u16_cs_chg_duplex : bfin_spi_u16_duplex;
  585. break;
  586. default:
  587. /* No change, the same as default setting */
  588. drv_data->n_bytes = chip->n_bytes;
  589. width = chip->width;
  590. drv_data->write = drv_data->tx ? chip->write : bfin_spi_null_writer;
  591. drv_data->read = drv_data->rx ? chip->read : bfin_spi_null_reader;
  592. drv_data->duplex = chip->duplex ? chip->duplex : bfin_spi_null_writer;
  593. break;
  594. }
  595. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  596. cr |= (width << 8);
  597. write_CTRL(drv_data, cr);
  598. if (width == CFG_SPI_WORDSIZE16) {
  599. drv_data->len = (transfer->len) >> 1;
  600. } else {
  601. drv_data->len = transfer->len;
  602. }
  603. dev_dbg(&drv_data->pdev->dev,
  604. "transfer: drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  605. drv_data->write, chip->write, bfin_spi_null_writer);
  606. /* speed and width has been set on per message */
  607. message->state = RUNNING_STATE;
  608. dma_config = 0;
  609. /* Speed setup (surely valid because already checked) */
  610. if (transfer->speed_hz)
  611. write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
  612. else
  613. write_BAUD(drv_data, chip->baud);
  614. write_STAT(drv_data, BIT_STAT_CLR);
  615. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  616. if (drv_data->cs_change)
  617. bfin_spi_cs_active(drv_data, chip);
  618. dev_dbg(&drv_data->pdev->dev,
  619. "now pumping a transfer: width is %d, len is %d\n",
  620. width, transfer->len);
  621. /*
  622. * Try to map dma buffer and do a dma transfer. If successful use,
  623. * different way to r/w according to the enable_dma settings and if
  624. * we are not doing a full duplex transfer (since the hardware does
  625. * not support full duplex DMA transfers).
  626. */
  627. if (!full_duplex && drv_data->cur_chip->enable_dma
  628. && drv_data->len > 6) {
  629. unsigned long dma_start_addr, flags;
  630. disable_dma(drv_data->dma_channel);
  631. clear_dma_irqstat(drv_data->dma_channel);
  632. /* config dma channel */
  633. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  634. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  635. if (width == CFG_SPI_WORDSIZE16) {
  636. set_dma_x_modify(drv_data->dma_channel, 2);
  637. dma_width = WDSIZE_16;
  638. } else {
  639. set_dma_x_modify(drv_data->dma_channel, 1);
  640. dma_width = WDSIZE_8;
  641. }
  642. /* poll for SPI completion before start */
  643. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  644. cpu_relax();
  645. /* dirty hack for autobuffer DMA mode */
  646. if (drv_data->tx_dma == 0xFFFF) {
  647. dev_dbg(&drv_data->pdev->dev,
  648. "doing autobuffer DMA out.\n");
  649. /* no irq in autobuffer mode */
  650. dma_config =
  651. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  652. set_dma_config(drv_data->dma_channel, dma_config);
  653. set_dma_start_addr(drv_data->dma_channel,
  654. (unsigned long)drv_data->tx);
  655. enable_dma(drv_data->dma_channel);
  656. /* start SPI transfer */
  657. write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
  658. /* just return here, there can only be one transfer
  659. * in this mode
  660. */
  661. message->status = 0;
  662. bfin_spi_giveback(drv_data);
  663. return;
  664. }
  665. /* In dma mode, rx or tx must be NULL in one transfer */
  666. dma_config = (RESTART | dma_width | DI_EN);
  667. if (drv_data->rx != NULL) {
  668. /* set transfer mode, and enable SPI */
  669. dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
  670. drv_data->rx, drv_data->len_in_bytes);
  671. /* invalidate caches, if needed */
  672. if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
  673. invalidate_dcache_range((unsigned long) drv_data->rx,
  674. (unsigned long) (drv_data->rx +
  675. drv_data->len_in_bytes));
  676. dma_config |= WNR;
  677. dma_start_addr = (unsigned long)drv_data->rx;
  678. cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
  679. } else if (drv_data->tx != NULL) {
  680. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  681. /* flush caches, if needed */
  682. if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
  683. flush_dcache_range((unsigned long) drv_data->tx,
  684. (unsigned long) (drv_data->tx +
  685. drv_data->len_in_bytes));
  686. dma_start_addr = (unsigned long)drv_data->tx;
  687. cr |= BIT_CTL_TIMOD_DMA_TX;
  688. } else
  689. BUG();
  690. /* oh man, here there be monsters ... and i dont mean the
  691. * fluffy cute ones from pixar, i mean the kind that'll eat
  692. * your data, kick your dog, and love it all. do *not* try
  693. * and change these lines unless you (1) heavily test DMA
  694. * with SPI flashes on a loaded system (e.g. ping floods),
  695. * (2) know just how broken the DMA engine interaction with
  696. * the SPI peripheral is, and (3) have someone else to blame
  697. * when you screw it all up anyways.
  698. */
  699. set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
  700. set_dma_config(drv_data->dma_channel, dma_config);
  701. local_irq_save(flags);
  702. SSYNC();
  703. write_CTRL(drv_data, cr);
  704. enable_dma(drv_data->dma_channel);
  705. dma_enable_irq(drv_data->dma_channel);
  706. local_irq_restore(flags);
  707. } else {
  708. /* IO mode write then read */
  709. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  710. /* we always use SPI_WRITE mode. SPI_READ mode
  711. seems to have problems with setting up the
  712. output value in TDBR prior to the transfer. */
  713. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  714. if (full_duplex) {
  715. /* full duplex mode */
  716. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  717. (drv_data->rx_end - drv_data->rx));
  718. dev_dbg(&drv_data->pdev->dev,
  719. "IO duplex: cr is 0x%x\n", cr);
  720. drv_data->duplex(drv_data);
  721. if (drv_data->tx != drv_data->tx_end)
  722. tranf_success = 0;
  723. } else if (drv_data->tx != NULL) {
  724. /* write only half duplex */
  725. dev_dbg(&drv_data->pdev->dev,
  726. "IO write: cr is 0x%x\n", cr);
  727. drv_data->write(drv_data);
  728. if (drv_data->tx != drv_data->tx_end)
  729. tranf_success = 0;
  730. } else if (drv_data->rx != NULL) {
  731. /* read only half duplex */
  732. dev_dbg(&drv_data->pdev->dev,
  733. "IO read: cr is 0x%x\n", cr);
  734. drv_data->read(drv_data);
  735. if (drv_data->rx != drv_data->rx_end)
  736. tranf_success = 0;
  737. }
  738. if (!tranf_success) {
  739. dev_dbg(&drv_data->pdev->dev,
  740. "IO write error!\n");
  741. message->state = ERROR_STATE;
  742. } else {
  743. /* Update total byte transfered */
  744. message->actual_length += drv_data->len_in_bytes;
  745. /* Move to next transfer of this msg */
  746. message->state = bfin_spi_next_transfer(drv_data);
  747. if (drv_data->cs_change)
  748. bfin_spi_cs_deactive(drv_data, chip);
  749. }
  750. /* Schedule next transfer tasklet */
  751. tasklet_schedule(&drv_data->pump_transfers);
  752. }
  753. }
  754. /* pop a msg from queue and kick off real transfer */
  755. static void bfin_spi_pump_messages(struct work_struct *work)
  756. {
  757. struct driver_data *drv_data;
  758. unsigned long flags;
  759. drv_data = container_of(work, struct driver_data, pump_messages);
  760. /* Lock queue and check for queue work */
  761. spin_lock_irqsave(&drv_data->lock, flags);
  762. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  763. /* pumper kicked off but no work to do */
  764. drv_data->busy = 0;
  765. spin_unlock_irqrestore(&drv_data->lock, flags);
  766. return;
  767. }
  768. /* Make sure we are not already running a message */
  769. if (drv_data->cur_msg) {
  770. spin_unlock_irqrestore(&drv_data->lock, flags);
  771. return;
  772. }
  773. /* Extract head of queue */
  774. drv_data->cur_msg = list_entry(drv_data->queue.next,
  775. struct spi_message, queue);
  776. /* Setup the SSP using the per chip configuration */
  777. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  778. bfin_spi_restore_state(drv_data);
  779. list_del_init(&drv_data->cur_msg->queue);
  780. /* Initial message state */
  781. drv_data->cur_msg->state = START_STATE;
  782. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  783. struct spi_transfer, transfer_list);
  784. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  785. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  786. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  787. drv_data->cur_chip->ctl_reg);
  788. dev_dbg(&drv_data->pdev->dev,
  789. "the first transfer len is %d\n",
  790. drv_data->cur_transfer->len);
  791. /* Mark as busy and launch transfers */
  792. tasklet_schedule(&drv_data->pump_transfers);
  793. drv_data->busy = 1;
  794. spin_unlock_irqrestore(&drv_data->lock, flags);
  795. }
  796. /*
  797. * got a msg to transfer, queue it in drv_data->queue.
  798. * And kick off message pumper
  799. */
  800. static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
  801. {
  802. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  803. unsigned long flags;
  804. spin_lock_irqsave(&drv_data->lock, flags);
  805. if (drv_data->run == QUEUE_STOPPED) {
  806. spin_unlock_irqrestore(&drv_data->lock, flags);
  807. return -ESHUTDOWN;
  808. }
  809. msg->actual_length = 0;
  810. msg->status = -EINPROGRESS;
  811. msg->state = START_STATE;
  812. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  813. list_add_tail(&msg->queue, &drv_data->queue);
  814. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  815. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  816. spin_unlock_irqrestore(&drv_data->lock, flags);
  817. return 0;
  818. }
  819. #define MAX_SPI_SSEL 7
  820. static u16 ssel[][MAX_SPI_SSEL] = {
  821. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  822. P_SPI0_SSEL4, P_SPI0_SSEL5,
  823. P_SPI0_SSEL6, P_SPI0_SSEL7},
  824. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  825. P_SPI1_SSEL4, P_SPI1_SSEL5,
  826. P_SPI1_SSEL6, P_SPI1_SSEL7},
  827. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  828. P_SPI2_SSEL4, P_SPI2_SSEL5,
  829. P_SPI2_SSEL6, P_SPI2_SSEL7},
  830. };
  831. /* first setup for new devices */
  832. static int bfin_spi_setup(struct spi_device *spi)
  833. {
  834. struct bfin5xx_spi_chip *chip_info = NULL;
  835. struct chip_data *chip;
  836. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  837. int ret;
  838. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  839. return -EINVAL;
  840. /* Only alloc (or use chip_info) on first setup */
  841. chip = spi_get_ctldata(spi);
  842. if (chip == NULL) {
  843. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  844. if (!chip)
  845. return -ENOMEM;
  846. chip->enable_dma = 0;
  847. chip_info = spi->controller_data;
  848. }
  849. /* chip_info isn't always needed */
  850. if (chip_info) {
  851. /* Make sure people stop trying to set fields via ctl_reg
  852. * when they should actually be using common SPI framework.
  853. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  854. * Not sure if a user actually needs/uses any of these,
  855. * but let's assume (for now) they do.
  856. */
  857. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  858. dev_err(&spi->dev, "do not set bits in ctl_reg "
  859. "that the SPI framework manages\n");
  860. return -EINVAL;
  861. }
  862. chip->enable_dma = chip_info->enable_dma != 0
  863. && drv_data->master_info->enable_dma;
  864. chip->ctl_reg = chip_info->ctl_reg;
  865. chip->bits_per_word = chip_info->bits_per_word;
  866. chip->cs_change_per_word = chip_info->cs_change_per_word;
  867. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  868. chip->cs_gpio = chip_info->cs_gpio;
  869. chip->idle_tx_val = chip_info->idle_tx_val;
  870. }
  871. /* translate common spi framework into our register */
  872. if (spi->mode & SPI_CPOL)
  873. chip->ctl_reg |= CPOL;
  874. if (spi->mode & SPI_CPHA)
  875. chip->ctl_reg |= CPHA;
  876. if (spi->mode & SPI_LSB_FIRST)
  877. chip->ctl_reg |= LSBF;
  878. /* we dont support running in slave mode (yet?) */
  879. chip->ctl_reg |= MSTR;
  880. /*
  881. * if any one SPI chip is registered and wants DMA, request the
  882. * DMA channel for it
  883. */
  884. if (chip->enable_dma && !drv_data->dma_requested) {
  885. /* register dma irq handler */
  886. if (request_dma(drv_data->dma_channel, "BFIN_SPI_DMA") < 0) {
  887. dev_dbg(&spi->dev,
  888. "Unable to request BlackFin SPI DMA channel\n");
  889. return -ENODEV;
  890. }
  891. if (set_dma_callback(drv_data->dma_channel,
  892. bfin_spi_dma_irq_handler, drv_data) < 0) {
  893. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  894. return -EPERM;
  895. }
  896. dma_disable_irq(drv_data->dma_channel);
  897. drv_data->dma_requested = 1;
  898. }
  899. /*
  900. * Notice: for blackfin, the speed_hz is the value of register
  901. * SPI_BAUD, not the real baudrate
  902. */
  903. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  904. chip->flag = 1 << (spi->chip_select);
  905. chip->chip_select_num = spi->chip_select;
  906. if (chip->chip_select_num == 0) {
  907. ret = gpio_request(chip->cs_gpio, spi->modalias);
  908. if (ret) {
  909. if (drv_data->dma_requested)
  910. free_dma(drv_data->dma_channel);
  911. return ret;
  912. }
  913. gpio_direction_output(chip->cs_gpio, 1);
  914. }
  915. switch (chip->bits_per_word) {
  916. case 8:
  917. chip->n_bytes = 1;
  918. chip->width = CFG_SPI_WORDSIZE8;
  919. chip->read = chip->cs_change_per_word ?
  920. bfin_spi_u8_cs_chg_reader : bfin_spi_u8_reader;
  921. chip->write = chip->cs_change_per_word ?
  922. bfin_spi_u8_cs_chg_writer : bfin_spi_u8_writer;
  923. chip->duplex = chip->cs_change_per_word ?
  924. bfin_spi_u8_cs_chg_duplex : bfin_spi_u8_duplex;
  925. break;
  926. case 16:
  927. chip->n_bytes = 2;
  928. chip->width = CFG_SPI_WORDSIZE16;
  929. chip->read = chip->cs_change_per_word ?
  930. bfin_spi_u16_cs_chg_reader : bfin_spi_u16_reader;
  931. chip->write = chip->cs_change_per_word ?
  932. bfin_spi_u16_cs_chg_writer : bfin_spi_u16_writer;
  933. chip->duplex = chip->cs_change_per_word ?
  934. bfin_spi_u16_cs_chg_duplex : bfin_spi_u16_duplex;
  935. break;
  936. default:
  937. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  938. chip->bits_per_word);
  939. if (chip_info)
  940. kfree(chip);
  941. return -ENODEV;
  942. }
  943. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  944. spi->modalias, chip->width, chip->enable_dma);
  945. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  946. chip->ctl_reg, chip->flag);
  947. spi_set_ctldata(spi, chip);
  948. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  949. if ((chip->chip_select_num > 0)
  950. && (chip->chip_select_num <= spi->master->num_chipselect))
  951. peripheral_request(ssel[spi->master->bus_num]
  952. [chip->chip_select_num-1], spi->modalias);
  953. bfin_spi_cs_deactive(drv_data, chip);
  954. return 0;
  955. }
  956. /*
  957. * callback for spi framework.
  958. * clean driver specific data
  959. */
  960. static void bfin_spi_cleanup(struct spi_device *spi)
  961. {
  962. struct chip_data *chip = spi_get_ctldata(spi);
  963. if (!chip)
  964. return;
  965. if ((chip->chip_select_num > 0)
  966. && (chip->chip_select_num <= spi->master->num_chipselect))
  967. peripheral_free(ssel[spi->master->bus_num]
  968. [chip->chip_select_num-1]);
  969. if (chip->chip_select_num == 0)
  970. gpio_free(chip->cs_gpio);
  971. kfree(chip);
  972. }
  973. static inline int bfin_spi_init_queue(struct driver_data *drv_data)
  974. {
  975. INIT_LIST_HEAD(&drv_data->queue);
  976. spin_lock_init(&drv_data->lock);
  977. drv_data->run = QUEUE_STOPPED;
  978. drv_data->busy = 0;
  979. /* init transfer tasklet */
  980. tasklet_init(&drv_data->pump_transfers,
  981. bfin_spi_pump_transfers, (unsigned long)drv_data);
  982. /* init messages workqueue */
  983. INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
  984. drv_data->workqueue = create_singlethread_workqueue(
  985. dev_name(drv_data->master->dev.parent));
  986. if (drv_data->workqueue == NULL)
  987. return -EBUSY;
  988. return 0;
  989. }
  990. static inline int bfin_spi_start_queue(struct driver_data *drv_data)
  991. {
  992. unsigned long flags;
  993. spin_lock_irqsave(&drv_data->lock, flags);
  994. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  995. spin_unlock_irqrestore(&drv_data->lock, flags);
  996. return -EBUSY;
  997. }
  998. drv_data->run = QUEUE_RUNNING;
  999. drv_data->cur_msg = NULL;
  1000. drv_data->cur_transfer = NULL;
  1001. drv_data->cur_chip = NULL;
  1002. spin_unlock_irqrestore(&drv_data->lock, flags);
  1003. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  1004. return 0;
  1005. }
  1006. static inline int bfin_spi_stop_queue(struct driver_data *drv_data)
  1007. {
  1008. unsigned long flags;
  1009. unsigned limit = 500;
  1010. int status = 0;
  1011. spin_lock_irqsave(&drv_data->lock, flags);
  1012. /*
  1013. * This is a bit lame, but is optimized for the common execution path.
  1014. * A wait_queue on the drv_data->busy could be used, but then the common
  1015. * execution path (pump_messages) would be required to call wake_up or
  1016. * friends on every SPI message. Do this instead
  1017. */
  1018. drv_data->run = QUEUE_STOPPED;
  1019. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1020. spin_unlock_irqrestore(&drv_data->lock, flags);
  1021. msleep(10);
  1022. spin_lock_irqsave(&drv_data->lock, flags);
  1023. }
  1024. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1025. status = -EBUSY;
  1026. spin_unlock_irqrestore(&drv_data->lock, flags);
  1027. return status;
  1028. }
  1029. static inline int bfin_spi_destroy_queue(struct driver_data *drv_data)
  1030. {
  1031. int status;
  1032. status = bfin_spi_stop_queue(drv_data);
  1033. if (status != 0)
  1034. return status;
  1035. destroy_workqueue(drv_data->workqueue);
  1036. return 0;
  1037. }
  1038. static int __init bfin_spi_probe(struct platform_device *pdev)
  1039. {
  1040. struct device *dev = &pdev->dev;
  1041. struct bfin5xx_spi_master *platform_info;
  1042. struct spi_master *master;
  1043. struct driver_data *drv_data = 0;
  1044. struct resource *res;
  1045. int status = 0;
  1046. platform_info = dev->platform_data;
  1047. /* Allocate master with space for drv_data */
  1048. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1049. if (!master) {
  1050. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1051. return -ENOMEM;
  1052. }
  1053. drv_data = spi_master_get_devdata(master);
  1054. drv_data->master = master;
  1055. drv_data->master_info = platform_info;
  1056. drv_data->pdev = pdev;
  1057. drv_data->pin_req = platform_info->pin_req;
  1058. /* the spi->mode bits supported by this driver: */
  1059. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
  1060. master->bus_num = pdev->id;
  1061. master->num_chipselect = platform_info->num_chipselect;
  1062. master->cleanup = bfin_spi_cleanup;
  1063. master->setup = bfin_spi_setup;
  1064. master->transfer = bfin_spi_transfer;
  1065. /* Find and map our resources */
  1066. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1067. if (res == NULL) {
  1068. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1069. status = -ENOENT;
  1070. goto out_error_get_res;
  1071. }
  1072. drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
  1073. if (drv_data->regs_base == NULL) {
  1074. dev_err(dev, "Cannot map IO\n");
  1075. status = -ENXIO;
  1076. goto out_error_ioremap;
  1077. }
  1078. drv_data->dma_channel = platform_get_irq(pdev, 0);
  1079. if (drv_data->dma_channel < 0) {
  1080. dev_err(dev, "No DMA channel specified\n");
  1081. status = -ENOENT;
  1082. goto out_error_no_dma_ch;
  1083. }
  1084. /* Initial and start queue */
  1085. status = bfin_spi_init_queue(drv_data);
  1086. if (status != 0) {
  1087. dev_err(dev, "problem initializing queue\n");
  1088. goto out_error_queue_alloc;
  1089. }
  1090. status = bfin_spi_start_queue(drv_data);
  1091. if (status != 0) {
  1092. dev_err(dev, "problem starting queue\n");
  1093. goto out_error_queue_alloc;
  1094. }
  1095. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1096. if (status != 0) {
  1097. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1098. goto out_error_queue_alloc;
  1099. }
  1100. /* Register with the SPI framework */
  1101. platform_set_drvdata(pdev, drv_data);
  1102. status = spi_register_master(master);
  1103. if (status != 0) {
  1104. dev_err(dev, "problem registering spi master\n");
  1105. goto out_error_queue_alloc;
  1106. }
  1107. dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
  1108. DRV_DESC, DRV_VERSION, drv_data->regs_base,
  1109. drv_data->dma_channel);
  1110. return status;
  1111. out_error_queue_alloc:
  1112. bfin_spi_destroy_queue(drv_data);
  1113. out_error_no_dma_ch:
  1114. iounmap((void *) drv_data->regs_base);
  1115. out_error_ioremap:
  1116. out_error_get_res:
  1117. spi_master_put(master);
  1118. return status;
  1119. }
  1120. /* stop hardware and remove the driver */
  1121. static int __devexit bfin_spi_remove(struct platform_device *pdev)
  1122. {
  1123. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1124. int status = 0;
  1125. if (!drv_data)
  1126. return 0;
  1127. /* Remove the queue */
  1128. status = bfin_spi_destroy_queue(drv_data);
  1129. if (status != 0)
  1130. return status;
  1131. /* Disable the SSP at the peripheral and SOC level */
  1132. bfin_spi_disable(drv_data);
  1133. /* Release DMA */
  1134. if (drv_data->master_info->enable_dma) {
  1135. if (dma_channel_active(drv_data->dma_channel))
  1136. free_dma(drv_data->dma_channel);
  1137. }
  1138. /* Disconnect from the SPI framework */
  1139. spi_unregister_master(drv_data->master);
  1140. peripheral_free_list(drv_data->pin_req);
  1141. /* Prevent double remove */
  1142. platform_set_drvdata(pdev, NULL);
  1143. return 0;
  1144. }
  1145. #ifdef CONFIG_PM
  1146. static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1147. {
  1148. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1149. int status = 0;
  1150. status = bfin_spi_stop_queue(drv_data);
  1151. if (status != 0)
  1152. return status;
  1153. /* stop hardware */
  1154. bfin_spi_disable(drv_data);
  1155. return 0;
  1156. }
  1157. static int bfin_spi_resume(struct platform_device *pdev)
  1158. {
  1159. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1160. int status = 0;
  1161. /* Enable the SPI interface */
  1162. bfin_spi_enable(drv_data);
  1163. /* Start the queue running */
  1164. status = bfin_spi_start_queue(drv_data);
  1165. if (status != 0) {
  1166. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1167. return status;
  1168. }
  1169. return 0;
  1170. }
  1171. #else
  1172. #define bfin_spi_suspend NULL
  1173. #define bfin_spi_resume NULL
  1174. #endif /* CONFIG_PM */
  1175. MODULE_ALIAS("platform:bfin-spi");
  1176. static struct platform_driver bfin_spi_driver = {
  1177. .driver = {
  1178. .name = DRV_NAME,
  1179. .owner = THIS_MODULE,
  1180. },
  1181. .suspend = bfin_spi_suspend,
  1182. .resume = bfin_spi_resume,
  1183. .remove = __devexit_p(bfin_spi_remove),
  1184. };
  1185. static int __init bfin_spi_init(void)
  1186. {
  1187. return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
  1188. }
  1189. module_init(bfin_spi_init);
  1190. static void __exit bfin_spi_exit(void)
  1191. {
  1192. platform_driver_unregister(&bfin_spi_driver);
  1193. }
  1194. module_exit(bfin_spi_exit);