pxa2xx_spi.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738
  1. /*
  2. * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <linux/device.h>
  21. #include <linux/ioport.h>
  22. #include <linux/errno.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/delay.h>
  29. #include <linux/clk.h>
  30. #include <linux/gpio.h>
  31. #include <asm/io.h>
  32. #include <asm/irq.h>
  33. #include <asm/delay.h>
  34. #include <mach/dma.h>
  35. #include <mach/regs-ssp.h>
  36. #include <mach/ssp.h>
  37. #include <mach/pxa2xx_spi.h>
  38. MODULE_AUTHOR("Stephen Street");
  39. MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
  40. MODULE_LICENSE("GPL");
  41. MODULE_ALIAS("platform:pxa2xx-spi");
  42. #define MAX_BUSES 3
  43. #define RX_THRESH_DFLT 8
  44. #define TX_THRESH_DFLT 8
  45. #define TIMOUT_DFLT 1000
  46. #define DMA_INT_MASK (DCSR_ENDINTR | DCSR_STARTINTR | DCSR_BUSERR)
  47. #define RESET_DMA_CHANNEL (DCSR_NODESC | DMA_INT_MASK)
  48. #define IS_DMA_ALIGNED(x) ((((u32)(x)) & 0x07) == 0)
  49. #define MAX_DMA_LEN 8191
  50. #define DMA_ALIGNMENT 8
  51. /*
  52. * for testing SSCR1 changes that require SSP restart, basically
  53. * everything except the service and interrupt enables, the pxa270 developer
  54. * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
  55. * list, but the PXA255 dev man says all bits without really meaning the
  56. * service and interrupt enables
  57. */
  58. #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
  59. | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
  60. | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
  61. | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
  62. | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
  63. | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
  64. #define DEFINE_SSP_REG(reg, off) \
  65. static inline u32 read_##reg(void const __iomem *p) \
  66. { return __raw_readl(p + (off)); } \
  67. \
  68. static inline void write_##reg(u32 v, void __iomem *p) \
  69. { __raw_writel(v, p + (off)); }
  70. DEFINE_SSP_REG(SSCR0, 0x00)
  71. DEFINE_SSP_REG(SSCR1, 0x04)
  72. DEFINE_SSP_REG(SSSR, 0x08)
  73. DEFINE_SSP_REG(SSITR, 0x0c)
  74. DEFINE_SSP_REG(SSDR, 0x10)
  75. DEFINE_SSP_REG(SSTO, 0x28)
  76. DEFINE_SSP_REG(SSPSP, 0x2c)
  77. #define START_STATE ((void*)0)
  78. #define RUNNING_STATE ((void*)1)
  79. #define DONE_STATE ((void*)2)
  80. #define ERROR_STATE ((void*)-1)
  81. #define QUEUE_RUNNING 0
  82. #define QUEUE_STOPPED 1
  83. struct driver_data {
  84. /* Driver model hookup */
  85. struct platform_device *pdev;
  86. /* SSP Info */
  87. struct ssp_device *ssp;
  88. /* SPI framework hookup */
  89. enum pxa_ssp_type ssp_type;
  90. struct spi_master *master;
  91. /* PXA hookup */
  92. struct pxa2xx_spi_master *master_info;
  93. /* DMA setup stuff */
  94. int rx_channel;
  95. int tx_channel;
  96. u32 *null_dma_buf;
  97. /* SSP register addresses */
  98. void __iomem *ioaddr;
  99. u32 ssdr_physical;
  100. /* SSP masks*/
  101. u32 dma_cr1;
  102. u32 int_cr1;
  103. u32 clear_sr;
  104. u32 mask_sr;
  105. /* Driver message queue */
  106. struct workqueue_struct *workqueue;
  107. struct work_struct pump_messages;
  108. spinlock_t lock;
  109. struct list_head queue;
  110. int busy;
  111. int run;
  112. /* Message Transfer pump */
  113. struct tasklet_struct pump_transfers;
  114. /* Current message transfer state info */
  115. struct spi_message* cur_msg;
  116. struct spi_transfer* cur_transfer;
  117. struct chip_data *cur_chip;
  118. size_t len;
  119. void *tx;
  120. void *tx_end;
  121. void *rx;
  122. void *rx_end;
  123. int dma_mapped;
  124. dma_addr_t rx_dma;
  125. dma_addr_t tx_dma;
  126. size_t rx_map_len;
  127. size_t tx_map_len;
  128. u8 n_bytes;
  129. u32 dma_width;
  130. int (*write)(struct driver_data *drv_data);
  131. int (*read)(struct driver_data *drv_data);
  132. irqreturn_t (*transfer_handler)(struct driver_data *drv_data);
  133. void (*cs_control)(u32 command);
  134. };
  135. struct chip_data {
  136. u32 cr0;
  137. u32 cr1;
  138. u32 psp;
  139. u32 timeout;
  140. u8 n_bytes;
  141. u32 dma_width;
  142. u32 dma_burst_size;
  143. u32 threshold;
  144. u32 dma_threshold;
  145. u8 enable_dma;
  146. u8 bits_per_word;
  147. u32 speed_hz;
  148. int gpio_cs;
  149. int gpio_cs_inverted;
  150. int (*write)(struct driver_data *drv_data);
  151. int (*read)(struct driver_data *drv_data);
  152. void (*cs_control)(u32 command);
  153. };
  154. static void pump_messages(struct work_struct *work);
  155. static void cs_assert(struct driver_data *drv_data)
  156. {
  157. struct chip_data *chip = drv_data->cur_chip;
  158. if (chip->cs_control) {
  159. chip->cs_control(PXA2XX_CS_ASSERT);
  160. return;
  161. }
  162. if (gpio_is_valid(chip->gpio_cs))
  163. gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
  164. }
  165. static void cs_deassert(struct driver_data *drv_data)
  166. {
  167. struct chip_data *chip = drv_data->cur_chip;
  168. if (chip->cs_control) {
  169. chip->cs_control(PXA2XX_CS_DEASSERT);
  170. return;
  171. }
  172. if (gpio_is_valid(chip->gpio_cs))
  173. gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
  174. }
  175. static int flush(struct driver_data *drv_data)
  176. {
  177. unsigned long limit = loops_per_jiffy << 1;
  178. void __iomem *reg = drv_data->ioaddr;
  179. do {
  180. while (read_SSSR(reg) & SSSR_RNE) {
  181. read_SSDR(reg);
  182. }
  183. } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
  184. write_SSSR(SSSR_ROR, reg);
  185. return limit;
  186. }
  187. static int null_writer(struct driver_data *drv_data)
  188. {
  189. void __iomem *reg = drv_data->ioaddr;
  190. u8 n_bytes = drv_data->n_bytes;
  191. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  192. || (drv_data->tx == drv_data->tx_end))
  193. return 0;
  194. write_SSDR(0, reg);
  195. drv_data->tx += n_bytes;
  196. return 1;
  197. }
  198. static int null_reader(struct driver_data *drv_data)
  199. {
  200. void __iomem *reg = drv_data->ioaddr;
  201. u8 n_bytes = drv_data->n_bytes;
  202. while ((read_SSSR(reg) & SSSR_RNE)
  203. && (drv_data->rx < drv_data->rx_end)) {
  204. read_SSDR(reg);
  205. drv_data->rx += n_bytes;
  206. }
  207. return drv_data->rx == drv_data->rx_end;
  208. }
  209. static int u8_writer(struct driver_data *drv_data)
  210. {
  211. void __iomem *reg = drv_data->ioaddr;
  212. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  213. || (drv_data->tx == drv_data->tx_end))
  214. return 0;
  215. write_SSDR(*(u8 *)(drv_data->tx), reg);
  216. ++drv_data->tx;
  217. return 1;
  218. }
  219. static int u8_reader(struct driver_data *drv_data)
  220. {
  221. void __iomem *reg = drv_data->ioaddr;
  222. while ((read_SSSR(reg) & SSSR_RNE)
  223. && (drv_data->rx < drv_data->rx_end)) {
  224. *(u8 *)(drv_data->rx) = read_SSDR(reg);
  225. ++drv_data->rx;
  226. }
  227. return drv_data->rx == drv_data->rx_end;
  228. }
  229. static int u16_writer(struct driver_data *drv_data)
  230. {
  231. void __iomem *reg = drv_data->ioaddr;
  232. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  233. || (drv_data->tx == drv_data->tx_end))
  234. return 0;
  235. write_SSDR(*(u16 *)(drv_data->tx), reg);
  236. drv_data->tx += 2;
  237. return 1;
  238. }
  239. static int u16_reader(struct driver_data *drv_data)
  240. {
  241. void __iomem *reg = drv_data->ioaddr;
  242. while ((read_SSSR(reg) & SSSR_RNE)
  243. && (drv_data->rx < drv_data->rx_end)) {
  244. *(u16 *)(drv_data->rx) = read_SSDR(reg);
  245. drv_data->rx += 2;
  246. }
  247. return drv_data->rx == drv_data->rx_end;
  248. }
  249. static int u32_writer(struct driver_data *drv_data)
  250. {
  251. void __iomem *reg = drv_data->ioaddr;
  252. if (((read_SSSR(reg) & 0x00000f00) == 0x00000f00)
  253. || (drv_data->tx == drv_data->tx_end))
  254. return 0;
  255. write_SSDR(*(u32 *)(drv_data->tx), reg);
  256. drv_data->tx += 4;
  257. return 1;
  258. }
  259. static int u32_reader(struct driver_data *drv_data)
  260. {
  261. void __iomem *reg = drv_data->ioaddr;
  262. while ((read_SSSR(reg) & SSSR_RNE)
  263. && (drv_data->rx < drv_data->rx_end)) {
  264. *(u32 *)(drv_data->rx) = read_SSDR(reg);
  265. drv_data->rx += 4;
  266. }
  267. return drv_data->rx == drv_data->rx_end;
  268. }
  269. static void *next_transfer(struct driver_data *drv_data)
  270. {
  271. struct spi_message *msg = drv_data->cur_msg;
  272. struct spi_transfer *trans = drv_data->cur_transfer;
  273. /* Move to next transfer */
  274. if (trans->transfer_list.next != &msg->transfers) {
  275. drv_data->cur_transfer =
  276. list_entry(trans->transfer_list.next,
  277. struct spi_transfer,
  278. transfer_list);
  279. return RUNNING_STATE;
  280. } else
  281. return DONE_STATE;
  282. }
  283. static int map_dma_buffers(struct driver_data *drv_data)
  284. {
  285. struct spi_message *msg = drv_data->cur_msg;
  286. struct device *dev = &msg->spi->dev;
  287. if (!drv_data->cur_chip->enable_dma)
  288. return 0;
  289. if (msg->is_dma_mapped)
  290. return drv_data->rx_dma && drv_data->tx_dma;
  291. if (!IS_DMA_ALIGNED(drv_data->rx) || !IS_DMA_ALIGNED(drv_data->tx))
  292. return 0;
  293. /* Modify setup if rx buffer is null */
  294. if (drv_data->rx == NULL) {
  295. *drv_data->null_dma_buf = 0;
  296. drv_data->rx = drv_data->null_dma_buf;
  297. drv_data->rx_map_len = 4;
  298. } else
  299. drv_data->rx_map_len = drv_data->len;
  300. /* Modify setup if tx buffer is null */
  301. if (drv_data->tx == NULL) {
  302. *drv_data->null_dma_buf = 0;
  303. drv_data->tx = drv_data->null_dma_buf;
  304. drv_data->tx_map_len = 4;
  305. } else
  306. drv_data->tx_map_len = drv_data->len;
  307. /* Stream map the tx buffer. Always do DMA_TO_DEVICE first
  308. * so we flush the cache *before* invalidating it, in case
  309. * the tx and rx buffers overlap.
  310. */
  311. drv_data->tx_dma = dma_map_single(dev, drv_data->tx,
  312. drv_data->tx_map_len, DMA_TO_DEVICE);
  313. if (dma_mapping_error(dev, drv_data->tx_dma))
  314. return 0;
  315. /* Stream map the rx buffer */
  316. drv_data->rx_dma = dma_map_single(dev, drv_data->rx,
  317. drv_data->rx_map_len, DMA_FROM_DEVICE);
  318. if (dma_mapping_error(dev, drv_data->rx_dma)) {
  319. dma_unmap_single(dev, drv_data->tx_dma,
  320. drv_data->tx_map_len, DMA_TO_DEVICE);
  321. return 0;
  322. }
  323. return 1;
  324. }
  325. static void unmap_dma_buffers(struct driver_data *drv_data)
  326. {
  327. struct device *dev;
  328. if (!drv_data->dma_mapped)
  329. return;
  330. if (!drv_data->cur_msg->is_dma_mapped) {
  331. dev = &drv_data->cur_msg->spi->dev;
  332. dma_unmap_single(dev, drv_data->rx_dma,
  333. drv_data->rx_map_len, DMA_FROM_DEVICE);
  334. dma_unmap_single(dev, drv_data->tx_dma,
  335. drv_data->tx_map_len, DMA_TO_DEVICE);
  336. }
  337. drv_data->dma_mapped = 0;
  338. }
  339. /* caller already set message->status; dma and pio irqs are blocked */
  340. static void giveback(struct driver_data *drv_data)
  341. {
  342. struct spi_transfer* last_transfer;
  343. unsigned long flags;
  344. struct spi_message *msg;
  345. spin_lock_irqsave(&drv_data->lock, flags);
  346. msg = drv_data->cur_msg;
  347. drv_data->cur_msg = NULL;
  348. drv_data->cur_transfer = NULL;
  349. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  350. spin_unlock_irqrestore(&drv_data->lock, flags);
  351. last_transfer = list_entry(msg->transfers.prev,
  352. struct spi_transfer,
  353. transfer_list);
  354. /* Delay if requested before any change in chip select */
  355. if (last_transfer->delay_usecs)
  356. udelay(last_transfer->delay_usecs);
  357. /* Drop chip select UNLESS cs_change is true or we are returning
  358. * a message with an error, or next message is for another chip
  359. */
  360. if (!last_transfer->cs_change)
  361. cs_deassert(drv_data);
  362. else {
  363. struct spi_message *next_msg;
  364. /* Holding of cs was hinted, but we need to make sure
  365. * the next message is for the same chip. Don't waste
  366. * time with the following tests unless this was hinted.
  367. *
  368. * We cannot postpone this until pump_messages, because
  369. * after calling msg->complete (below) the driver that
  370. * sent the current message could be unloaded, which
  371. * could invalidate the cs_control() callback...
  372. */
  373. /* get a pointer to the next message, if any */
  374. spin_lock_irqsave(&drv_data->lock, flags);
  375. if (list_empty(&drv_data->queue))
  376. next_msg = NULL;
  377. else
  378. next_msg = list_entry(drv_data->queue.next,
  379. struct spi_message, queue);
  380. spin_unlock_irqrestore(&drv_data->lock, flags);
  381. /* see if the next and current messages point
  382. * to the same chip
  383. */
  384. if (next_msg && next_msg->spi != msg->spi)
  385. next_msg = NULL;
  386. if (!next_msg || msg->state == ERROR_STATE)
  387. cs_deassert(drv_data);
  388. }
  389. msg->state = NULL;
  390. if (msg->complete)
  391. msg->complete(msg->context);
  392. drv_data->cur_chip = NULL;
  393. }
  394. static int wait_ssp_rx_stall(void const __iomem *ioaddr)
  395. {
  396. unsigned long limit = loops_per_jiffy << 1;
  397. while ((read_SSSR(ioaddr) & SSSR_BSY) && --limit)
  398. cpu_relax();
  399. return limit;
  400. }
  401. static int wait_dma_channel_stop(int channel)
  402. {
  403. unsigned long limit = loops_per_jiffy << 1;
  404. while (!(DCSR(channel) & DCSR_STOPSTATE) && --limit)
  405. cpu_relax();
  406. return limit;
  407. }
  408. static void dma_error_stop(struct driver_data *drv_data, const char *msg)
  409. {
  410. void __iomem *reg = drv_data->ioaddr;
  411. /* Stop and reset */
  412. DCSR(drv_data->rx_channel) = RESET_DMA_CHANNEL;
  413. DCSR(drv_data->tx_channel) = RESET_DMA_CHANNEL;
  414. write_SSSR(drv_data->clear_sr, reg);
  415. write_SSCR1(read_SSCR1(reg) & ~drv_data->dma_cr1, reg);
  416. if (drv_data->ssp_type != PXA25x_SSP)
  417. write_SSTO(0, reg);
  418. flush(drv_data);
  419. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  420. unmap_dma_buffers(drv_data);
  421. dev_err(&drv_data->pdev->dev, "%s\n", msg);
  422. drv_data->cur_msg->state = ERROR_STATE;
  423. tasklet_schedule(&drv_data->pump_transfers);
  424. }
  425. static void dma_transfer_complete(struct driver_data *drv_data)
  426. {
  427. void __iomem *reg = drv_data->ioaddr;
  428. struct spi_message *msg = drv_data->cur_msg;
  429. /* Clear and disable interrupts on SSP and DMA channels*/
  430. write_SSCR1(read_SSCR1(reg) & ~drv_data->dma_cr1, reg);
  431. write_SSSR(drv_data->clear_sr, reg);
  432. DCSR(drv_data->tx_channel) = RESET_DMA_CHANNEL;
  433. DCSR(drv_data->rx_channel) = RESET_DMA_CHANNEL;
  434. if (wait_dma_channel_stop(drv_data->rx_channel) == 0)
  435. dev_err(&drv_data->pdev->dev,
  436. "dma_handler: dma rx channel stop failed\n");
  437. if (wait_ssp_rx_stall(drv_data->ioaddr) == 0)
  438. dev_err(&drv_data->pdev->dev,
  439. "dma_transfer: ssp rx stall failed\n");
  440. unmap_dma_buffers(drv_data);
  441. /* update the buffer pointer for the amount completed in dma */
  442. drv_data->rx += drv_data->len -
  443. (DCMD(drv_data->rx_channel) & DCMD_LENGTH);
  444. /* read trailing data from fifo, it does not matter how many
  445. * bytes are in the fifo just read until buffer is full
  446. * or fifo is empty, which ever occurs first */
  447. drv_data->read(drv_data);
  448. /* return count of what was actually read */
  449. msg->actual_length += drv_data->len -
  450. (drv_data->rx_end - drv_data->rx);
  451. /* Transfer delays and chip select release are
  452. * handled in pump_transfers or giveback
  453. */
  454. /* Move to next transfer */
  455. msg->state = next_transfer(drv_data);
  456. /* Schedule transfer tasklet */
  457. tasklet_schedule(&drv_data->pump_transfers);
  458. }
  459. static void dma_handler(int channel, void *data)
  460. {
  461. struct driver_data *drv_data = data;
  462. u32 irq_status = DCSR(channel) & DMA_INT_MASK;
  463. if (irq_status & DCSR_BUSERR) {
  464. if (channel == drv_data->tx_channel)
  465. dma_error_stop(drv_data,
  466. "dma_handler: "
  467. "bad bus address on tx channel");
  468. else
  469. dma_error_stop(drv_data,
  470. "dma_handler: "
  471. "bad bus address on rx channel");
  472. return;
  473. }
  474. /* PXA255x_SSP has no timeout interrupt, wait for tailing bytes */
  475. if ((channel == drv_data->tx_channel)
  476. && (irq_status & DCSR_ENDINTR)
  477. && (drv_data->ssp_type == PXA25x_SSP)) {
  478. /* Wait for rx to stall */
  479. if (wait_ssp_rx_stall(drv_data->ioaddr) == 0)
  480. dev_err(&drv_data->pdev->dev,
  481. "dma_handler: ssp rx stall failed\n");
  482. /* finish this transfer, start the next */
  483. dma_transfer_complete(drv_data);
  484. }
  485. }
  486. static irqreturn_t dma_transfer(struct driver_data *drv_data)
  487. {
  488. u32 irq_status;
  489. void __iomem *reg = drv_data->ioaddr;
  490. irq_status = read_SSSR(reg) & drv_data->mask_sr;
  491. if (irq_status & SSSR_ROR) {
  492. dma_error_stop(drv_data, "dma_transfer: fifo overrun");
  493. return IRQ_HANDLED;
  494. }
  495. /* Check for false positive timeout */
  496. if ((irq_status & SSSR_TINT)
  497. && (DCSR(drv_data->tx_channel) & DCSR_RUN)) {
  498. write_SSSR(SSSR_TINT, reg);
  499. return IRQ_HANDLED;
  500. }
  501. if (irq_status & SSSR_TINT || drv_data->rx == drv_data->rx_end) {
  502. /* Clear and disable timeout interrupt, do the rest in
  503. * dma_transfer_complete */
  504. if (drv_data->ssp_type != PXA25x_SSP)
  505. write_SSTO(0, reg);
  506. /* finish this transfer, start the next */
  507. dma_transfer_complete(drv_data);
  508. return IRQ_HANDLED;
  509. }
  510. /* Opps problem detected */
  511. return IRQ_NONE;
  512. }
  513. static void int_error_stop(struct driver_data *drv_data, const char* msg)
  514. {
  515. void __iomem *reg = drv_data->ioaddr;
  516. /* Stop and reset SSP */
  517. write_SSSR(drv_data->clear_sr, reg);
  518. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  519. if (drv_data->ssp_type != PXA25x_SSP)
  520. write_SSTO(0, reg);
  521. flush(drv_data);
  522. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  523. dev_err(&drv_data->pdev->dev, "%s\n", msg);
  524. drv_data->cur_msg->state = ERROR_STATE;
  525. tasklet_schedule(&drv_data->pump_transfers);
  526. }
  527. static void int_transfer_complete(struct driver_data *drv_data)
  528. {
  529. void __iomem *reg = drv_data->ioaddr;
  530. /* Stop SSP */
  531. write_SSSR(drv_data->clear_sr, reg);
  532. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  533. if (drv_data->ssp_type != PXA25x_SSP)
  534. write_SSTO(0, reg);
  535. /* Update total byte transfered return count actual bytes read */
  536. drv_data->cur_msg->actual_length += drv_data->len -
  537. (drv_data->rx_end - drv_data->rx);
  538. /* Transfer delays and chip select release are
  539. * handled in pump_transfers or giveback
  540. */
  541. /* Move to next transfer */
  542. drv_data->cur_msg->state = next_transfer(drv_data);
  543. /* Schedule transfer tasklet */
  544. tasklet_schedule(&drv_data->pump_transfers);
  545. }
  546. static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
  547. {
  548. void __iomem *reg = drv_data->ioaddr;
  549. u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
  550. drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
  551. u32 irq_status = read_SSSR(reg) & irq_mask;
  552. if (irq_status & SSSR_ROR) {
  553. int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
  554. return IRQ_HANDLED;
  555. }
  556. if (irq_status & SSSR_TINT) {
  557. write_SSSR(SSSR_TINT, reg);
  558. if (drv_data->read(drv_data)) {
  559. int_transfer_complete(drv_data);
  560. return IRQ_HANDLED;
  561. }
  562. }
  563. /* Drain rx fifo, Fill tx fifo and prevent overruns */
  564. do {
  565. if (drv_data->read(drv_data)) {
  566. int_transfer_complete(drv_data);
  567. return IRQ_HANDLED;
  568. }
  569. } while (drv_data->write(drv_data));
  570. if (drv_data->read(drv_data)) {
  571. int_transfer_complete(drv_data);
  572. return IRQ_HANDLED;
  573. }
  574. if (drv_data->tx == drv_data->tx_end) {
  575. write_SSCR1(read_SSCR1(reg) & ~SSCR1_TIE, reg);
  576. /* PXA25x_SSP has no timeout, read trailing bytes */
  577. if (drv_data->ssp_type == PXA25x_SSP) {
  578. if (!wait_ssp_rx_stall(reg))
  579. {
  580. int_error_stop(drv_data, "interrupt_transfer: "
  581. "rx stall failed");
  582. return IRQ_HANDLED;
  583. }
  584. if (!drv_data->read(drv_data))
  585. {
  586. int_error_stop(drv_data,
  587. "interrupt_transfer: "
  588. "trailing byte read failed");
  589. return IRQ_HANDLED;
  590. }
  591. int_transfer_complete(drv_data);
  592. }
  593. }
  594. /* We did something */
  595. return IRQ_HANDLED;
  596. }
  597. static irqreturn_t ssp_int(int irq, void *dev_id)
  598. {
  599. struct driver_data *drv_data = dev_id;
  600. void __iomem *reg = drv_data->ioaddr;
  601. if (!drv_data->cur_msg) {
  602. write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
  603. write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
  604. if (drv_data->ssp_type != PXA25x_SSP)
  605. write_SSTO(0, reg);
  606. write_SSSR(drv_data->clear_sr, reg);
  607. dev_err(&drv_data->pdev->dev, "bad message state "
  608. "in interrupt handler\n");
  609. /* Never fail */
  610. return IRQ_HANDLED;
  611. }
  612. return drv_data->transfer_handler(drv_data);
  613. }
  614. static int set_dma_burst_and_threshold(struct chip_data *chip,
  615. struct spi_device *spi,
  616. u8 bits_per_word, u32 *burst_code,
  617. u32 *threshold)
  618. {
  619. struct pxa2xx_spi_chip *chip_info =
  620. (struct pxa2xx_spi_chip *)spi->controller_data;
  621. int bytes_per_word;
  622. int burst_bytes;
  623. int thresh_words;
  624. int req_burst_size;
  625. int retval = 0;
  626. /* Set the threshold (in registers) to equal the same amount of data
  627. * as represented by burst size (in bytes). The computation below
  628. * is (burst_size rounded up to nearest 8 byte, word or long word)
  629. * divided by (bytes/register); the tx threshold is the inverse of
  630. * the rx, so that there will always be enough data in the rx fifo
  631. * to satisfy a burst, and there will always be enough space in the
  632. * tx fifo to accept a burst (a tx burst will overwrite the fifo if
  633. * there is not enough space), there must always remain enough empty
  634. * space in the rx fifo for any data loaded to the tx fifo.
  635. * Whenever burst_size (in bytes) equals bits/word, the fifo threshold
  636. * will be 8, or half the fifo;
  637. * The threshold can only be set to 2, 4 or 8, but not 16, because
  638. * to burst 16 to the tx fifo, the fifo would have to be empty;
  639. * however, the minimum fifo trigger level is 1, and the tx will
  640. * request service when the fifo is at this level, with only 15 spaces.
  641. */
  642. /* find bytes/word */
  643. if (bits_per_word <= 8)
  644. bytes_per_word = 1;
  645. else if (bits_per_word <= 16)
  646. bytes_per_word = 2;
  647. else
  648. bytes_per_word = 4;
  649. /* use struct pxa2xx_spi_chip->dma_burst_size if available */
  650. if (chip_info)
  651. req_burst_size = chip_info->dma_burst_size;
  652. else {
  653. switch (chip->dma_burst_size) {
  654. default:
  655. /* if the default burst size is not set,
  656. * do it now */
  657. chip->dma_burst_size = DCMD_BURST8;
  658. case DCMD_BURST8:
  659. req_burst_size = 8;
  660. break;
  661. case DCMD_BURST16:
  662. req_burst_size = 16;
  663. break;
  664. case DCMD_BURST32:
  665. req_burst_size = 32;
  666. break;
  667. }
  668. }
  669. if (req_burst_size <= 8) {
  670. *burst_code = DCMD_BURST8;
  671. burst_bytes = 8;
  672. } else if (req_burst_size <= 16) {
  673. if (bytes_per_word == 1) {
  674. /* don't burst more than 1/2 the fifo */
  675. *burst_code = DCMD_BURST8;
  676. burst_bytes = 8;
  677. retval = 1;
  678. } else {
  679. *burst_code = DCMD_BURST16;
  680. burst_bytes = 16;
  681. }
  682. } else {
  683. if (bytes_per_word == 1) {
  684. /* don't burst more than 1/2 the fifo */
  685. *burst_code = DCMD_BURST8;
  686. burst_bytes = 8;
  687. retval = 1;
  688. } else if (bytes_per_word == 2) {
  689. /* don't burst more than 1/2 the fifo */
  690. *burst_code = DCMD_BURST16;
  691. burst_bytes = 16;
  692. retval = 1;
  693. } else {
  694. *burst_code = DCMD_BURST32;
  695. burst_bytes = 32;
  696. }
  697. }
  698. thresh_words = burst_bytes / bytes_per_word;
  699. /* thresh_words will be between 2 and 8 */
  700. *threshold = (SSCR1_RxTresh(thresh_words) & SSCR1_RFT)
  701. | (SSCR1_TxTresh(16-thresh_words) & SSCR1_TFT);
  702. return retval;
  703. }
  704. static unsigned int ssp_get_clk_div(struct ssp_device *ssp, int rate)
  705. {
  706. unsigned long ssp_clk = clk_get_rate(ssp->clk);
  707. if (ssp->type == PXA25x_SSP)
  708. return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
  709. else
  710. return ((ssp_clk / rate - 1) & 0xfff) << 8;
  711. }
  712. static void pump_transfers(unsigned long data)
  713. {
  714. struct driver_data *drv_data = (struct driver_data *)data;
  715. struct spi_message *message = NULL;
  716. struct spi_transfer *transfer = NULL;
  717. struct spi_transfer *previous = NULL;
  718. struct chip_data *chip = NULL;
  719. struct ssp_device *ssp = drv_data->ssp;
  720. void __iomem *reg = drv_data->ioaddr;
  721. u32 clk_div = 0;
  722. u8 bits = 0;
  723. u32 speed = 0;
  724. u32 cr0;
  725. u32 cr1;
  726. u32 dma_thresh = drv_data->cur_chip->dma_threshold;
  727. u32 dma_burst = drv_data->cur_chip->dma_burst_size;
  728. /* Get current state information */
  729. message = drv_data->cur_msg;
  730. transfer = drv_data->cur_transfer;
  731. chip = drv_data->cur_chip;
  732. /* Handle for abort */
  733. if (message->state == ERROR_STATE) {
  734. message->status = -EIO;
  735. giveback(drv_data);
  736. return;
  737. }
  738. /* Handle end of message */
  739. if (message->state == DONE_STATE) {
  740. message->status = 0;
  741. giveback(drv_data);
  742. return;
  743. }
  744. /* Delay if requested at end of transfer before CS change */
  745. if (message->state == RUNNING_STATE) {
  746. previous = list_entry(transfer->transfer_list.prev,
  747. struct spi_transfer,
  748. transfer_list);
  749. if (previous->delay_usecs)
  750. udelay(previous->delay_usecs);
  751. /* Drop chip select only if cs_change is requested */
  752. if (previous->cs_change)
  753. cs_deassert(drv_data);
  754. }
  755. /* Check for transfers that need multiple DMA segments */
  756. if (transfer->len > MAX_DMA_LEN && chip->enable_dma) {
  757. /* reject already-mapped transfers; PIO won't always work */
  758. if (message->is_dma_mapped
  759. || transfer->rx_dma || transfer->tx_dma) {
  760. dev_err(&drv_data->pdev->dev,
  761. "pump_transfers: mapped transfer length "
  762. "of %u is greater than %d\n",
  763. transfer->len, MAX_DMA_LEN);
  764. message->status = -EINVAL;
  765. giveback(drv_data);
  766. return;
  767. }
  768. /* warn ... we force this to PIO mode */
  769. if (printk_ratelimit())
  770. dev_warn(&message->spi->dev, "pump_transfers: "
  771. "DMA disabled for transfer length %ld "
  772. "greater than %d\n",
  773. (long)drv_data->len, MAX_DMA_LEN);
  774. }
  775. /* Setup the transfer state based on the type of transfer */
  776. if (flush(drv_data) == 0) {
  777. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  778. message->status = -EIO;
  779. giveback(drv_data);
  780. return;
  781. }
  782. drv_data->n_bytes = chip->n_bytes;
  783. drv_data->dma_width = chip->dma_width;
  784. drv_data->tx = (void *)transfer->tx_buf;
  785. drv_data->tx_end = drv_data->tx + transfer->len;
  786. drv_data->rx = transfer->rx_buf;
  787. drv_data->rx_end = drv_data->rx + transfer->len;
  788. drv_data->rx_dma = transfer->rx_dma;
  789. drv_data->tx_dma = transfer->tx_dma;
  790. drv_data->len = transfer->len & DCMD_LENGTH;
  791. drv_data->write = drv_data->tx ? chip->write : null_writer;
  792. drv_data->read = drv_data->rx ? chip->read : null_reader;
  793. /* Change speed and bit per word on a per transfer */
  794. cr0 = chip->cr0;
  795. if (transfer->speed_hz || transfer->bits_per_word) {
  796. bits = chip->bits_per_word;
  797. speed = chip->speed_hz;
  798. if (transfer->speed_hz)
  799. speed = transfer->speed_hz;
  800. if (transfer->bits_per_word)
  801. bits = transfer->bits_per_word;
  802. clk_div = ssp_get_clk_div(ssp, speed);
  803. if (bits <= 8) {
  804. drv_data->n_bytes = 1;
  805. drv_data->dma_width = DCMD_WIDTH1;
  806. drv_data->read = drv_data->read != null_reader ?
  807. u8_reader : null_reader;
  808. drv_data->write = drv_data->write != null_writer ?
  809. u8_writer : null_writer;
  810. } else if (bits <= 16) {
  811. drv_data->n_bytes = 2;
  812. drv_data->dma_width = DCMD_WIDTH2;
  813. drv_data->read = drv_data->read != null_reader ?
  814. u16_reader : null_reader;
  815. drv_data->write = drv_data->write != null_writer ?
  816. u16_writer : null_writer;
  817. } else if (bits <= 32) {
  818. drv_data->n_bytes = 4;
  819. drv_data->dma_width = DCMD_WIDTH4;
  820. drv_data->read = drv_data->read != null_reader ?
  821. u32_reader : null_reader;
  822. drv_data->write = drv_data->write != null_writer ?
  823. u32_writer : null_writer;
  824. }
  825. /* if bits/word is changed in dma mode, then must check the
  826. * thresholds and burst also */
  827. if (chip->enable_dma) {
  828. if (set_dma_burst_and_threshold(chip, message->spi,
  829. bits, &dma_burst,
  830. &dma_thresh))
  831. if (printk_ratelimit())
  832. dev_warn(&message->spi->dev,
  833. "pump_transfers: "
  834. "DMA burst size reduced to "
  835. "match bits_per_word\n");
  836. }
  837. cr0 = clk_div
  838. | SSCR0_Motorola
  839. | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
  840. | SSCR0_SSE
  841. | (bits > 16 ? SSCR0_EDSS : 0);
  842. }
  843. message->state = RUNNING_STATE;
  844. /* Try to map dma buffer and do a dma transfer if successful, but
  845. * only if the length is non-zero and less than MAX_DMA_LEN.
  846. *
  847. * Zero-length non-descriptor DMA is illegal on PXA2xx; force use
  848. * of PIO instead. Care is needed above because the transfer may
  849. * have have been passed with buffers that are already dma mapped.
  850. * A zero-length transfer in PIO mode will not try to write/read
  851. * to/from the buffers
  852. *
  853. * REVISIT large transfers are exactly where we most want to be
  854. * using DMA. If this happens much, split those transfers into
  855. * multiple DMA segments rather than forcing PIO.
  856. */
  857. drv_data->dma_mapped = 0;
  858. if (drv_data->len > 0 && drv_data->len <= MAX_DMA_LEN)
  859. drv_data->dma_mapped = map_dma_buffers(drv_data);
  860. if (drv_data->dma_mapped) {
  861. /* Ensure we have the correct interrupt handler */
  862. drv_data->transfer_handler = dma_transfer;
  863. /* Setup rx DMA Channel */
  864. DCSR(drv_data->rx_channel) = RESET_DMA_CHANNEL;
  865. DSADR(drv_data->rx_channel) = drv_data->ssdr_physical;
  866. DTADR(drv_data->rx_channel) = drv_data->rx_dma;
  867. if (drv_data->rx == drv_data->null_dma_buf)
  868. /* No target address increment */
  869. DCMD(drv_data->rx_channel) = DCMD_FLOWSRC
  870. | drv_data->dma_width
  871. | dma_burst
  872. | drv_data->len;
  873. else
  874. DCMD(drv_data->rx_channel) = DCMD_INCTRGADDR
  875. | DCMD_FLOWSRC
  876. | drv_data->dma_width
  877. | dma_burst
  878. | drv_data->len;
  879. /* Setup tx DMA Channel */
  880. DCSR(drv_data->tx_channel) = RESET_DMA_CHANNEL;
  881. DSADR(drv_data->tx_channel) = drv_data->tx_dma;
  882. DTADR(drv_data->tx_channel) = drv_data->ssdr_physical;
  883. if (drv_data->tx == drv_data->null_dma_buf)
  884. /* No source address increment */
  885. DCMD(drv_data->tx_channel) = DCMD_FLOWTRG
  886. | drv_data->dma_width
  887. | dma_burst
  888. | drv_data->len;
  889. else
  890. DCMD(drv_data->tx_channel) = DCMD_INCSRCADDR
  891. | DCMD_FLOWTRG
  892. | drv_data->dma_width
  893. | dma_burst
  894. | drv_data->len;
  895. /* Enable dma end irqs on SSP to detect end of transfer */
  896. if (drv_data->ssp_type == PXA25x_SSP)
  897. DCMD(drv_data->tx_channel) |= DCMD_ENDIRQEN;
  898. /* Clear status and start DMA engine */
  899. cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
  900. write_SSSR(drv_data->clear_sr, reg);
  901. DCSR(drv_data->rx_channel) |= DCSR_RUN;
  902. DCSR(drv_data->tx_channel) |= DCSR_RUN;
  903. } else {
  904. /* Ensure we have the correct interrupt handler */
  905. drv_data->transfer_handler = interrupt_transfer;
  906. /* Clear status */
  907. cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
  908. write_SSSR(drv_data->clear_sr, reg);
  909. }
  910. /* see if we need to reload the config registers */
  911. if ((read_SSCR0(reg) != cr0)
  912. || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
  913. (cr1 & SSCR1_CHANGE_MASK)) {
  914. /* stop the SSP, and update the other bits */
  915. write_SSCR0(cr0 & ~SSCR0_SSE, reg);
  916. if (drv_data->ssp_type != PXA25x_SSP)
  917. write_SSTO(chip->timeout, reg);
  918. /* first set CR1 without interrupt and service enables */
  919. write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
  920. /* restart the SSP */
  921. write_SSCR0(cr0, reg);
  922. } else {
  923. if (drv_data->ssp_type != PXA25x_SSP)
  924. write_SSTO(chip->timeout, reg);
  925. }
  926. cs_assert(drv_data);
  927. /* after chip select, release the data by enabling service
  928. * requests and interrupts, without changing any mode bits */
  929. write_SSCR1(cr1, reg);
  930. }
  931. static void pump_messages(struct work_struct *work)
  932. {
  933. struct driver_data *drv_data =
  934. container_of(work, struct driver_data, pump_messages);
  935. unsigned long flags;
  936. /* Lock queue and check for queue work */
  937. spin_lock_irqsave(&drv_data->lock, flags);
  938. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  939. drv_data->busy = 0;
  940. spin_unlock_irqrestore(&drv_data->lock, flags);
  941. return;
  942. }
  943. /* Make sure we are not already running a message */
  944. if (drv_data->cur_msg) {
  945. spin_unlock_irqrestore(&drv_data->lock, flags);
  946. return;
  947. }
  948. /* Extract head of queue */
  949. drv_data->cur_msg = list_entry(drv_data->queue.next,
  950. struct spi_message, queue);
  951. list_del_init(&drv_data->cur_msg->queue);
  952. /* Initial message state*/
  953. drv_data->cur_msg->state = START_STATE;
  954. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  955. struct spi_transfer,
  956. transfer_list);
  957. /* prepare to setup the SSP, in pump_transfers, using the per
  958. * chip configuration */
  959. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  960. /* Mark as busy and launch transfers */
  961. tasklet_schedule(&drv_data->pump_transfers);
  962. drv_data->busy = 1;
  963. spin_unlock_irqrestore(&drv_data->lock, flags);
  964. }
  965. static int transfer(struct spi_device *spi, struct spi_message *msg)
  966. {
  967. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  968. unsigned long flags;
  969. spin_lock_irqsave(&drv_data->lock, flags);
  970. if (drv_data->run == QUEUE_STOPPED) {
  971. spin_unlock_irqrestore(&drv_data->lock, flags);
  972. return -ESHUTDOWN;
  973. }
  974. msg->actual_length = 0;
  975. msg->status = -EINPROGRESS;
  976. msg->state = START_STATE;
  977. list_add_tail(&msg->queue, &drv_data->queue);
  978. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  979. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  980. spin_unlock_irqrestore(&drv_data->lock, flags);
  981. return 0;
  982. }
  983. static int setup_cs(struct spi_device *spi, struct chip_data *chip,
  984. struct pxa2xx_spi_chip *chip_info)
  985. {
  986. int err = 0;
  987. if (chip == NULL || chip_info == NULL)
  988. return 0;
  989. /* NOTE: setup() can be called multiple times, possibly with
  990. * different chip_info, release previously requested GPIO
  991. */
  992. if (gpio_is_valid(chip->gpio_cs))
  993. gpio_free(chip->gpio_cs);
  994. /* If (*cs_control) is provided, ignore GPIO chip select */
  995. if (chip_info->cs_control) {
  996. chip->cs_control = chip_info->cs_control;
  997. return 0;
  998. }
  999. if (gpio_is_valid(chip_info->gpio_cs)) {
  1000. err = gpio_request(chip_info->gpio_cs, "SPI_CS");
  1001. if (err) {
  1002. dev_err(&spi->dev, "failed to request chip select "
  1003. "GPIO%d\n", chip_info->gpio_cs);
  1004. return err;
  1005. }
  1006. chip->gpio_cs = chip_info->gpio_cs;
  1007. chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
  1008. err = gpio_direction_output(chip->gpio_cs,
  1009. !chip->gpio_cs_inverted);
  1010. }
  1011. return err;
  1012. }
  1013. static int setup(struct spi_device *spi)
  1014. {
  1015. struct pxa2xx_spi_chip *chip_info = NULL;
  1016. struct chip_data *chip;
  1017. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  1018. struct ssp_device *ssp = drv_data->ssp;
  1019. unsigned int clk_div;
  1020. uint tx_thres = TX_THRESH_DFLT;
  1021. uint rx_thres = RX_THRESH_DFLT;
  1022. if (drv_data->ssp_type != PXA25x_SSP
  1023. && (spi->bits_per_word < 4 || spi->bits_per_word > 32)) {
  1024. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  1025. "b/w not 4-32 for type non-PXA25x_SSP\n",
  1026. drv_data->ssp_type, spi->bits_per_word);
  1027. return -EINVAL;
  1028. }
  1029. else if (drv_data->ssp_type == PXA25x_SSP
  1030. && (spi->bits_per_word < 4
  1031. || spi->bits_per_word > 16)) {
  1032. dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
  1033. "b/w not 4-16 for type PXA25x_SSP\n",
  1034. drv_data->ssp_type, spi->bits_per_word);
  1035. return -EINVAL;
  1036. }
  1037. /* Only alloc on first setup */
  1038. chip = spi_get_ctldata(spi);
  1039. if (!chip) {
  1040. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  1041. if (!chip) {
  1042. dev_err(&spi->dev,
  1043. "failed setup: can't allocate chip data\n");
  1044. return -ENOMEM;
  1045. }
  1046. chip->gpio_cs = -1;
  1047. chip->enable_dma = 0;
  1048. chip->timeout = TIMOUT_DFLT;
  1049. chip->dma_burst_size = drv_data->master_info->enable_dma ?
  1050. DCMD_BURST8 : 0;
  1051. }
  1052. /* protocol drivers may change the chip settings, so...
  1053. * if chip_info exists, use it */
  1054. chip_info = spi->controller_data;
  1055. /* chip_info isn't always needed */
  1056. chip->cr1 = 0;
  1057. if (chip_info) {
  1058. if (chip_info->timeout)
  1059. chip->timeout = chip_info->timeout;
  1060. if (chip_info->tx_threshold)
  1061. tx_thres = chip_info->tx_threshold;
  1062. if (chip_info->rx_threshold)
  1063. rx_thres = chip_info->rx_threshold;
  1064. chip->enable_dma = drv_data->master_info->enable_dma;
  1065. chip->dma_threshold = 0;
  1066. if (chip_info->enable_loopback)
  1067. chip->cr1 = SSCR1_LBM;
  1068. }
  1069. chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
  1070. (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
  1071. /* set dma burst and threshold outside of chip_info path so that if
  1072. * chip_info goes away after setting chip->enable_dma, the
  1073. * burst and threshold can still respond to changes in bits_per_word */
  1074. if (chip->enable_dma) {
  1075. /* set up legal burst and threshold for dma */
  1076. if (set_dma_burst_and_threshold(chip, spi, spi->bits_per_word,
  1077. &chip->dma_burst_size,
  1078. &chip->dma_threshold)) {
  1079. dev_warn(&spi->dev, "in setup: DMA burst size reduced "
  1080. "to match bits_per_word\n");
  1081. }
  1082. }
  1083. clk_div = ssp_get_clk_div(ssp, spi->max_speed_hz);
  1084. chip->speed_hz = spi->max_speed_hz;
  1085. chip->cr0 = clk_div
  1086. | SSCR0_Motorola
  1087. | SSCR0_DataSize(spi->bits_per_word > 16 ?
  1088. spi->bits_per_word - 16 : spi->bits_per_word)
  1089. | SSCR0_SSE
  1090. | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
  1091. chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
  1092. chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
  1093. | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
  1094. /* NOTE: PXA25x_SSP _could_ use external clocking ... */
  1095. if (drv_data->ssp_type != PXA25x_SSP)
  1096. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  1097. clk_get_rate(ssp->clk)
  1098. / (1 + ((chip->cr0 & SSCR0_SCR) >> 8)),
  1099. chip->enable_dma ? "DMA" : "PIO");
  1100. else
  1101. dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
  1102. clk_get_rate(ssp->clk) / 2
  1103. / (1 + ((chip->cr0 & SSCR0_SCR) >> 8)),
  1104. chip->enable_dma ? "DMA" : "PIO");
  1105. if (spi->bits_per_word <= 8) {
  1106. chip->n_bytes = 1;
  1107. chip->dma_width = DCMD_WIDTH1;
  1108. chip->read = u8_reader;
  1109. chip->write = u8_writer;
  1110. } else if (spi->bits_per_word <= 16) {
  1111. chip->n_bytes = 2;
  1112. chip->dma_width = DCMD_WIDTH2;
  1113. chip->read = u16_reader;
  1114. chip->write = u16_writer;
  1115. } else if (spi->bits_per_word <= 32) {
  1116. chip->cr0 |= SSCR0_EDSS;
  1117. chip->n_bytes = 4;
  1118. chip->dma_width = DCMD_WIDTH4;
  1119. chip->read = u32_reader;
  1120. chip->write = u32_writer;
  1121. } else {
  1122. dev_err(&spi->dev, "invalid wordsize\n");
  1123. return -ENODEV;
  1124. }
  1125. chip->bits_per_word = spi->bits_per_word;
  1126. spi_set_ctldata(spi, chip);
  1127. return setup_cs(spi, chip, chip_info);
  1128. }
  1129. static void cleanup(struct spi_device *spi)
  1130. {
  1131. struct chip_data *chip = spi_get_ctldata(spi);
  1132. if (!chip)
  1133. return;
  1134. if (gpio_is_valid(chip->gpio_cs))
  1135. gpio_free(chip->gpio_cs);
  1136. kfree(chip);
  1137. }
  1138. static int __init init_queue(struct driver_data *drv_data)
  1139. {
  1140. INIT_LIST_HEAD(&drv_data->queue);
  1141. spin_lock_init(&drv_data->lock);
  1142. drv_data->run = QUEUE_STOPPED;
  1143. drv_data->busy = 0;
  1144. tasklet_init(&drv_data->pump_transfers,
  1145. pump_transfers, (unsigned long)drv_data);
  1146. INIT_WORK(&drv_data->pump_messages, pump_messages);
  1147. drv_data->workqueue = create_singlethread_workqueue(
  1148. dev_name(drv_data->master->dev.parent));
  1149. if (drv_data->workqueue == NULL)
  1150. return -EBUSY;
  1151. return 0;
  1152. }
  1153. static int start_queue(struct driver_data *drv_data)
  1154. {
  1155. unsigned long flags;
  1156. spin_lock_irqsave(&drv_data->lock, flags);
  1157. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  1158. spin_unlock_irqrestore(&drv_data->lock, flags);
  1159. return -EBUSY;
  1160. }
  1161. drv_data->run = QUEUE_RUNNING;
  1162. drv_data->cur_msg = NULL;
  1163. drv_data->cur_transfer = NULL;
  1164. drv_data->cur_chip = NULL;
  1165. spin_unlock_irqrestore(&drv_data->lock, flags);
  1166. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  1167. return 0;
  1168. }
  1169. static int stop_queue(struct driver_data *drv_data)
  1170. {
  1171. unsigned long flags;
  1172. unsigned limit = 500;
  1173. int status = 0;
  1174. spin_lock_irqsave(&drv_data->lock, flags);
  1175. /* This is a bit lame, but is optimized for the common execution path.
  1176. * A wait_queue on the drv_data->busy could be used, but then the common
  1177. * execution path (pump_messages) would be required to call wake_up or
  1178. * friends on every SPI message. Do this instead */
  1179. drv_data->run = QUEUE_STOPPED;
  1180. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1181. spin_unlock_irqrestore(&drv_data->lock, flags);
  1182. msleep(10);
  1183. spin_lock_irqsave(&drv_data->lock, flags);
  1184. }
  1185. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1186. status = -EBUSY;
  1187. spin_unlock_irqrestore(&drv_data->lock, flags);
  1188. return status;
  1189. }
  1190. static int destroy_queue(struct driver_data *drv_data)
  1191. {
  1192. int status;
  1193. status = stop_queue(drv_data);
  1194. /* we are unloading the module or failing to load (only two calls
  1195. * to this routine), and neither call can handle a return value.
  1196. * However, destroy_workqueue calls flush_workqueue, and that will
  1197. * block until all work is done. If the reason that stop_queue
  1198. * timed out is that the work will never finish, then it does no
  1199. * good to call destroy_workqueue, so return anyway. */
  1200. if (status != 0)
  1201. return status;
  1202. destroy_workqueue(drv_data->workqueue);
  1203. return 0;
  1204. }
  1205. static int __init pxa2xx_spi_probe(struct platform_device *pdev)
  1206. {
  1207. struct device *dev = &pdev->dev;
  1208. struct pxa2xx_spi_master *platform_info;
  1209. struct spi_master *master;
  1210. struct driver_data *drv_data;
  1211. struct ssp_device *ssp;
  1212. int status;
  1213. platform_info = dev->platform_data;
  1214. ssp = ssp_request(pdev->id, pdev->name);
  1215. if (ssp == NULL) {
  1216. dev_err(&pdev->dev, "failed to request SSP%d\n", pdev->id);
  1217. return -ENODEV;
  1218. }
  1219. /* Allocate master with space for drv_data and null dma buffer */
  1220. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1221. if (!master) {
  1222. dev_err(&pdev->dev, "cannot alloc spi_master\n");
  1223. ssp_free(ssp);
  1224. return -ENOMEM;
  1225. }
  1226. drv_data = spi_master_get_devdata(master);
  1227. drv_data->master = master;
  1228. drv_data->master_info = platform_info;
  1229. drv_data->pdev = pdev;
  1230. drv_data->ssp = ssp;
  1231. /* the spi->mode bits understood by this driver: */
  1232. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  1233. master->bus_num = pdev->id;
  1234. master->num_chipselect = platform_info->num_chipselect;
  1235. master->dma_alignment = DMA_ALIGNMENT;
  1236. master->cleanup = cleanup;
  1237. master->setup = setup;
  1238. master->transfer = transfer;
  1239. drv_data->ssp_type = ssp->type;
  1240. drv_data->null_dma_buf = (u32 *)ALIGN((u32)(drv_data +
  1241. sizeof(struct driver_data)), 8);
  1242. drv_data->ioaddr = ssp->mmio_base;
  1243. drv_data->ssdr_physical = ssp->phys_base + SSDR;
  1244. if (ssp->type == PXA25x_SSP) {
  1245. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
  1246. drv_data->dma_cr1 = 0;
  1247. drv_data->clear_sr = SSSR_ROR;
  1248. drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
  1249. } else {
  1250. drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
  1251. drv_data->dma_cr1 = SSCR1_TSRE | SSCR1_RSRE | SSCR1_TINTE;
  1252. drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
  1253. drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
  1254. }
  1255. status = request_irq(ssp->irq, ssp_int, 0, dev_name(dev), drv_data);
  1256. if (status < 0) {
  1257. dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
  1258. goto out_error_master_alloc;
  1259. }
  1260. /* Setup DMA if requested */
  1261. drv_data->tx_channel = -1;
  1262. drv_data->rx_channel = -1;
  1263. if (platform_info->enable_dma) {
  1264. /* Get two DMA channels (rx and tx) */
  1265. drv_data->rx_channel = pxa_request_dma("pxa2xx_spi_ssp_rx",
  1266. DMA_PRIO_HIGH,
  1267. dma_handler,
  1268. drv_data);
  1269. if (drv_data->rx_channel < 0) {
  1270. dev_err(dev, "problem (%d) requesting rx channel\n",
  1271. drv_data->rx_channel);
  1272. status = -ENODEV;
  1273. goto out_error_irq_alloc;
  1274. }
  1275. drv_data->tx_channel = pxa_request_dma("pxa2xx_spi_ssp_tx",
  1276. DMA_PRIO_MEDIUM,
  1277. dma_handler,
  1278. drv_data);
  1279. if (drv_data->tx_channel < 0) {
  1280. dev_err(dev, "problem (%d) requesting tx channel\n",
  1281. drv_data->tx_channel);
  1282. status = -ENODEV;
  1283. goto out_error_dma_alloc;
  1284. }
  1285. DRCMR(ssp->drcmr_rx) = DRCMR_MAPVLD | drv_data->rx_channel;
  1286. DRCMR(ssp->drcmr_tx) = DRCMR_MAPVLD | drv_data->tx_channel;
  1287. }
  1288. /* Enable SOC clock */
  1289. clk_enable(ssp->clk);
  1290. /* Load default SSP configuration */
  1291. write_SSCR0(0, drv_data->ioaddr);
  1292. write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
  1293. SSCR1_TxTresh(TX_THRESH_DFLT),
  1294. drv_data->ioaddr);
  1295. write_SSCR0(SSCR0_SerClkDiv(2)
  1296. | SSCR0_Motorola
  1297. | SSCR0_DataSize(8),
  1298. drv_data->ioaddr);
  1299. if (drv_data->ssp_type != PXA25x_SSP)
  1300. write_SSTO(0, drv_data->ioaddr);
  1301. write_SSPSP(0, drv_data->ioaddr);
  1302. /* Initial and start queue */
  1303. status = init_queue(drv_data);
  1304. if (status != 0) {
  1305. dev_err(&pdev->dev, "problem initializing queue\n");
  1306. goto out_error_clock_enabled;
  1307. }
  1308. status = start_queue(drv_data);
  1309. if (status != 0) {
  1310. dev_err(&pdev->dev, "problem starting queue\n");
  1311. goto out_error_clock_enabled;
  1312. }
  1313. /* Register with the SPI framework */
  1314. platform_set_drvdata(pdev, drv_data);
  1315. status = spi_register_master(master);
  1316. if (status != 0) {
  1317. dev_err(&pdev->dev, "problem registering spi master\n");
  1318. goto out_error_queue_alloc;
  1319. }
  1320. return status;
  1321. out_error_queue_alloc:
  1322. destroy_queue(drv_data);
  1323. out_error_clock_enabled:
  1324. clk_disable(ssp->clk);
  1325. out_error_dma_alloc:
  1326. if (drv_data->tx_channel != -1)
  1327. pxa_free_dma(drv_data->tx_channel);
  1328. if (drv_data->rx_channel != -1)
  1329. pxa_free_dma(drv_data->rx_channel);
  1330. out_error_irq_alloc:
  1331. free_irq(ssp->irq, drv_data);
  1332. out_error_master_alloc:
  1333. spi_master_put(master);
  1334. ssp_free(ssp);
  1335. return status;
  1336. }
  1337. static int pxa2xx_spi_remove(struct platform_device *pdev)
  1338. {
  1339. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1340. struct ssp_device *ssp;
  1341. int status = 0;
  1342. if (!drv_data)
  1343. return 0;
  1344. ssp = drv_data->ssp;
  1345. /* Remove the queue */
  1346. status = destroy_queue(drv_data);
  1347. if (status != 0)
  1348. /* the kernel does not check the return status of this
  1349. * this routine (mod->exit, within the kernel). Therefore
  1350. * nothing is gained by returning from here, the module is
  1351. * going away regardless, and we should not leave any more
  1352. * resources allocated than necessary. We cannot free the
  1353. * message memory in drv_data->queue, but we can release the
  1354. * resources below. I think the kernel should honor -EBUSY
  1355. * returns but... */
  1356. dev_err(&pdev->dev, "pxa2xx_spi_remove: workqueue will not "
  1357. "complete, message memory not freed\n");
  1358. /* Disable the SSP at the peripheral and SOC level */
  1359. write_SSCR0(0, drv_data->ioaddr);
  1360. clk_disable(ssp->clk);
  1361. /* Release DMA */
  1362. if (drv_data->master_info->enable_dma) {
  1363. DRCMR(ssp->drcmr_rx) = 0;
  1364. DRCMR(ssp->drcmr_tx) = 0;
  1365. pxa_free_dma(drv_data->tx_channel);
  1366. pxa_free_dma(drv_data->rx_channel);
  1367. }
  1368. /* Release IRQ */
  1369. free_irq(ssp->irq, drv_data);
  1370. /* Release SSP */
  1371. ssp_free(ssp);
  1372. /* Disconnect from the SPI framework */
  1373. spi_unregister_master(drv_data->master);
  1374. /* Prevent double remove */
  1375. platform_set_drvdata(pdev, NULL);
  1376. return 0;
  1377. }
  1378. static void pxa2xx_spi_shutdown(struct platform_device *pdev)
  1379. {
  1380. int status = 0;
  1381. if ((status = pxa2xx_spi_remove(pdev)) != 0)
  1382. dev_err(&pdev->dev, "shutdown failed with %d\n", status);
  1383. }
  1384. #ifdef CONFIG_PM
  1385. static int pxa2xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1386. {
  1387. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1388. struct ssp_device *ssp = drv_data->ssp;
  1389. int status = 0;
  1390. status = stop_queue(drv_data);
  1391. if (status != 0)
  1392. return status;
  1393. write_SSCR0(0, drv_data->ioaddr);
  1394. clk_disable(ssp->clk);
  1395. return 0;
  1396. }
  1397. static int pxa2xx_spi_resume(struct platform_device *pdev)
  1398. {
  1399. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1400. struct ssp_device *ssp = drv_data->ssp;
  1401. int status = 0;
  1402. if (drv_data->rx_channel != -1)
  1403. DRCMR(drv_data->ssp->drcmr_rx) =
  1404. DRCMR_MAPVLD | drv_data->rx_channel;
  1405. if (drv_data->tx_channel != -1)
  1406. DRCMR(drv_data->ssp->drcmr_tx) =
  1407. DRCMR_MAPVLD | drv_data->tx_channel;
  1408. /* Enable the SSP clock */
  1409. clk_enable(ssp->clk);
  1410. /* Start the queue running */
  1411. status = start_queue(drv_data);
  1412. if (status != 0) {
  1413. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1414. return status;
  1415. }
  1416. return 0;
  1417. }
  1418. #else
  1419. #define pxa2xx_spi_suspend NULL
  1420. #define pxa2xx_spi_resume NULL
  1421. #endif /* CONFIG_PM */
  1422. static struct platform_driver driver = {
  1423. .driver = {
  1424. .name = "pxa2xx-spi",
  1425. .owner = THIS_MODULE,
  1426. },
  1427. .remove = pxa2xx_spi_remove,
  1428. .shutdown = pxa2xx_spi_shutdown,
  1429. .suspend = pxa2xx_spi_suspend,
  1430. .resume = pxa2xx_spi_resume,
  1431. };
  1432. static int __init pxa2xx_spi_init(void)
  1433. {
  1434. return platform_driver_probe(&driver, pxa2xx_spi_probe);
  1435. }
  1436. module_init(pxa2xx_spi_init);
  1437. static void __exit pxa2xx_spi_exit(void)
  1438. {
  1439. platform_driver_unregister(&driver);
  1440. }
  1441. module_exit(pxa2xx_spi_exit);