intc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. *
  6. * Based on intc2.c and ipr.c
  7. *
  8. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  9. * Copyright (C) 2000 Kazumoto Kojima
  10. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  11. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  12. * Copyright (C) 2005, 2006 Paul Mundt
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sh_intc.h>
  24. #include <linux/sysdev.h>
  25. #include <linux/list.h>
  26. #include <linux/topology.h>
  27. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  28. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  29. ((addr_e) << 16) | ((addr_d << 24)))
  30. #define _INTC_SHIFT(h) (h & 0x1f)
  31. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  32. #define _INTC_FN(h) ((h >> 9) & 0xf)
  33. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  34. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  35. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  36. struct intc_handle_int {
  37. unsigned int irq;
  38. unsigned long handle;
  39. };
  40. struct intc_desc_int {
  41. struct list_head list;
  42. struct sys_device sysdev;
  43. pm_message_t state;
  44. unsigned long *reg;
  45. #ifdef CONFIG_SMP
  46. unsigned long *smp;
  47. #endif
  48. unsigned int nr_reg;
  49. struct intc_handle_int *prio;
  50. unsigned int nr_prio;
  51. struct intc_handle_int *sense;
  52. unsigned int nr_sense;
  53. struct irq_chip chip;
  54. };
  55. static LIST_HEAD(intc_list);
  56. #ifdef CONFIG_SMP
  57. #define IS_SMP(x) x.smp
  58. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  59. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  60. #else
  61. #define IS_SMP(x) 0
  62. #define INTC_REG(d, x, c) (d->reg[(x)])
  63. #define SMP_NR(d, x) 1
  64. #endif
  65. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  66. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  67. static unsigned long ack_handle[NR_IRQS];
  68. #endif
  69. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  70. {
  71. struct irq_chip *chip = get_irq_chip(irq);
  72. return (void *)((char *)chip - offsetof(struct intc_desc_int, chip));
  73. }
  74. static inline unsigned int set_field(unsigned int value,
  75. unsigned int field_value,
  76. unsigned int handle)
  77. {
  78. unsigned int width = _INTC_WIDTH(handle);
  79. unsigned int shift = _INTC_SHIFT(handle);
  80. value &= ~(((1 << width) - 1) << shift);
  81. value |= field_value << shift;
  82. return value;
  83. }
  84. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  85. {
  86. __raw_writeb(set_field(0, data, h), addr);
  87. }
  88. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  89. {
  90. __raw_writew(set_field(0, data, h), addr);
  91. }
  92. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  93. {
  94. __raw_writel(set_field(0, data, h), addr);
  95. }
  96. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  97. {
  98. unsigned long flags;
  99. local_irq_save(flags);
  100. __raw_writeb(set_field(__raw_readb(addr), data, h), addr);
  101. local_irq_restore(flags);
  102. }
  103. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  104. {
  105. unsigned long flags;
  106. local_irq_save(flags);
  107. __raw_writew(set_field(__raw_readw(addr), data, h), addr);
  108. local_irq_restore(flags);
  109. }
  110. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  111. {
  112. unsigned long flags;
  113. local_irq_save(flags);
  114. __raw_writel(set_field(__raw_readl(addr), data, h), addr);
  115. local_irq_restore(flags);
  116. }
  117. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  118. static void (*intc_reg_fns[])(unsigned long addr,
  119. unsigned long h,
  120. unsigned long data) = {
  121. [REG_FN_WRITE_BASE + 0] = write_8,
  122. [REG_FN_WRITE_BASE + 1] = write_16,
  123. [REG_FN_WRITE_BASE + 3] = write_32,
  124. [REG_FN_MODIFY_BASE + 0] = modify_8,
  125. [REG_FN_MODIFY_BASE + 1] = modify_16,
  126. [REG_FN_MODIFY_BASE + 3] = modify_32,
  127. };
  128. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  129. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  130. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  131. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  132. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  133. };
  134. static void intc_mode_field(unsigned long addr,
  135. unsigned long handle,
  136. void (*fn)(unsigned long,
  137. unsigned long,
  138. unsigned long),
  139. unsigned int irq)
  140. {
  141. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  142. }
  143. static void intc_mode_zero(unsigned long addr,
  144. unsigned long handle,
  145. void (*fn)(unsigned long,
  146. unsigned long,
  147. unsigned long),
  148. unsigned int irq)
  149. {
  150. fn(addr, handle, 0);
  151. }
  152. static void intc_mode_prio(unsigned long addr,
  153. unsigned long handle,
  154. void (*fn)(unsigned long,
  155. unsigned long,
  156. unsigned long),
  157. unsigned int irq)
  158. {
  159. fn(addr, handle, intc_prio_level[irq]);
  160. }
  161. static void (*intc_enable_fns[])(unsigned long addr,
  162. unsigned long handle,
  163. void (*fn)(unsigned long,
  164. unsigned long,
  165. unsigned long),
  166. unsigned int irq) = {
  167. [MODE_ENABLE_REG] = intc_mode_field,
  168. [MODE_MASK_REG] = intc_mode_zero,
  169. [MODE_DUAL_REG] = intc_mode_field,
  170. [MODE_PRIO_REG] = intc_mode_prio,
  171. [MODE_PCLR_REG] = intc_mode_prio,
  172. };
  173. static void (*intc_disable_fns[])(unsigned long addr,
  174. unsigned long handle,
  175. void (*fn)(unsigned long,
  176. unsigned long,
  177. unsigned long),
  178. unsigned int irq) = {
  179. [MODE_ENABLE_REG] = intc_mode_zero,
  180. [MODE_MASK_REG] = intc_mode_field,
  181. [MODE_DUAL_REG] = intc_mode_field,
  182. [MODE_PRIO_REG] = intc_mode_zero,
  183. [MODE_PCLR_REG] = intc_mode_field,
  184. };
  185. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  186. {
  187. struct intc_desc_int *d = get_intc_desc(irq);
  188. unsigned long addr;
  189. unsigned int cpu;
  190. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  191. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  192. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  193. [_INTC_FN(handle)], irq);
  194. }
  195. }
  196. static void intc_enable(unsigned int irq)
  197. {
  198. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  199. }
  200. static void intc_disable(unsigned int irq)
  201. {
  202. struct intc_desc_int *d = get_intc_desc(irq);
  203. unsigned long handle = (unsigned long) get_irq_chip_data(irq);
  204. unsigned long addr;
  205. unsigned int cpu;
  206. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  207. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  208. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  209. [_INTC_FN(handle)], irq);
  210. }
  211. }
  212. static int intc_set_wake(unsigned int irq, unsigned int on)
  213. {
  214. return 0; /* allow wakeup, but setup hardware in intc_suspend() */
  215. }
  216. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  217. static void intc_mask_ack(unsigned int irq)
  218. {
  219. struct intc_desc_int *d = get_intc_desc(irq);
  220. unsigned long handle = ack_handle[irq];
  221. unsigned long addr;
  222. intc_disable(irq);
  223. /* read register and write zero only to the assocaited bit */
  224. if (handle) {
  225. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  226. switch (_INTC_FN(handle)) {
  227. case REG_FN_MODIFY_BASE + 0: /* 8bit */
  228. __raw_readb(addr);
  229. __raw_writeb(0xff ^ set_field(0, 1, handle), addr);
  230. break;
  231. case REG_FN_MODIFY_BASE + 1: /* 16bit */
  232. __raw_readw(addr);
  233. __raw_writew(0xffff ^ set_field(0, 1, handle), addr);
  234. break;
  235. case REG_FN_MODIFY_BASE + 3: /* 32bit */
  236. __raw_readl(addr);
  237. __raw_writel(0xffffffff ^ set_field(0, 1, handle), addr);
  238. break;
  239. default:
  240. BUG();
  241. break;
  242. }
  243. }
  244. }
  245. #endif
  246. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  247. unsigned int nr_hp,
  248. unsigned int irq)
  249. {
  250. int i;
  251. /* this doesn't scale well, but...
  252. *
  253. * this function should only be used for cerain uncommon
  254. * operations such as intc_set_priority() and intc_set_sense()
  255. * and in those rare cases performance doesn't matter that much.
  256. * keeping the memory footprint low is more important.
  257. *
  258. * one rather simple way to speed this up and still keep the
  259. * memory footprint down is to make sure the array is sorted
  260. * and then perform a bisect to lookup the irq.
  261. */
  262. for (i = 0; i < nr_hp; i++) {
  263. if ((hp + i)->irq != irq)
  264. continue;
  265. return hp + i;
  266. }
  267. return NULL;
  268. }
  269. int intc_set_priority(unsigned int irq, unsigned int prio)
  270. {
  271. struct intc_desc_int *d = get_intc_desc(irq);
  272. struct intc_handle_int *ihp;
  273. if (!intc_prio_level[irq] || prio <= 1)
  274. return -EINVAL;
  275. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  276. if (ihp) {
  277. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  278. return -EINVAL;
  279. intc_prio_level[irq] = prio;
  280. /*
  281. * only set secondary masking method directly
  282. * primary masking method is using intc_prio_level[irq]
  283. * priority level will be set during next enable()
  284. */
  285. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  286. _intc_enable(irq, ihp->handle);
  287. }
  288. return 0;
  289. }
  290. #define VALID(x) (x | 0x80)
  291. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  292. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  293. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  294. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  295. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  296. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  297. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  298. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  299. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  300. #endif
  301. };
  302. static int intc_set_sense(unsigned int irq, unsigned int type)
  303. {
  304. struct intc_desc_int *d = get_intc_desc(irq);
  305. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  306. struct intc_handle_int *ihp;
  307. unsigned long addr;
  308. if (!value)
  309. return -EINVAL;
  310. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  311. if (ihp) {
  312. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  313. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  314. }
  315. return 0;
  316. }
  317. static unsigned int __init intc_get_reg(struct intc_desc_int *d,
  318. unsigned long address)
  319. {
  320. unsigned int k;
  321. for (k = 0; k < d->nr_reg; k++) {
  322. if (d->reg[k] == address)
  323. return k;
  324. }
  325. BUG();
  326. return 0;
  327. }
  328. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  329. intc_enum enum_id)
  330. {
  331. struct intc_group *g = desc->groups;
  332. unsigned int i, j;
  333. for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
  334. g = desc->groups + i;
  335. for (j = 0; g->enum_ids[j]; j++) {
  336. if (g->enum_ids[j] != enum_id)
  337. continue;
  338. return g->enum_id;
  339. }
  340. }
  341. return 0;
  342. }
  343. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  344. struct intc_desc_int *d,
  345. intc_enum enum_id, int do_grps)
  346. {
  347. struct intc_mask_reg *mr = desc->mask_regs;
  348. unsigned int i, j, fn, mode;
  349. unsigned long reg_e, reg_d;
  350. for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
  351. mr = desc->mask_regs + i;
  352. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  353. if (mr->enum_ids[j] != enum_id)
  354. continue;
  355. if (mr->set_reg && mr->clr_reg) {
  356. fn = REG_FN_WRITE_BASE;
  357. mode = MODE_DUAL_REG;
  358. reg_e = mr->clr_reg;
  359. reg_d = mr->set_reg;
  360. } else {
  361. fn = REG_FN_MODIFY_BASE;
  362. if (mr->set_reg) {
  363. mode = MODE_ENABLE_REG;
  364. reg_e = mr->set_reg;
  365. reg_d = mr->set_reg;
  366. } else {
  367. mode = MODE_MASK_REG;
  368. reg_e = mr->clr_reg;
  369. reg_d = mr->clr_reg;
  370. }
  371. }
  372. fn += (mr->reg_width >> 3) - 1;
  373. return _INTC_MK(fn, mode,
  374. intc_get_reg(d, reg_e),
  375. intc_get_reg(d, reg_d),
  376. 1,
  377. (mr->reg_width - 1) - j);
  378. }
  379. }
  380. if (do_grps)
  381. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  382. return 0;
  383. }
  384. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  385. struct intc_desc_int *d,
  386. intc_enum enum_id, int do_grps)
  387. {
  388. struct intc_prio_reg *pr = desc->prio_regs;
  389. unsigned int i, j, fn, mode, bit;
  390. unsigned long reg_e, reg_d;
  391. for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
  392. pr = desc->prio_regs + i;
  393. for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
  394. if (pr->enum_ids[j] != enum_id)
  395. continue;
  396. if (pr->set_reg && pr->clr_reg) {
  397. fn = REG_FN_WRITE_BASE;
  398. mode = MODE_PCLR_REG;
  399. reg_e = pr->set_reg;
  400. reg_d = pr->clr_reg;
  401. } else {
  402. fn = REG_FN_MODIFY_BASE;
  403. mode = MODE_PRIO_REG;
  404. if (!pr->set_reg)
  405. BUG();
  406. reg_e = pr->set_reg;
  407. reg_d = pr->set_reg;
  408. }
  409. fn += (pr->reg_width >> 3) - 1;
  410. BUG_ON((j + 1) * pr->field_width > pr->reg_width);
  411. bit = pr->reg_width - ((j + 1) * pr->field_width);
  412. return _INTC_MK(fn, mode,
  413. intc_get_reg(d, reg_e),
  414. intc_get_reg(d, reg_d),
  415. pr->field_width, bit);
  416. }
  417. }
  418. if (do_grps)
  419. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  420. return 0;
  421. }
  422. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  423. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  424. struct intc_desc_int *d,
  425. intc_enum enum_id)
  426. {
  427. struct intc_mask_reg *mr = desc->ack_regs;
  428. unsigned int i, j, fn, mode;
  429. unsigned long reg_e, reg_d;
  430. for (i = 0; mr && enum_id && i < desc->nr_ack_regs; i++) {
  431. mr = desc->ack_regs + i;
  432. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  433. if (mr->enum_ids[j] != enum_id)
  434. continue;
  435. fn = REG_FN_MODIFY_BASE;
  436. mode = MODE_ENABLE_REG;
  437. reg_e = mr->set_reg;
  438. reg_d = mr->set_reg;
  439. fn += (mr->reg_width >> 3) - 1;
  440. return _INTC_MK(fn, mode,
  441. intc_get_reg(d, reg_e),
  442. intc_get_reg(d, reg_d),
  443. 1,
  444. (mr->reg_width - 1) - j);
  445. }
  446. }
  447. return 0;
  448. }
  449. #endif
  450. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  451. struct intc_desc_int *d,
  452. intc_enum enum_id)
  453. {
  454. struct intc_sense_reg *sr = desc->sense_regs;
  455. unsigned int i, j, fn, bit;
  456. for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) {
  457. sr = desc->sense_regs + i;
  458. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  459. if (sr->enum_ids[j] != enum_id)
  460. continue;
  461. fn = REG_FN_MODIFY_BASE;
  462. fn += (sr->reg_width >> 3) - 1;
  463. BUG_ON((j + 1) * sr->field_width > sr->reg_width);
  464. bit = sr->reg_width - ((j + 1) * sr->field_width);
  465. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  466. 0, sr->field_width, bit);
  467. }
  468. }
  469. return 0;
  470. }
  471. static void __init intc_register_irq(struct intc_desc *desc,
  472. struct intc_desc_int *d,
  473. intc_enum enum_id,
  474. unsigned int irq)
  475. {
  476. struct intc_handle_int *hp;
  477. unsigned int data[2], primary;
  478. /* Prefer single interrupt source bitmap over other combinations:
  479. * 1. bitmap, single interrupt source
  480. * 2. priority, single interrupt source
  481. * 3. bitmap, multiple interrupt sources (groups)
  482. * 4. priority, multiple interrupt sources (groups)
  483. */
  484. data[0] = intc_mask_data(desc, d, enum_id, 0);
  485. data[1] = intc_prio_data(desc, d, enum_id, 0);
  486. primary = 0;
  487. if (!data[0] && data[1])
  488. primary = 1;
  489. if (!data[0] && !data[1])
  490. pr_warning("intc: missing unique irq mask for "
  491. "irq %d (vect 0x%04x)\n", irq, irq2evt(irq));
  492. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  493. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  494. if (!data[primary])
  495. primary ^= 1;
  496. BUG_ON(!data[primary]); /* must have primary masking method */
  497. disable_irq_nosync(irq);
  498. set_irq_chip_and_handler_name(irq, &d->chip,
  499. handle_level_irq, "level");
  500. set_irq_chip_data(irq, (void *)data[primary]);
  501. /* set priority level
  502. * - this needs to be at least 2 for 5-bit priorities on 7780
  503. */
  504. intc_prio_level[irq] = 2;
  505. /* enable secondary masking method if present */
  506. if (data[!primary])
  507. _intc_enable(irq, data[!primary]);
  508. /* add irq to d->prio list if priority is available */
  509. if (data[1]) {
  510. hp = d->prio + d->nr_prio;
  511. hp->irq = irq;
  512. hp->handle = data[1];
  513. if (primary) {
  514. /*
  515. * only secondary priority should access registers, so
  516. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  517. */
  518. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  519. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  520. }
  521. d->nr_prio++;
  522. }
  523. /* add irq to d->sense list if sense is available */
  524. data[0] = intc_sense_data(desc, d, enum_id);
  525. if (data[0]) {
  526. (d->sense + d->nr_sense)->irq = irq;
  527. (d->sense + d->nr_sense)->handle = data[0];
  528. d->nr_sense++;
  529. }
  530. /* irq should be disabled by default */
  531. d->chip.mask(irq);
  532. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  533. if (desc->ack_regs)
  534. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  535. #endif
  536. }
  537. static unsigned int __init save_reg(struct intc_desc_int *d,
  538. unsigned int cnt,
  539. unsigned long value,
  540. unsigned int smp)
  541. {
  542. if (value) {
  543. d->reg[cnt] = value;
  544. #ifdef CONFIG_SMP
  545. d->smp[cnt] = smp;
  546. #endif
  547. return 1;
  548. }
  549. return 0;
  550. }
  551. static unsigned char *intc_evt2irq_table;
  552. unsigned int intc_evt2irq(unsigned int vector)
  553. {
  554. unsigned int irq = evt2irq(vector);
  555. if (intc_evt2irq_table && intc_evt2irq_table[irq])
  556. irq = intc_evt2irq_table[irq];
  557. return irq;
  558. }
  559. void __init register_intc_controller(struct intc_desc *desc)
  560. {
  561. unsigned int i, k, smp;
  562. struct intc_desc_int *d;
  563. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  564. INIT_LIST_HEAD(&d->list);
  565. list_add(&d->list, &intc_list);
  566. d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0;
  567. d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0;
  568. d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0;
  569. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  570. d->nr_reg += desc->ack_regs ? desc->nr_ack_regs : 0;
  571. #endif
  572. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  573. #ifdef CONFIG_SMP
  574. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  575. #endif
  576. k = 0;
  577. if (desc->mask_regs) {
  578. for (i = 0; i < desc->nr_mask_regs; i++) {
  579. smp = IS_SMP(desc->mask_regs[i]);
  580. k += save_reg(d, k, desc->mask_regs[i].set_reg, smp);
  581. k += save_reg(d, k, desc->mask_regs[i].clr_reg, smp);
  582. }
  583. }
  584. if (desc->prio_regs) {
  585. d->prio = kzalloc(desc->nr_vectors * sizeof(*d->prio), GFP_NOWAIT);
  586. for (i = 0; i < desc->nr_prio_regs; i++) {
  587. smp = IS_SMP(desc->prio_regs[i]);
  588. k += save_reg(d, k, desc->prio_regs[i].set_reg, smp);
  589. k += save_reg(d, k, desc->prio_regs[i].clr_reg, smp);
  590. }
  591. }
  592. if (desc->sense_regs) {
  593. d->sense = kzalloc(desc->nr_vectors * sizeof(*d->sense), GFP_NOWAIT);
  594. for (i = 0; i < desc->nr_sense_regs; i++) {
  595. k += save_reg(d, k, desc->sense_regs[i].reg, 0);
  596. }
  597. }
  598. d->chip.name = desc->name;
  599. d->chip.mask = intc_disable;
  600. d->chip.unmask = intc_enable;
  601. d->chip.mask_ack = intc_disable;
  602. d->chip.enable = intc_enable;
  603. d->chip.disable = intc_disable;
  604. d->chip.shutdown = intc_disable;
  605. d->chip.set_type = intc_set_sense;
  606. d->chip.set_wake = intc_set_wake;
  607. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  608. if (desc->ack_regs) {
  609. for (i = 0; i < desc->nr_ack_regs; i++)
  610. k += save_reg(d, k, desc->ack_regs[i].set_reg, 0);
  611. d->chip.mask_ack = intc_mask_ack;
  612. }
  613. #endif
  614. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  615. /* keep the first vector only if same enum is used multiple times */
  616. for (i = 0; i < desc->nr_vectors; i++) {
  617. struct intc_vect *vect = desc->vectors + i;
  618. int first_irq = evt2irq(vect->vect);
  619. if (!vect->enum_id)
  620. continue;
  621. for (k = i + 1; k < desc->nr_vectors; k++) {
  622. struct intc_vect *vect2 = desc->vectors + k;
  623. if (vect->enum_id != vect2->enum_id)
  624. continue;
  625. vect2->enum_id = 0;
  626. if (!intc_evt2irq_table)
  627. intc_evt2irq_table = kzalloc(NR_IRQS, GFP_NOWAIT);
  628. if (!intc_evt2irq_table) {
  629. pr_warning("intc: cannot allocate evt2irq!\n");
  630. continue;
  631. }
  632. intc_evt2irq_table[evt2irq(vect2->vect)] = first_irq;
  633. }
  634. }
  635. /* register the vectors one by one */
  636. for (i = 0; i < desc->nr_vectors; i++) {
  637. struct intc_vect *vect = desc->vectors + i;
  638. unsigned int irq = evt2irq(vect->vect);
  639. struct irq_desc *irq_desc;
  640. if (!vect->enum_id)
  641. continue;
  642. irq_desc = irq_to_desc_alloc_node(irq, numa_node_id());
  643. if (unlikely(!irq_desc)) {
  644. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  645. continue;
  646. }
  647. intc_register_irq(desc, d, vect->enum_id, irq);
  648. }
  649. }
  650. static int intc_suspend(struct sys_device *dev, pm_message_t state)
  651. {
  652. struct intc_desc_int *d;
  653. struct irq_desc *desc;
  654. int irq;
  655. /* get intc controller associated with this sysdev */
  656. d = container_of(dev, struct intc_desc_int, sysdev);
  657. switch (state.event) {
  658. case PM_EVENT_ON:
  659. if (d->state.event != PM_EVENT_FREEZE)
  660. break;
  661. for_each_irq_desc(irq, desc) {
  662. if (desc->chip != &d->chip)
  663. continue;
  664. if (desc->status & IRQ_DISABLED)
  665. intc_disable(irq);
  666. else
  667. intc_enable(irq);
  668. }
  669. break;
  670. case PM_EVENT_FREEZE:
  671. /* nothing has to be done */
  672. break;
  673. case PM_EVENT_SUSPEND:
  674. /* enable wakeup irqs belonging to this intc controller */
  675. for_each_irq_desc(irq, desc) {
  676. if ((desc->status & IRQ_WAKEUP) && (desc->chip == &d->chip))
  677. intc_enable(irq);
  678. }
  679. break;
  680. }
  681. d->state = state;
  682. return 0;
  683. }
  684. static int intc_resume(struct sys_device *dev)
  685. {
  686. return intc_suspend(dev, PMSG_ON);
  687. }
  688. static struct sysdev_class intc_sysdev_class = {
  689. .name = "intc",
  690. .suspend = intc_suspend,
  691. .resume = intc_resume,
  692. };
  693. /* register this intc as sysdev to allow suspend/resume */
  694. static int __init register_intc_sysdevs(void)
  695. {
  696. struct intc_desc_int *d;
  697. int error;
  698. int id = 0;
  699. error = sysdev_class_register(&intc_sysdev_class);
  700. if (!error) {
  701. list_for_each_entry(d, &intc_list, list) {
  702. d->sysdev.id = id;
  703. d->sysdev.cls = &intc_sysdev_class;
  704. error = sysdev_register(&d->sysdev);
  705. if (error)
  706. break;
  707. id++;
  708. }
  709. }
  710. if (error)
  711. pr_warning("intc: sysdev registration error\n");
  712. return error;
  713. }
  714. device_initcall(register_intc_sysdevs);