sh-sci.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. #include <linux/serial_core.h>
  2. #include <asm/io.h>
  3. #include <linux/gpio.h>
  4. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  5. #include <asm/regs306x.h>
  6. #endif
  7. #if defined(CONFIG_H8S2678)
  8. #include <asm/regs267x.h>
  9. #endif
  10. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  11. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  12. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  13. defined(CONFIG_CPU_SUBTYPE_SH7709)
  14. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  15. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  16. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  17. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  18. # define SCIF0 0xA4400000
  19. # define SCIF2 0xA4410000
  20. # define SCSMR_Ir 0xA44A0000
  21. # define IRDA_SCIF SCIF0
  22. # define SCPCR 0xA4000116
  23. # define SCPDR 0xA4000136
  24. /* Set the clock source,
  25. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  26. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  27. */
  28. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  29. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  30. defined(CONFIG_CPU_SUBTYPE_SH7721)
  31. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  32. # define PORT_PTCR 0xA405011EUL
  33. # define PORT_PVCR 0xA4050122UL
  34. # define SCIF_ORER 0x0200 /* overrun error bit */
  35. #elif defined(CONFIG_SH_RTS7751R2D)
  36. # define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
  37. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  38. # define SCIF_ORER 0x0001 /* overrun error bit */
  39. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  40. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  41. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  42. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  43. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  44. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  45. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  46. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  47. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  48. # define SCIF_ORER 0x0001 /* overrun error bit */
  49. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  50. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  51. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  52. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  53. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  54. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  55. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  56. # define SCIF_ORER 0x0001 /* overrun error bit */
  57. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  58. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  59. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  60. # define SCIF_ORER 0x0001 /* overrun error bit */
  61. # define PACR 0xa4050100
  62. # define PBCR 0xa4050102
  63. # define SCSCR_INIT(port) 0x3B
  64. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  65. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  66. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  67. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  68. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  69. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  70. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  71. # define PADR 0xA4050120
  72. # define PSDR 0xA405013e
  73. # define PWDR 0xA4050166
  74. # define PSCR 0xA405011E
  75. # define SCIF_ORER 0x0001 /* overrun error bit */
  76. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  77. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  78. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  79. # define SCSPTR0 SCPDR0
  80. # define SCIF_ORER 0x0001 /* overrun error bit */
  81. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  82. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  83. # define SCSPTR0 0xa4050160
  84. # define SCSPTR1 0xa405013e
  85. # define SCSPTR2 0xa4050160
  86. # define SCSPTR3 0xa405013e
  87. # define SCSPTR4 0xa4050128
  88. # define SCSPTR5 0xa4050128
  89. # define SCIF_ORER 0x0001 /* overrun error bit */
  90. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  91. #elif defined(CONFIG_CPU_SUBTYPE_SH7724)
  92. # define SCIF_ORER 0x0001 /* overrun error bit */
  93. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  94. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  95. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  96. # define SCIF_ORER 0x0001 /* overrun error bit */
  97. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  98. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  99. # define SCIF_BASE_ADDR 0x01030000
  100. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  101. # define SCIF_PTR2_OFFS 0x0000020
  102. # define SCIF_LSR2_OFFS 0x0000024
  103. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  104. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  105. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
  106. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  107. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  108. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  109. #elif defined(CONFIG_H8S2678)
  110. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  111. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  112. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  113. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  114. # define SCSPTR1 0xffe08024 /* 16 bit SCIF */
  115. # define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
  116. # define SCIF_ORER 0x0001 /* overrun error bit */
  117. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  118. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  119. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  120. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  121. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  122. # define SCIF_ORER 0x0001 /* overrun error bit */
  123. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  124. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  125. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  126. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  127. # define SCIF_ORER 0x0001 /* Overrun error bit */
  128. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  129. #elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  130. defined(CONFIG_CPU_SUBTYPE_SH7786)
  131. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  132. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  133. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  134. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  135. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  136. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  137. # define SCIF_ORER 0x0001 /* Overrun error bit */
  138. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  139. #elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
  140. defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  141. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  142. defined(CONFIG_CPU_SUBTYPE_SH7263)
  143. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  144. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  145. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  146. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  147. # if defined(CONFIG_CPU_SUBTYPE_SH7201)
  148. # define SCSPTR4 0xfffeA020 /* 16 bit SCIF */
  149. # define SCSPTR5 0xfffeA820 /* 16 bit SCIF */
  150. # define SCSPTR6 0xfffeB020 /* 16 bit SCIF */
  151. # define SCSPTR7 0xfffeB820 /* 16 bit SCIF */
  152. # endif
  153. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  154. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  155. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  156. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  157. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  158. # define SCIF_ORER 0x0001 /* overrun error bit */
  159. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  160. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  161. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  162. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  163. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  164. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  165. # define SCIF_ORER 0x0001 /* Overrun error bit */
  166. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  167. #else
  168. # error CPU subtype not defined
  169. #endif
  170. /* SCSCR */
  171. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  172. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  173. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  174. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  175. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  176. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  177. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  178. defined(CONFIG_CPU_SUBTYPE_SH7722) || \
  179. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  180. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  181. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  182. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  183. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  184. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  185. defined(CONFIG_CPU_SUBTYPE_SH7786) || \
  186. defined(CONFIG_CPU_SUBTYPE_SHX3)
  187. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  188. #else
  189. #define SCI_CTRL_FLAGS_REIE 0
  190. #endif
  191. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  192. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  193. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  194. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  195. /* SCxSR SCI */
  196. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  197. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  198. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  199. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  200. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  201. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  202. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  203. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  204. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  205. /* SCxSR SCIF */
  206. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  207. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  208. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  209. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  210. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  211. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  212. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  213. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  214. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  215. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  216. defined(CONFIG_CPU_SUBTYPE_SH7721)
  217. # define SCIF_ORER 0x0200
  218. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  219. # define SCIF_RFDC_MASK 0x007f
  220. # define SCIF_TXROOM_MAX 64
  221. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  222. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
  223. # define SCIF_RFDC_MASK 0x007f
  224. # define SCIF_TXROOM_MAX 64
  225. /* SH7763 SCIF2 support */
  226. # define SCIF2_RFDC_MASK 0x001f
  227. # define SCIF2_TXROOM_MAX 16
  228. #else
  229. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  230. # define SCIF_RFDC_MASK 0x001f
  231. # define SCIF_TXROOM_MAX 16
  232. #endif
  233. #ifndef SCIF_ORER
  234. #define SCIF_ORER 0x0000
  235. #endif
  236. #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  237. #define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  238. #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  239. #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  240. #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  241. #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  242. #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  243. #define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
  244. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  245. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  246. defined(CONFIG_CPU_SUBTYPE_SH7721)
  247. # define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
  248. # define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
  249. # define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
  250. # define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
  251. #else
  252. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  253. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  254. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  255. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  256. #endif
  257. /* SCFCR */
  258. #define SCFCR_RFRST 0x0002
  259. #define SCFCR_TFRST 0x0004
  260. #define SCFCR_TCRST 0x4000
  261. #define SCFCR_MCE 0x0008
  262. #define SCI_MAJOR 204
  263. #define SCI_MINOR_START 8
  264. /* Generic serial flags */
  265. #define SCI_RX_THROTTLE 0x0000001
  266. #define SCI_MAGIC 0xbabeface
  267. /*
  268. * Events are used to schedule things to happen at timer-interrupt
  269. * time, instead of at rs interrupt time.
  270. */
  271. #define SCI_EVENT_WRITE_WAKEUP 0
  272. #define SCI_IN(size, offset) \
  273. if ((size) == 8) { \
  274. return ioread8(port->membase + (offset)); \
  275. } else { \
  276. return ioread16(port->membase + (offset)); \
  277. }
  278. #define SCI_OUT(size, offset, value) \
  279. if ((size) == 8) { \
  280. iowrite8(value, port->membase + (offset)); \
  281. } else if ((size) == 16) { \
  282. iowrite16(value, port->membase + (offset)); \
  283. }
  284. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  285. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  286. { \
  287. if (port->type == PORT_SCIF) { \
  288. SCI_IN(scif_size, scif_offset) \
  289. } else { /* PORT_SCI or PORT_SCIFA */ \
  290. SCI_IN(sci_size, sci_offset); \
  291. } \
  292. } \
  293. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  294. { \
  295. if (port->type == PORT_SCIF) { \
  296. SCI_OUT(scif_size, scif_offset, value) \
  297. } else { /* PORT_SCI or PORT_SCIFA */ \
  298. SCI_OUT(sci_size, sci_offset, value); \
  299. } \
  300. }
  301. #ifdef CONFIG_H8300
  302. /* h8300 don't have SCIF */
  303. #define CPU_SCIF_FNS(name) \
  304. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  305. { \
  306. return 0; \
  307. } \
  308. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  309. { \
  310. }
  311. #else
  312. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  313. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  314. { \
  315. SCI_IN(scif_size, scif_offset); \
  316. } \
  317. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  318. { \
  319. SCI_OUT(scif_size, scif_offset, value); \
  320. }
  321. #endif
  322. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  323. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  324. { \
  325. SCI_IN(sci_size, sci_offset); \
  326. } \
  327. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  328. { \
  329. SCI_OUT(sci_size, sci_offset, value); \
  330. }
  331. #ifdef CONFIG_CPU_SH3
  332. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  333. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  334. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  335. h8_sci_offset, h8_sci_size) \
  336. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  337. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  338. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  339. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  340. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  341. defined(CONFIG_CPU_SUBTYPE_SH7721)
  342. #define SCIF_FNS(name, scif_offset, scif_size) \
  343. CPU_SCIF_FNS(name, scif_offset, scif_size)
  344. #else
  345. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  346. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  347. h8_sci_offset, h8_sci_size) \
  348. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  349. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  350. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  351. #endif
  352. #elif defined(__H8300H__) || defined(__H8300S__)
  353. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  354. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  355. h8_sci_offset, h8_sci_size) \
  356. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  357. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  358. CPU_SCIF_FNS(name)
  359. #elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
  360. defined(CONFIG_CPU_SUBTYPE_SH7724)
  361. #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
  362. CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
  363. #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
  364. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  365. #else
  366. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  367. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  368. h8_sci_offset, h8_sci_size) \
  369. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  370. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  371. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  372. #endif
  373. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  374. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  375. defined(CONFIG_CPU_SUBTYPE_SH7721)
  376. SCIF_FNS(SCSMR, 0x00, 16)
  377. SCIF_FNS(SCBRR, 0x04, 8)
  378. SCIF_FNS(SCSCR, 0x08, 16)
  379. SCIF_FNS(SCTDSR, 0x0c, 8)
  380. SCIF_FNS(SCFER, 0x10, 16)
  381. SCIF_FNS(SCxSR, 0x14, 16)
  382. SCIF_FNS(SCFCR, 0x18, 16)
  383. SCIF_FNS(SCFDR, 0x1c, 16)
  384. SCIF_FNS(SCxTDR, 0x20, 8)
  385. SCIF_FNS(SCxRDR, 0x24, 8)
  386. SCIF_FNS(SCLSR, 0x24, 16)
  387. #elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
  388. defined(CONFIG_CPU_SUBTYPE_SH7724)
  389. SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
  390. SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
  391. SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
  392. SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
  393. SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
  394. SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
  395. SCIx_FNS(SCSPTR, 0, 0, 0, 0)
  396. SCIF_FNS(SCTDSR, 0x0c, 8)
  397. SCIF_FNS(SCFER, 0x10, 16)
  398. SCIF_FNS(SCFCR, 0x18, 16)
  399. SCIF_FNS(SCFDR, 0x1c, 16)
  400. SCIF_FNS(SCLSR, 0x24, 16)
  401. #else
  402. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  403. /* name off sz off sz off sz off sz off sz*/
  404. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  405. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  406. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  407. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  408. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  409. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  410. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  411. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  412. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  413. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  414. defined(CONFIG_CPU_SUBTYPE_SH7786)
  415. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  416. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  417. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  418. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  419. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  420. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  421. SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
  422. SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
  423. SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
  424. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  425. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  426. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  427. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  428. #else
  429. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  430. #if defined(CONFIG_CPU_SUBTYPE_SH7722)
  431. SCIF_FNS(SCSPTR, 0, 0, 0, 0)
  432. #else
  433. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  434. #endif
  435. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  436. #endif
  437. #endif
  438. #define sci_in(port, reg) sci_##reg##_in(port)
  439. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  440. /* H8/300 series SCI pins assignment */
  441. #if defined(__H8300H__) || defined(__H8300S__)
  442. static const struct __attribute__((packed)) {
  443. int port; /* GPIO port no */
  444. unsigned short rx,tx; /* GPIO bit no */
  445. } h8300_sci_pins[] = {
  446. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  447. { /* SCI0 */
  448. .port = H8300_GPIO_P9,
  449. .rx = H8300_GPIO_B2,
  450. .tx = H8300_GPIO_B0,
  451. },
  452. { /* SCI1 */
  453. .port = H8300_GPIO_P9,
  454. .rx = H8300_GPIO_B3,
  455. .tx = H8300_GPIO_B1,
  456. },
  457. { /* SCI2 */
  458. .port = H8300_GPIO_PB,
  459. .rx = H8300_GPIO_B7,
  460. .tx = H8300_GPIO_B6,
  461. }
  462. #elif defined(CONFIG_H8S2678)
  463. { /* SCI0 */
  464. .port = H8300_GPIO_P3,
  465. .rx = H8300_GPIO_B2,
  466. .tx = H8300_GPIO_B0,
  467. },
  468. { /* SCI1 */
  469. .port = H8300_GPIO_P3,
  470. .rx = H8300_GPIO_B3,
  471. .tx = H8300_GPIO_B1,
  472. },
  473. { /* SCI2 */
  474. .port = H8300_GPIO_P5,
  475. .rx = H8300_GPIO_B1,
  476. .tx = H8300_GPIO_B0,
  477. }
  478. #endif
  479. };
  480. #endif
  481. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  482. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  483. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  484. defined(CONFIG_CPU_SUBTYPE_SH7709)
  485. static inline int sci_rxd_in(struct uart_port *port)
  486. {
  487. if (port->mapbase == 0xfffffe80)
  488. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  489. if (port->mapbase == 0xa4000150)
  490. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  491. if (port->mapbase == 0xa4000140)
  492. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  493. return 1;
  494. }
  495. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  496. static inline int sci_rxd_in(struct uart_port *port)
  497. {
  498. if (port->mapbase == SCIF0)
  499. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  500. if (port->mapbase == SCIF2)
  501. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  502. return 1;
  503. }
  504. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  505. static inline int sci_rxd_in(struct uart_port *port)
  506. {
  507. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  508. }
  509. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  510. defined(CONFIG_CPU_SUBTYPE_SH7721)
  511. static inline int sci_rxd_in(struct uart_port *port)
  512. {
  513. if (port->mapbase == 0xa4430000)
  514. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  515. else if (port->mapbase == 0xa4438000)
  516. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  517. return 1;
  518. }
  519. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  520. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  521. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  522. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  523. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  524. defined(CONFIG_CPU_SUBTYPE_SH7091)
  525. static inline int sci_rxd_in(struct uart_port *port)
  526. {
  527. if (port->mapbase == 0xffe00000)
  528. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  529. if (port->mapbase == 0xffe80000)
  530. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  531. return 1;
  532. }
  533. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  534. static inline int sci_rxd_in(struct uart_port *port)
  535. {
  536. if (port->mapbase == 0xffe80000)
  537. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  538. return 1;
  539. }
  540. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  541. static inline int sci_rxd_in(struct uart_port *port)
  542. {
  543. if (port->mapbase == 0xfe600000)
  544. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  545. if (port->mapbase == 0xfe610000)
  546. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  547. if (port->mapbase == 0xfe620000)
  548. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  549. return 1;
  550. }
  551. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  552. static inline int sci_rxd_in(struct uart_port *port)
  553. {
  554. if (port->mapbase == 0xffe00000)
  555. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  556. if (port->mapbase == 0xffe10000)
  557. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  558. if (port->mapbase == 0xffe20000)
  559. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  560. if (port->mapbase == 0xffe30000)
  561. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  562. return 1;
  563. }
  564. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  565. static inline int sci_rxd_in(struct uart_port *port)
  566. {
  567. if (port->mapbase == 0xffe00000)
  568. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  569. return 1;
  570. }
  571. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  572. static inline int sci_rxd_in(struct uart_port *port)
  573. {
  574. if (port->mapbase == 0xffe00000)
  575. return ctrl_inb(PSDR) & 0x02 ? 1 : 0; /* SCIF0 */
  576. if (port->mapbase == 0xffe10000)
  577. return ctrl_inb(PADR) & 0x40 ? 1 : 0; /* SCIF1 */
  578. if (port->mapbase == 0xffe20000)
  579. return ctrl_inb(PWDR) & 0x04 ? 1 : 0; /* SCIF2 */
  580. return 1;
  581. }
  582. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  583. static inline int sci_rxd_in(struct uart_port *port)
  584. {
  585. if (port->mapbase == 0xffe00000)
  586. return ctrl_inb(SCSPTR0) & 0x0008 ? 1 : 0; /* SCIF0 */
  587. if (port->mapbase == 0xffe10000)
  588. return ctrl_inb(SCSPTR1) & 0x0020 ? 1 : 0; /* SCIF1 */
  589. if (port->mapbase == 0xffe20000)
  590. return ctrl_inb(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF2 */
  591. if (port->mapbase == 0xa4e30000)
  592. return ctrl_inb(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF3 */
  593. if (port->mapbase == 0xa4e40000)
  594. return ctrl_inb(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF4 */
  595. if (port->mapbase == 0xa4e50000)
  596. return ctrl_inb(SCSPTR5) & 0x0008 ? 1 : 0; /* SCIF5 */
  597. return 1;
  598. }
  599. #elif defined(CONFIG_CPU_SUBTYPE_SH7724)
  600. # define SCFSR 0x0010
  601. # define SCASSR 0x0014
  602. static inline int sci_rxd_in(struct uart_port *port)
  603. {
  604. if (port->type == PORT_SCIF)
  605. return ctrl_inw((port->mapbase + SCFSR)) & SCIF_BRK ? 1 : 0;
  606. if (port->type == PORT_SCIFA)
  607. return ctrl_inw((port->mapbase + SCASSR)) & SCIF_BRK ? 1 : 0;
  608. return 1;
  609. }
  610. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  611. static inline int sci_rxd_in(struct uart_port *port)
  612. {
  613. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  614. }
  615. #elif defined(__H8300H__) || defined(__H8300S__)
  616. static inline int sci_rxd_in(struct uart_port *port)
  617. {
  618. int ch = (port->mapbase - SMR0) >> 3;
  619. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  620. }
  621. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  622. static inline int sci_rxd_in(struct uart_port *port)
  623. {
  624. if (port->mapbase == 0xffe00000)
  625. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  626. if (port->mapbase == 0xffe08000)
  627. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  628. if (port->mapbase == 0xffe10000)
  629. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF/IRDA */
  630. return 1;
  631. }
  632. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  633. static inline int sci_rxd_in(struct uart_port *port)
  634. {
  635. if (port->mapbase == 0xff923000)
  636. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  637. if (port->mapbase == 0xff924000)
  638. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  639. if (port->mapbase == 0xff925000)
  640. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  641. return 1;
  642. }
  643. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  644. static inline int sci_rxd_in(struct uart_port *port)
  645. {
  646. if (port->mapbase == 0xffe00000)
  647. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  648. if (port->mapbase == 0xffe10000)
  649. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  650. return 1;
  651. }
  652. #elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  653. defined(CONFIG_CPU_SUBTYPE_SH7786)
  654. static inline int sci_rxd_in(struct uart_port *port)
  655. {
  656. if (port->mapbase == 0xffea0000)
  657. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  658. if (port->mapbase == 0xffeb0000)
  659. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  660. if (port->mapbase == 0xffec0000)
  661. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  662. if (port->mapbase == 0xffed0000)
  663. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  664. if (port->mapbase == 0xffee0000)
  665. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  666. if (port->mapbase == 0xffef0000)
  667. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  668. return 1;
  669. }
  670. #elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
  671. defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  672. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  673. defined(CONFIG_CPU_SUBTYPE_SH7263)
  674. static inline int sci_rxd_in(struct uart_port *port)
  675. {
  676. if (port->mapbase == 0xfffe8000)
  677. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  678. if (port->mapbase == 0xfffe8800)
  679. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  680. if (port->mapbase == 0xfffe9000)
  681. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  682. if (port->mapbase == 0xfffe9800)
  683. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  684. #if defined(CONFIG_CPU_SUBTYPE_SH7201)
  685. if (port->mapbase == 0xfffeA000)
  686. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  687. if (port->mapbase == 0xfffeA800)
  688. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  689. if (port->mapbase == 0xfffeB000)
  690. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  691. if (port->mapbase == 0xfffeB800)
  692. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  693. #endif
  694. return 1;
  695. }
  696. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  697. static inline int sci_rxd_in(struct uart_port *port)
  698. {
  699. if (port->mapbase == 0xf8400000)
  700. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  701. if (port->mapbase == 0xf8410000)
  702. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  703. if (port->mapbase == 0xf8420000)
  704. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  705. return 1;
  706. }
  707. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  708. static inline int sci_rxd_in(struct uart_port *port)
  709. {
  710. if (port->mapbase == 0xffc30000)
  711. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  712. if (port->mapbase == 0xffc40000)
  713. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  714. if (port->mapbase == 0xffc50000)
  715. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  716. if (port->mapbase == 0xffc60000)
  717. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  718. return 1;
  719. }
  720. #endif
  721. /*
  722. * Values for the BitRate Register (SCBRR)
  723. *
  724. * The values are actually divisors for a frequency which can
  725. * be internal to the SH3 (14.7456MHz) or derived from an external
  726. * clock source. This driver assumes the internal clock is used;
  727. * to support using an external clock source, config options or
  728. * possibly command-line options would need to be added.
  729. *
  730. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  731. * the SCSMR register would also need to be set to non-zero values.
  732. *
  733. * -- Greg Banks 27Feb2000
  734. *
  735. * Answer: The SCBRR register is only eight bits, and the value in
  736. * it gets larger with lower baud rates. At around 2400 (depending on
  737. * the peripherial module clock) you run out of bits. However the
  738. * lower two bits of SCSMR allow the module clock to be divided down,
  739. * scaling the value which is needed in SCBRR.
  740. *
  741. * -- Stuart Menefy - 23 May 2000
  742. *
  743. * I meant, why would anyone bother with bitrates below 2400.
  744. *
  745. * -- Greg Banks - 7Jul2000
  746. *
  747. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  748. * tape reader as a console!
  749. *
  750. * -- Mitch Davis - 15 Jul 2000
  751. */
  752. #if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  753. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  754. defined(CONFIG_CPU_SUBTYPE_SH7786)
  755. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  756. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  757. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  758. defined(CONFIG_CPU_SUBTYPE_SH7721)
  759. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  760. #elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
  761. defined(CONFIG_CPU_SUBTYPE_SH7724)
  762. static inline int scbrr_calc(struct uart_port *port, int bps, int clk)
  763. {
  764. if (port->type == PORT_SCIF)
  765. return (clk+16*bps)/(32*bps)-1;
  766. else
  767. return ((clk*2)+16*bps)/(16*bps)-1;
  768. }
  769. #define SCBRR_VALUE(bps, clk) scbrr_calc(port, bps, clk)
  770. #elif defined(__H8300H__) || defined(__H8300S__)
  771. #define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
  772. #else /* Generic SH */
  773. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  774. #endif