s3c2440.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /* linux/drivers/serial/s3c2440.c
  2. *
  3. * Driver for Samsung S3C2440 and S3C2442 SoC onboard UARTs.
  4. *
  5. * Ben Dooks, Copyright (c) 2003-2005,2008 Simtec Electronics
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/ioport.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial_core.h>
  18. #include <linux/serial.h>
  19. #include <asm/irq.h>
  20. #include <mach/hardware.h>
  21. #include <plat/regs-serial.h>
  22. #include <mach/regs-gpio.h>
  23. #include "samsung.h"
  24. static int s3c2440_serial_setsource(struct uart_port *port,
  25. struct s3c24xx_uart_clksrc *clk)
  26. {
  27. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  28. /* todo - proper fclk<>nonfclk switch. */
  29. ucon &= ~S3C2440_UCON_CLKMASK;
  30. if (strcmp(clk->name, "uclk") == 0)
  31. ucon |= S3C2440_UCON_UCLK;
  32. else if (strcmp(clk->name, "pclk") == 0)
  33. ucon |= S3C2440_UCON_PCLK;
  34. else if (strcmp(clk->name, "fclk") == 0)
  35. ucon |= S3C2440_UCON_FCLK;
  36. else {
  37. printk(KERN_ERR "unknown clock source %s\n", clk->name);
  38. return -EINVAL;
  39. }
  40. wr_regl(port, S3C2410_UCON, ucon);
  41. return 0;
  42. }
  43. static int s3c2440_serial_getsource(struct uart_port *port,
  44. struct s3c24xx_uart_clksrc *clk)
  45. {
  46. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  47. unsigned long ucon0, ucon1, ucon2;
  48. switch (ucon & S3C2440_UCON_CLKMASK) {
  49. case S3C2440_UCON_UCLK:
  50. clk->divisor = 1;
  51. clk->name = "uclk";
  52. break;
  53. case S3C2440_UCON_PCLK:
  54. case S3C2440_UCON_PCLK2:
  55. clk->divisor = 1;
  56. clk->name = "pclk";
  57. break;
  58. case S3C2440_UCON_FCLK:
  59. /* the fun of calculating the uart divisors on
  60. * the s3c2440 */
  61. ucon0 = __raw_readl(S3C24XX_VA_UART0 + S3C2410_UCON);
  62. ucon1 = __raw_readl(S3C24XX_VA_UART1 + S3C2410_UCON);
  63. ucon2 = __raw_readl(S3C24XX_VA_UART2 + S3C2410_UCON);
  64. printk("ucons: %08lx, %08lx, %08lx\n", ucon0, ucon1, ucon2);
  65. ucon0 &= S3C2440_UCON0_DIVMASK;
  66. ucon1 &= S3C2440_UCON1_DIVMASK;
  67. ucon2 &= S3C2440_UCON2_DIVMASK;
  68. if (ucon0 != 0) {
  69. clk->divisor = ucon0 >> S3C2440_UCON_DIVSHIFT;
  70. clk->divisor += 6;
  71. } else if (ucon1 != 0) {
  72. clk->divisor = ucon1 >> S3C2440_UCON_DIVSHIFT;
  73. clk->divisor += 21;
  74. } else if (ucon2 != 0) {
  75. clk->divisor = ucon2 >> S3C2440_UCON_DIVSHIFT;
  76. clk->divisor += 36;
  77. } else {
  78. /* manual calims 44, seems to be 9 */
  79. clk->divisor = 9;
  80. }
  81. clk->name = "fclk";
  82. break;
  83. }
  84. return 0;
  85. }
  86. static int s3c2440_serial_resetport(struct uart_port *port,
  87. struct s3c2410_uartcfg *cfg)
  88. {
  89. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  90. dbg("s3c2440_serial_resetport: port=%p (%08lx), cfg=%p\n",
  91. port, port->mapbase, cfg);
  92. /* ensure we don't change the clock settings... */
  93. ucon &= (S3C2440_UCON0_DIVMASK | (3<<10));
  94. wr_regl(port, S3C2410_UCON, ucon | cfg->ucon);
  95. wr_regl(port, S3C2410_ULCON, cfg->ulcon);
  96. /* reset both fifos */
  97. wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH);
  98. wr_regl(port, S3C2410_UFCON, cfg->ufcon);
  99. return 0;
  100. }
  101. static struct s3c24xx_uart_info s3c2440_uart_inf = {
  102. .name = "Samsung S3C2440 UART",
  103. .type = PORT_S3C2440,
  104. .fifosize = 64,
  105. .rx_fifomask = S3C2440_UFSTAT_RXMASK,
  106. .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
  107. .rx_fifofull = S3C2440_UFSTAT_RXFULL,
  108. .tx_fifofull = S3C2440_UFSTAT_TXFULL,
  109. .tx_fifomask = S3C2440_UFSTAT_TXMASK,
  110. .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
  111. .get_clksrc = s3c2440_serial_getsource,
  112. .set_clksrc = s3c2440_serial_setsource,
  113. .reset_port = s3c2440_serial_resetport,
  114. };
  115. /* device management */
  116. static int s3c2440_serial_probe(struct platform_device *dev)
  117. {
  118. dbg("s3c2440_serial_probe: dev=%p\n", dev);
  119. return s3c24xx_serial_probe(dev, &s3c2440_uart_inf);
  120. }
  121. static struct platform_driver s3c2440_serial_drv = {
  122. .probe = s3c2440_serial_probe,
  123. .remove = __devexit_p(s3c24xx_serial_remove),
  124. .driver = {
  125. .name = "s3c2440-uart",
  126. .owner = THIS_MODULE,
  127. },
  128. };
  129. s3c24xx_console_init(&s3c2440_serial_drv, &s3c2440_uart_inf);
  130. static int __init s3c2440_serial_init(void)
  131. {
  132. return s3c24xx_serial_init(&s3c2440_serial_drv, &s3c2440_uart_inf);
  133. }
  134. static void __exit s3c2440_serial_exit(void)
  135. {
  136. platform_driver_unregister(&s3c2440_serial_drv);
  137. }
  138. module_init(s3c2440_serial_init);
  139. module_exit(s3c2440_serial_exit);
  140. MODULE_DESCRIPTION("Samsung S3C2440,S3C2442 SoC Serial port driver");
  141. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
  142. MODULE_LICENSE("GPL v2");
  143. MODULE_ALIAS("platform:s3c2440-uart");