msm_serial.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771
  1. /*
  2. * drivers/serial/msm_serial.c - driver for msm7k serial device and console
  3. *
  4. * Copyright (C) 2007 Google, Inc.
  5. * Author: Robert Love <rlove@google.com>
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  17. # define SUPPORT_SYSRQ
  18. #endif
  19. #include <linux/hrtimer.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/ioport.h>
  23. #include <linux/irq.h>
  24. #include <linux/init.h>
  25. #include <linux/console.h>
  26. #include <linux/tty.h>
  27. #include <linux/tty_flip.h>
  28. #include <linux/serial_core.h>
  29. #include <linux/serial.h>
  30. #include <linux/clk.h>
  31. #include <linux/platform_device.h>
  32. #include "msm_serial.h"
  33. struct msm_port {
  34. struct uart_port uart;
  35. char name[16];
  36. struct clk *clk;
  37. unsigned int imr;
  38. };
  39. #define UART_TO_MSM(uart_port) ((struct msm_port *) uart_port)
  40. static inline void msm_write(struct uart_port *port, unsigned int val,
  41. unsigned int off)
  42. {
  43. __raw_writel(val, port->membase + off);
  44. }
  45. static inline unsigned int msm_read(struct uart_port *port, unsigned int off)
  46. {
  47. return __raw_readl(port->membase + off);
  48. }
  49. static void msm_stop_tx(struct uart_port *port)
  50. {
  51. struct msm_port *msm_port = UART_TO_MSM(port);
  52. msm_port->imr &= ~UART_IMR_TXLEV;
  53. msm_write(port, msm_port->imr, UART_IMR);
  54. }
  55. static void msm_start_tx(struct uart_port *port)
  56. {
  57. struct msm_port *msm_port = UART_TO_MSM(port);
  58. msm_port->imr |= UART_IMR_TXLEV;
  59. msm_write(port, msm_port->imr, UART_IMR);
  60. }
  61. static void msm_stop_rx(struct uart_port *port)
  62. {
  63. struct msm_port *msm_port = UART_TO_MSM(port);
  64. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  65. msm_write(port, msm_port->imr, UART_IMR);
  66. }
  67. static void msm_enable_ms(struct uart_port *port)
  68. {
  69. struct msm_port *msm_port = UART_TO_MSM(port);
  70. msm_port->imr |= UART_IMR_DELTA_CTS;
  71. msm_write(port, msm_port->imr, UART_IMR);
  72. }
  73. static void handle_rx(struct uart_port *port)
  74. {
  75. struct tty_struct *tty = port->info->port.tty;
  76. unsigned int sr;
  77. /*
  78. * Handle overrun. My understanding of the hardware is that overrun
  79. * is not tied to the RX buffer, so we handle the case out of band.
  80. */
  81. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  82. port->icount.overrun++;
  83. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  84. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  85. }
  86. /* and now the main RX loop */
  87. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  88. unsigned int c;
  89. char flag = TTY_NORMAL;
  90. c = msm_read(port, UART_RF);
  91. if (sr & UART_SR_RX_BREAK) {
  92. port->icount.brk++;
  93. if (uart_handle_break(port))
  94. continue;
  95. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  96. port->icount.frame++;
  97. } else {
  98. port->icount.rx++;
  99. }
  100. /* Mask conditions we're ignorning. */
  101. sr &= port->read_status_mask;
  102. if (sr & UART_SR_RX_BREAK) {
  103. flag = TTY_BREAK;
  104. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  105. flag = TTY_FRAME;
  106. }
  107. if (!uart_handle_sysrq_char(port, c))
  108. tty_insert_flip_char(tty, c, flag);
  109. }
  110. tty_flip_buffer_push(tty);
  111. }
  112. static void handle_tx(struct uart_port *port)
  113. {
  114. struct circ_buf *xmit = &port->info->xmit;
  115. struct msm_port *msm_port = UART_TO_MSM(port);
  116. int sent_tx;
  117. if (port->x_char) {
  118. msm_write(port, port->x_char, UART_TF);
  119. port->icount.tx++;
  120. port->x_char = 0;
  121. }
  122. while (msm_read(port, UART_SR) & UART_SR_TX_READY) {
  123. if (uart_circ_empty(xmit)) {
  124. /* disable tx interrupts */
  125. msm_port->imr &= ~UART_IMR_TXLEV;
  126. msm_write(port, msm_port->imr, UART_IMR);
  127. break;
  128. }
  129. msm_write(port, xmit->buf[xmit->tail], UART_TF);
  130. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  131. port->icount.tx++;
  132. sent_tx = 1;
  133. }
  134. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  135. uart_write_wakeup(port);
  136. }
  137. static void handle_delta_cts(struct uart_port *port)
  138. {
  139. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  140. port->icount.cts++;
  141. wake_up_interruptible(&port->info->delta_msr_wait);
  142. }
  143. static irqreturn_t msm_irq(int irq, void *dev_id)
  144. {
  145. struct uart_port *port = dev_id;
  146. struct msm_port *msm_port = UART_TO_MSM(port);
  147. unsigned int misr;
  148. spin_lock(&port->lock);
  149. misr = msm_read(port, UART_MISR);
  150. msm_write(port, 0, UART_IMR); /* disable interrupt */
  151. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE))
  152. handle_rx(port);
  153. if (misr & UART_IMR_TXLEV)
  154. handle_tx(port);
  155. if (misr & UART_IMR_DELTA_CTS)
  156. handle_delta_cts(port);
  157. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  158. spin_unlock(&port->lock);
  159. return IRQ_HANDLED;
  160. }
  161. static unsigned int msm_tx_empty(struct uart_port *port)
  162. {
  163. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  164. }
  165. static unsigned int msm_get_mctrl(struct uart_port *port)
  166. {
  167. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  168. }
  169. static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  170. {
  171. unsigned int mr;
  172. mr = msm_read(port, UART_MR1);
  173. if (!(mctrl & TIOCM_RTS)) {
  174. mr &= ~UART_MR1_RX_RDY_CTL;
  175. msm_write(port, mr, UART_MR1);
  176. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  177. } else {
  178. mr |= UART_MR1_RX_RDY_CTL;
  179. msm_write(port, mr, UART_MR1);
  180. }
  181. }
  182. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  183. {
  184. if (break_ctl)
  185. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  186. else
  187. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  188. }
  189. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud)
  190. {
  191. unsigned int baud_code, rxstale, watermark;
  192. switch (baud) {
  193. case 300:
  194. baud_code = UART_CSR_300;
  195. rxstale = 1;
  196. break;
  197. case 600:
  198. baud_code = UART_CSR_600;
  199. rxstale = 1;
  200. break;
  201. case 1200:
  202. baud_code = UART_CSR_1200;
  203. rxstale = 1;
  204. break;
  205. case 2400:
  206. baud_code = UART_CSR_2400;
  207. rxstale = 1;
  208. break;
  209. case 4800:
  210. baud_code = UART_CSR_4800;
  211. rxstale = 1;
  212. break;
  213. case 9600:
  214. baud_code = UART_CSR_9600;
  215. rxstale = 2;
  216. break;
  217. case 14400:
  218. baud_code = UART_CSR_14400;
  219. rxstale = 3;
  220. break;
  221. case 19200:
  222. baud_code = UART_CSR_19200;
  223. rxstale = 4;
  224. break;
  225. case 28800:
  226. baud_code = UART_CSR_28800;
  227. rxstale = 6;
  228. break;
  229. case 38400:
  230. baud_code = UART_CSR_38400;
  231. rxstale = 8;
  232. break;
  233. case 57600:
  234. baud_code = UART_CSR_57600;
  235. rxstale = 16;
  236. break;
  237. case 115200:
  238. default:
  239. baud_code = UART_CSR_115200;
  240. baud = 115200;
  241. rxstale = 31;
  242. break;
  243. }
  244. msm_write(port, baud_code, UART_CSR);
  245. /* RX stale watermark */
  246. watermark = UART_IPR_STALE_LSB & rxstale;
  247. watermark |= UART_IPR_RXSTALE_LAST;
  248. watermark |= UART_IPR_STALE_TIMEOUT_MSB & (rxstale << 2);
  249. msm_write(port, watermark, UART_IPR);
  250. /* set RX watermark */
  251. watermark = (port->fifosize * 3) / 4;
  252. msm_write(port, watermark, UART_RFWR);
  253. /* set TX watermark */
  254. msm_write(port, 10, UART_TFWR);
  255. return baud;
  256. }
  257. static void msm_reset(struct uart_port *port)
  258. {
  259. /* reset everything */
  260. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  261. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  262. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  263. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  264. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  265. msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
  266. }
  267. static void msm_init_clock(struct uart_port *port)
  268. {
  269. struct msm_port *msm_port = UART_TO_MSM(port);
  270. clk_enable(msm_port->clk);
  271. msm_write(port, 0xC0, UART_MREG);
  272. msm_write(port, 0xB2, UART_NREG);
  273. msm_write(port, 0x7D, UART_DREG);
  274. msm_write(port, 0x1C, UART_MNDREG);
  275. }
  276. static int msm_startup(struct uart_port *port)
  277. {
  278. struct msm_port *msm_port = UART_TO_MSM(port);
  279. unsigned int data, rfr_level;
  280. int ret;
  281. snprintf(msm_port->name, sizeof(msm_port->name),
  282. "msm_serial%d", port->line);
  283. ret = request_irq(port->irq, msm_irq, IRQF_TRIGGER_HIGH,
  284. msm_port->name, port);
  285. if (unlikely(ret))
  286. return ret;
  287. msm_init_clock(port);
  288. if (likely(port->fifosize > 12))
  289. rfr_level = port->fifosize - 12;
  290. else
  291. rfr_level = port->fifosize;
  292. /* set automatic RFR level */
  293. data = msm_read(port, UART_MR1);
  294. data &= ~UART_MR1_AUTO_RFR_LEVEL1;
  295. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  296. data |= UART_MR1_AUTO_RFR_LEVEL1 & (rfr_level << 2);
  297. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  298. msm_write(port, data, UART_MR1);
  299. /* make sure that RXSTALE count is non-zero */
  300. data = msm_read(port, UART_IPR);
  301. if (unlikely(!data)) {
  302. data |= UART_IPR_RXSTALE_LAST;
  303. data |= UART_IPR_STALE_LSB;
  304. msm_write(port, data, UART_IPR);
  305. }
  306. msm_reset(port);
  307. msm_write(port, 0x05, UART_CR); /* enable TX & RX */
  308. /* turn on RX and CTS interrupts */
  309. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  310. UART_IMR_CURRENT_CTS;
  311. msm_write(port, msm_port->imr, UART_IMR);
  312. return 0;
  313. }
  314. static void msm_shutdown(struct uart_port *port)
  315. {
  316. struct msm_port *msm_port = UART_TO_MSM(port);
  317. msm_port->imr = 0;
  318. msm_write(port, 0, UART_IMR); /* disable interrupts */
  319. clk_disable(msm_port->clk);
  320. free_irq(port->irq, port);
  321. }
  322. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  323. struct ktermios *old)
  324. {
  325. unsigned long flags;
  326. unsigned int baud, mr;
  327. spin_lock_irqsave(&port->lock, flags);
  328. /* calculate and set baud rate */
  329. baud = uart_get_baud_rate(port, termios, old, 300, 115200);
  330. baud = msm_set_baud_rate(port, baud);
  331. if (tty_termios_baud_rate(termios))
  332. tty_termios_encode_baud_rate(termios, baud, baud);
  333. /* calculate parity */
  334. mr = msm_read(port, UART_MR2);
  335. mr &= ~UART_MR2_PARITY_MODE;
  336. if (termios->c_cflag & PARENB) {
  337. if (termios->c_cflag & PARODD)
  338. mr |= UART_MR2_PARITY_MODE_ODD;
  339. else if (termios->c_cflag & CMSPAR)
  340. mr |= UART_MR2_PARITY_MODE_SPACE;
  341. else
  342. mr |= UART_MR2_PARITY_MODE_EVEN;
  343. }
  344. /* calculate bits per char */
  345. mr &= ~UART_MR2_BITS_PER_CHAR;
  346. switch (termios->c_cflag & CSIZE) {
  347. case CS5:
  348. mr |= UART_MR2_BITS_PER_CHAR_5;
  349. break;
  350. case CS6:
  351. mr |= UART_MR2_BITS_PER_CHAR_6;
  352. break;
  353. case CS7:
  354. mr |= UART_MR2_BITS_PER_CHAR_7;
  355. break;
  356. case CS8:
  357. default:
  358. mr |= UART_MR2_BITS_PER_CHAR_8;
  359. break;
  360. }
  361. /* calculate stop bits */
  362. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  363. if (termios->c_cflag & CSTOPB)
  364. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  365. else
  366. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  367. /* set parity, bits per char, and stop bit */
  368. msm_write(port, mr, UART_MR2);
  369. /* calculate and set hardware flow control */
  370. mr = msm_read(port, UART_MR1);
  371. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  372. if (termios->c_cflag & CRTSCTS) {
  373. mr |= UART_MR1_CTS_CTL;
  374. mr |= UART_MR1_RX_RDY_CTL;
  375. }
  376. msm_write(port, mr, UART_MR1);
  377. /* Configure status bits to ignore based on termio flags. */
  378. port->read_status_mask = 0;
  379. if (termios->c_iflag & INPCK)
  380. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  381. if (termios->c_iflag & (BRKINT | PARMRK))
  382. port->read_status_mask |= UART_SR_RX_BREAK;
  383. uart_update_timeout(port, termios->c_cflag, baud);
  384. spin_unlock_irqrestore(&port->lock, flags);
  385. }
  386. static const char *msm_type(struct uart_port *port)
  387. {
  388. return "MSM";
  389. }
  390. static void msm_release_port(struct uart_port *port)
  391. {
  392. struct platform_device *pdev = to_platform_device(port->dev);
  393. struct resource *resource;
  394. resource_size_t size;
  395. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  396. if (unlikely(!resource))
  397. return;
  398. size = resource->end - resource->start + 1;
  399. release_mem_region(port->mapbase, size);
  400. iounmap(port->membase);
  401. port->membase = NULL;
  402. }
  403. static int msm_request_port(struct uart_port *port)
  404. {
  405. struct platform_device *pdev = to_platform_device(port->dev);
  406. struct resource *resource;
  407. resource_size_t size;
  408. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  409. if (unlikely(!resource))
  410. return -ENXIO;
  411. size = resource->end - resource->start + 1;
  412. if (unlikely(!request_mem_region(port->mapbase, size, "msm_serial")))
  413. return -EBUSY;
  414. port->membase = ioremap(port->mapbase, size);
  415. if (!port->membase) {
  416. release_mem_region(port->mapbase, size);
  417. return -EBUSY;
  418. }
  419. return 0;
  420. }
  421. static void msm_config_port(struct uart_port *port, int flags)
  422. {
  423. if (flags & UART_CONFIG_TYPE) {
  424. port->type = PORT_MSM;
  425. msm_request_port(port);
  426. }
  427. }
  428. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  429. {
  430. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  431. return -EINVAL;
  432. if (unlikely(port->irq != ser->irq))
  433. return -EINVAL;
  434. return 0;
  435. }
  436. static void msm_power(struct uart_port *port, unsigned int state,
  437. unsigned int oldstate)
  438. {
  439. struct msm_port *msm_port = UART_TO_MSM(port);
  440. switch (state) {
  441. case 0:
  442. clk_enable(msm_port->clk);
  443. break;
  444. case 3:
  445. clk_disable(msm_port->clk);
  446. break;
  447. default:
  448. printk(KERN_ERR "msm_serial: Unknown PM state %d\n", state);
  449. }
  450. }
  451. static struct uart_ops msm_uart_pops = {
  452. .tx_empty = msm_tx_empty,
  453. .set_mctrl = msm_set_mctrl,
  454. .get_mctrl = msm_get_mctrl,
  455. .stop_tx = msm_stop_tx,
  456. .start_tx = msm_start_tx,
  457. .stop_rx = msm_stop_rx,
  458. .enable_ms = msm_enable_ms,
  459. .break_ctl = msm_break_ctl,
  460. .startup = msm_startup,
  461. .shutdown = msm_shutdown,
  462. .set_termios = msm_set_termios,
  463. .type = msm_type,
  464. .release_port = msm_release_port,
  465. .request_port = msm_request_port,
  466. .config_port = msm_config_port,
  467. .verify_port = msm_verify_port,
  468. .pm = msm_power,
  469. };
  470. static struct msm_port msm_uart_ports[] = {
  471. {
  472. .uart = {
  473. .iotype = UPIO_MEM,
  474. .ops = &msm_uart_pops,
  475. .flags = UPF_BOOT_AUTOCONF,
  476. .fifosize = 512,
  477. .line = 0,
  478. },
  479. },
  480. {
  481. .uart = {
  482. .iotype = UPIO_MEM,
  483. .ops = &msm_uart_pops,
  484. .flags = UPF_BOOT_AUTOCONF,
  485. .fifosize = 512,
  486. .line = 1,
  487. },
  488. },
  489. {
  490. .uart = {
  491. .iotype = UPIO_MEM,
  492. .ops = &msm_uart_pops,
  493. .flags = UPF_BOOT_AUTOCONF,
  494. .fifosize = 64,
  495. .line = 2,
  496. },
  497. },
  498. };
  499. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  500. static inline struct uart_port *get_port_from_line(unsigned int line)
  501. {
  502. return &msm_uart_ports[line].uart;
  503. }
  504. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  505. static void msm_console_putchar(struct uart_port *port, int c)
  506. {
  507. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  508. ;
  509. msm_write(port, c, UART_TF);
  510. }
  511. static void msm_console_write(struct console *co, const char *s,
  512. unsigned int count)
  513. {
  514. struct uart_port *port;
  515. struct msm_port *msm_port;
  516. BUG_ON(co->index < 0 || co->index >= UART_NR);
  517. port = get_port_from_line(co->index);
  518. msm_port = UART_TO_MSM(port);
  519. spin_lock(&port->lock);
  520. uart_console_write(port, s, count, msm_console_putchar);
  521. spin_unlock(&port->lock);
  522. }
  523. static int __init msm_console_setup(struct console *co, char *options)
  524. {
  525. struct uart_port *port;
  526. int baud, flow, bits, parity;
  527. if (unlikely(co->index >= UART_NR || co->index < 0))
  528. return -ENXIO;
  529. port = get_port_from_line(co->index);
  530. if (unlikely(!port->membase))
  531. return -ENXIO;
  532. port->cons = co;
  533. msm_init_clock(port);
  534. if (options)
  535. uart_parse_options(options, &baud, &parity, &bits, &flow);
  536. bits = 8;
  537. parity = 'n';
  538. flow = 'n';
  539. msm_write(port, UART_MR2_BITS_PER_CHAR_8 | UART_MR2_STOP_BIT_LEN_ONE,
  540. UART_MR2); /* 8N1 */
  541. if (baud < 300 || baud > 115200)
  542. baud = 115200;
  543. msm_set_baud_rate(port, baud);
  544. msm_reset(port);
  545. printk(KERN_INFO "msm_serial: console setup on port #%d\n", port->line);
  546. return uart_set_options(port, co, baud, parity, bits, flow);
  547. }
  548. static struct uart_driver msm_uart_driver;
  549. static struct console msm_console = {
  550. .name = "ttyMSM",
  551. .write = msm_console_write,
  552. .device = uart_console_device,
  553. .setup = msm_console_setup,
  554. .flags = CON_PRINTBUFFER,
  555. .index = -1,
  556. .data = &msm_uart_driver,
  557. };
  558. #define MSM_CONSOLE (&msm_console)
  559. #else
  560. #define MSM_CONSOLE NULL
  561. #endif
  562. static struct uart_driver msm_uart_driver = {
  563. .owner = THIS_MODULE,
  564. .driver_name = "msm_serial",
  565. .dev_name = "ttyMSM",
  566. .nr = UART_NR,
  567. .cons = MSM_CONSOLE,
  568. };
  569. static int __init msm_serial_probe(struct platform_device *pdev)
  570. {
  571. struct msm_port *msm_port;
  572. struct resource *resource;
  573. struct uart_port *port;
  574. if (unlikely(pdev->id < 0 || pdev->id >= UART_NR))
  575. return -ENXIO;
  576. printk(KERN_INFO "msm_serial: detected port #%d\n", pdev->id);
  577. port = get_port_from_line(pdev->id);
  578. port->dev = &pdev->dev;
  579. msm_port = UART_TO_MSM(port);
  580. msm_port->clk = clk_get(&pdev->dev, "uart_clk");
  581. if (unlikely(IS_ERR(msm_port->clk)))
  582. return PTR_ERR(msm_port->clk);
  583. port->uartclk = clk_get_rate(msm_port->clk);
  584. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  585. if (unlikely(!resource))
  586. return -ENXIO;
  587. port->mapbase = resource->start;
  588. port->irq = platform_get_irq(pdev, 0);
  589. if (unlikely(port->irq < 0))
  590. return -ENXIO;
  591. platform_set_drvdata(pdev, port);
  592. return uart_add_one_port(&msm_uart_driver, port);
  593. }
  594. static int __devexit msm_serial_remove(struct platform_device *pdev)
  595. {
  596. struct msm_port *msm_port = platform_get_drvdata(pdev);
  597. clk_put(msm_port->clk);
  598. return 0;
  599. }
  600. static struct platform_driver msm_platform_driver = {
  601. .remove = msm_serial_remove,
  602. .driver = {
  603. .name = "msm_serial",
  604. .owner = THIS_MODULE,
  605. },
  606. };
  607. static int __init msm_serial_init(void)
  608. {
  609. int ret;
  610. ret = uart_register_driver(&msm_uart_driver);
  611. if (unlikely(ret))
  612. return ret;
  613. ret = platform_driver_probe(&msm_platform_driver, msm_serial_probe);
  614. if (unlikely(ret))
  615. uart_unregister_driver(&msm_uart_driver);
  616. printk(KERN_INFO "msm_serial: driver initialized\n");
  617. return ret;
  618. }
  619. static void __exit msm_serial_exit(void)
  620. {
  621. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  622. unregister_console(&msm_console);
  623. #endif
  624. platform_driver_unregister(&msm_platform_driver);
  625. uart_unregister_driver(&msm_uart_driver);
  626. }
  627. module_init(msm_serial_init);
  628. module_exit(msm_serial_exit);
  629. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  630. MODULE_DESCRIPTION("Driver for msm7x serial device");
  631. MODULE_LICENSE("GPL");