mpsc.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157
  1. /*
  2. * Generic driver for the MPSC (UART mode) on Marvell parts (e.g., GT64240,
  3. * GT64260, MV64340, MV64360, GT96100, ... ).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * Based on an old MPSC driver that was in the linuxppc tree. It appears to
  8. * have been created by Chris Zankel (formerly of MontaVista) but there
  9. * is no proper Copyright so I'm not sure. Apparently, parts were also
  10. * taken from PPCBoot (now U-Boot). Also based on drivers/serial/8250.c
  11. * by Russell King.
  12. *
  13. * 2004 (c) MontaVista, Software, Inc. This file is licensed under
  14. * the terms of the GNU General Public License version 2. This program
  15. * is licensed "as is" without any warranty of any kind, whether express
  16. * or implied.
  17. */
  18. /*
  19. * The MPSC interface is much like a typical network controller's interface.
  20. * That is, you set up separate rings of descriptors for transmitting and
  21. * receiving data. There is also a pool of buffers with (one buffer per
  22. * descriptor) that incoming data are dma'd into or outgoing data are dma'd
  23. * out of.
  24. *
  25. * The MPSC requires two other controllers to be able to work. The Baud Rate
  26. * Generator (BRG) provides a clock at programmable frequencies which determines
  27. * the baud rate. The Serial DMA Controller (SDMA) takes incoming data from the
  28. * MPSC and DMA's it into memory or DMA's outgoing data and passes it to the
  29. * MPSC. It is actually the SDMA interrupt that the driver uses to keep the
  30. * transmit and receive "engines" going (i.e., indicate data has been
  31. * transmitted or received).
  32. *
  33. * NOTES:
  34. *
  35. * 1) Some chips have an erratum where several regs cannot be
  36. * read. To work around that, we keep a local copy of those regs in
  37. * 'mpsc_port_info'.
  38. *
  39. * 2) Some chips have an erratum where the ctlr will hang when the SDMA ctlr
  40. * accesses system mem with coherency enabled. For that reason, the driver
  41. * assumes that coherency for that ctlr has been disabled. This means
  42. * that when in a cache coherent system, the driver has to manually manage
  43. * the data cache on the areas that it touches because the dma_* macro are
  44. * basically no-ops.
  45. *
  46. * 3) There is an erratum (on PPC) where you can't use the instruction to do
  47. * a DMA_TO_DEVICE/cache clean so DMA_BIDIRECTIONAL/flushes are used in places
  48. * where a DMA_TO_DEVICE/clean would have [otherwise] sufficed.
  49. *
  50. * 4) AFAICT, hardware flow control isn't supported by the controller --MAG.
  51. */
  52. #if defined(CONFIG_SERIAL_MPSC_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  53. #define SUPPORT_SYSRQ
  54. #endif
  55. #include <linux/module.h>
  56. #include <linux/moduleparam.h>
  57. #include <linux/tty.h>
  58. #include <linux/tty_flip.h>
  59. #include <linux/ioport.h>
  60. #include <linux/init.h>
  61. #include <linux/console.h>
  62. #include <linux/sysrq.h>
  63. #include <linux/serial.h>
  64. #include <linux/serial_core.h>
  65. #include <linux/delay.h>
  66. #include <linux/device.h>
  67. #include <linux/dma-mapping.h>
  68. #include <linux/mv643xx.h>
  69. #include <linux/platform_device.h>
  70. #include <asm/io.h>
  71. #include <asm/irq.h>
  72. #define MPSC_NUM_CTLRS 2
  73. /*
  74. * Descriptors and buffers must be cache line aligned.
  75. * Buffers lengths must be multiple of cache line size.
  76. * Number of Tx & Rx descriptors must be powers of 2.
  77. */
  78. #define MPSC_RXR_ENTRIES 32
  79. #define MPSC_RXRE_SIZE dma_get_cache_alignment()
  80. #define MPSC_RXR_SIZE (MPSC_RXR_ENTRIES * MPSC_RXRE_SIZE)
  81. #define MPSC_RXBE_SIZE dma_get_cache_alignment()
  82. #define MPSC_RXB_SIZE (MPSC_RXR_ENTRIES * MPSC_RXBE_SIZE)
  83. #define MPSC_TXR_ENTRIES 32
  84. #define MPSC_TXRE_SIZE dma_get_cache_alignment()
  85. #define MPSC_TXR_SIZE (MPSC_TXR_ENTRIES * MPSC_TXRE_SIZE)
  86. #define MPSC_TXBE_SIZE dma_get_cache_alignment()
  87. #define MPSC_TXB_SIZE (MPSC_TXR_ENTRIES * MPSC_TXBE_SIZE)
  88. #define MPSC_DMA_ALLOC_SIZE (MPSC_RXR_SIZE + MPSC_RXB_SIZE + MPSC_TXR_SIZE \
  89. + MPSC_TXB_SIZE + dma_get_cache_alignment() /* for alignment */)
  90. /* Rx and Tx Ring entry descriptors -- assume entry size is <= cacheline size */
  91. struct mpsc_rx_desc {
  92. u16 bufsize;
  93. u16 bytecnt;
  94. u32 cmdstat;
  95. u32 link;
  96. u32 buf_ptr;
  97. } __attribute((packed));
  98. struct mpsc_tx_desc {
  99. u16 bytecnt;
  100. u16 shadow;
  101. u32 cmdstat;
  102. u32 link;
  103. u32 buf_ptr;
  104. } __attribute((packed));
  105. /*
  106. * Some regs that have the erratum that you can't read them are are shared
  107. * between the two MPSC controllers. This struct contains those shared regs.
  108. */
  109. struct mpsc_shared_regs {
  110. phys_addr_t mpsc_routing_base_p;
  111. phys_addr_t sdma_intr_base_p;
  112. void __iomem *mpsc_routing_base;
  113. void __iomem *sdma_intr_base;
  114. u32 MPSC_MRR_m;
  115. u32 MPSC_RCRR_m;
  116. u32 MPSC_TCRR_m;
  117. u32 SDMA_INTR_CAUSE_m;
  118. u32 SDMA_INTR_MASK_m;
  119. };
  120. /* The main driver data structure */
  121. struct mpsc_port_info {
  122. struct uart_port port; /* Overlay uart_port structure */
  123. /* Internal driver state for this ctlr */
  124. u8 ready;
  125. u8 rcv_data;
  126. tcflag_t c_iflag; /* save termios->c_iflag */
  127. tcflag_t c_cflag; /* save termios->c_cflag */
  128. /* Info passed in from platform */
  129. u8 mirror_regs; /* Need to mirror regs? */
  130. u8 cache_mgmt; /* Need manual cache mgmt? */
  131. u8 brg_can_tune; /* BRG has baud tuning? */
  132. u32 brg_clk_src;
  133. u16 mpsc_max_idle;
  134. int default_baud;
  135. int default_bits;
  136. int default_parity;
  137. int default_flow;
  138. /* Physical addresses of various blocks of registers (from platform) */
  139. phys_addr_t mpsc_base_p;
  140. phys_addr_t sdma_base_p;
  141. phys_addr_t brg_base_p;
  142. /* Virtual addresses of various blocks of registers (from platform) */
  143. void __iomem *mpsc_base;
  144. void __iomem *sdma_base;
  145. void __iomem *brg_base;
  146. /* Descriptor ring and buffer allocations */
  147. void *dma_region;
  148. dma_addr_t dma_region_p;
  149. dma_addr_t rxr; /* Rx descriptor ring */
  150. dma_addr_t rxr_p; /* Phys addr of rxr */
  151. u8 *rxb; /* Rx Ring I/O buf */
  152. u8 *rxb_p; /* Phys addr of rxb */
  153. u32 rxr_posn; /* First desc w/ Rx data */
  154. dma_addr_t txr; /* Tx descriptor ring */
  155. dma_addr_t txr_p; /* Phys addr of txr */
  156. u8 *txb; /* Tx Ring I/O buf */
  157. u8 *txb_p; /* Phys addr of txb */
  158. int txr_head; /* Where new data goes */
  159. int txr_tail; /* Where sent data comes off */
  160. spinlock_t tx_lock; /* transmit lock */
  161. /* Mirrored values of regs we can't read (if 'mirror_regs' set) */
  162. u32 MPSC_MPCR_m;
  163. u32 MPSC_CHR_1_m;
  164. u32 MPSC_CHR_2_m;
  165. u32 MPSC_CHR_10_m;
  166. u32 BRG_BCR_m;
  167. struct mpsc_shared_regs *shared_regs;
  168. };
  169. /* Hooks to platform-specific code */
  170. int mpsc_platform_register_driver(void);
  171. void mpsc_platform_unregister_driver(void);
  172. /* Hooks back in to mpsc common to be called by platform-specific code */
  173. struct mpsc_port_info *mpsc_device_probe(int index);
  174. struct mpsc_port_info *mpsc_device_remove(int index);
  175. /* Main MPSC Configuration Register Offsets */
  176. #define MPSC_MMCRL 0x0000
  177. #define MPSC_MMCRH 0x0004
  178. #define MPSC_MPCR 0x0008
  179. #define MPSC_CHR_1 0x000c
  180. #define MPSC_CHR_2 0x0010
  181. #define MPSC_CHR_3 0x0014
  182. #define MPSC_CHR_4 0x0018
  183. #define MPSC_CHR_5 0x001c
  184. #define MPSC_CHR_6 0x0020
  185. #define MPSC_CHR_7 0x0024
  186. #define MPSC_CHR_8 0x0028
  187. #define MPSC_CHR_9 0x002c
  188. #define MPSC_CHR_10 0x0030
  189. #define MPSC_CHR_11 0x0034
  190. #define MPSC_MPCR_FRZ (1 << 9)
  191. #define MPSC_MPCR_CL_5 0
  192. #define MPSC_MPCR_CL_6 1
  193. #define MPSC_MPCR_CL_7 2
  194. #define MPSC_MPCR_CL_8 3
  195. #define MPSC_MPCR_SBL_1 0
  196. #define MPSC_MPCR_SBL_2 1
  197. #define MPSC_CHR_2_TEV (1<<1)
  198. #define MPSC_CHR_2_TA (1<<7)
  199. #define MPSC_CHR_2_TTCS (1<<9)
  200. #define MPSC_CHR_2_REV (1<<17)
  201. #define MPSC_CHR_2_RA (1<<23)
  202. #define MPSC_CHR_2_CRD (1<<25)
  203. #define MPSC_CHR_2_EH (1<<31)
  204. #define MPSC_CHR_2_PAR_ODD 0
  205. #define MPSC_CHR_2_PAR_SPACE 1
  206. #define MPSC_CHR_2_PAR_EVEN 2
  207. #define MPSC_CHR_2_PAR_MARK 3
  208. /* MPSC Signal Routing */
  209. #define MPSC_MRR 0x0000
  210. #define MPSC_RCRR 0x0004
  211. #define MPSC_TCRR 0x0008
  212. /* Serial DMA Controller Interface Registers */
  213. #define SDMA_SDC 0x0000
  214. #define SDMA_SDCM 0x0008
  215. #define SDMA_RX_DESC 0x0800
  216. #define SDMA_RX_BUF_PTR 0x0808
  217. #define SDMA_SCRDP 0x0810
  218. #define SDMA_TX_DESC 0x0c00
  219. #define SDMA_SCTDP 0x0c10
  220. #define SDMA_SFTDP 0x0c14
  221. #define SDMA_DESC_CMDSTAT_PE (1<<0)
  222. #define SDMA_DESC_CMDSTAT_CDL (1<<1)
  223. #define SDMA_DESC_CMDSTAT_FR (1<<3)
  224. #define SDMA_DESC_CMDSTAT_OR (1<<6)
  225. #define SDMA_DESC_CMDSTAT_BR (1<<9)
  226. #define SDMA_DESC_CMDSTAT_MI (1<<10)
  227. #define SDMA_DESC_CMDSTAT_A (1<<11)
  228. #define SDMA_DESC_CMDSTAT_AM (1<<12)
  229. #define SDMA_DESC_CMDSTAT_CT (1<<13)
  230. #define SDMA_DESC_CMDSTAT_C (1<<14)
  231. #define SDMA_DESC_CMDSTAT_ES (1<<15)
  232. #define SDMA_DESC_CMDSTAT_L (1<<16)
  233. #define SDMA_DESC_CMDSTAT_F (1<<17)
  234. #define SDMA_DESC_CMDSTAT_P (1<<18)
  235. #define SDMA_DESC_CMDSTAT_EI (1<<23)
  236. #define SDMA_DESC_CMDSTAT_O (1<<31)
  237. #define SDMA_DESC_DFLT (SDMA_DESC_CMDSTAT_O \
  238. | SDMA_DESC_CMDSTAT_EI)
  239. #define SDMA_SDC_RFT (1<<0)
  240. #define SDMA_SDC_SFM (1<<1)
  241. #define SDMA_SDC_BLMR (1<<6)
  242. #define SDMA_SDC_BLMT (1<<7)
  243. #define SDMA_SDC_POVR (1<<8)
  244. #define SDMA_SDC_RIFB (1<<9)
  245. #define SDMA_SDCM_ERD (1<<7)
  246. #define SDMA_SDCM_AR (1<<15)
  247. #define SDMA_SDCM_STD (1<<16)
  248. #define SDMA_SDCM_TXD (1<<23)
  249. #define SDMA_SDCM_AT (1<<31)
  250. #define SDMA_0_CAUSE_RXBUF (1<<0)
  251. #define SDMA_0_CAUSE_RXERR (1<<1)
  252. #define SDMA_0_CAUSE_TXBUF (1<<2)
  253. #define SDMA_0_CAUSE_TXEND (1<<3)
  254. #define SDMA_1_CAUSE_RXBUF (1<<8)
  255. #define SDMA_1_CAUSE_RXERR (1<<9)
  256. #define SDMA_1_CAUSE_TXBUF (1<<10)
  257. #define SDMA_1_CAUSE_TXEND (1<<11)
  258. #define SDMA_CAUSE_RX_MASK (SDMA_0_CAUSE_RXBUF | SDMA_0_CAUSE_RXERR \
  259. | SDMA_1_CAUSE_RXBUF | SDMA_1_CAUSE_RXERR)
  260. #define SDMA_CAUSE_TX_MASK (SDMA_0_CAUSE_TXBUF | SDMA_0_CAUSE_TXEND \
  261. | SDMA_1_CAUSE_TXBUF | SDMA_1_CAUSE_TXEND)
  262. /* SDMA Interrupt registers */
  263. #define SDMA_INTR_CAUSE 0x0000
  264. #define SDMA_INTR_MASK 0x0080
  265. /* Baud Rate Generator Interface Registers */
  266. #define BRG_BCR 0x0000
  267. #define BRG_BTR 0x0004
  268. /*
  269. * Define how this driver is known to the outside (we've been assigned a
  270. * range on the "Low-density serial ports" major).
  271. */
  272. #define MPSC_MAJOR 204
  273. #define MPSC_MINOR_START 44
  274. #define MPSC_DRIVER_NAME "MPSC"
  275. #define MPSC_DEV_NAME "ttyMM"
  276. #define MPSC_VERSION "1.00"
  277. static struct mpsc_port_info mpsc_ports[MPSC_NUM_CTLRS];
  278. static struct mpsc_shared_regs mpsc_shared_regs;
  279. static struct uart_driver mpsc_reg;
  280. static void mpsc_start_rx(struct mpsc_port_info *pi);
  281. static void mpsc_free_ring_mem(struct mpsc_port_info *pi);
  282. static void mpsc_release_port(struct uart_port *port);
  283. /*
  284. ******************************************************************************
  285. *
  286. * Baud Rate Generator Routines (BRG)
  287. *
  288. ******************************************************************************
  289. */
  290. static void mpsc_brg_init(struct mpsc_port_info *pi, u32 clk_src)
  291. {
  292. u32 v;
  293. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  294. v = (v & ~(0xf << 18)) | ((clk_src & 0xf) << 18);
  295. if (pi->brg_can_tune)
  296. v &= ~(1 << 25);
  297. if (pi->mirror_regs)
  298. pi->BRG_BCR_m = v;
  299. writel(v, pi->brg_base + BRG_BCR);
  300. writel(readl(pi->brg_base + BRG_BTR) & 0xffff0000,
  301. pi->brg_base + BRG_BTR);
  302. }
  303. static void mpsc_brg_enable(struct mpsc_port_info *pi)
  304. {
  305. u32 v;
  306. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  307. v |= (1 << 16);
  308. if (pi->mirror_regs)
  309. pi->BRG_BCR_m = v;
  310. writel(v, pi->brg_base + BRG_BCR);
  311. }
  312. static void mpsc_brg_disable(struct mpsc_port_info *pi)
  313. {
  314. u32 v;
  315. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  316. v &= ~(1 << 16);
  317. if (pi->mirror_regs)
  318. pi->BRG_BCR_m = v;
  319. writel(v, pi->brg_base + BRG_BCR);
  320. }
  321. /*
  322. * To set the baud, we adjust the CDV field in the BRG_BCR reg.
  323. * From manual: Baud = clk / ((CDV+1)*2) ==> CDV = (clk / (baud*2)) - 1.
  324. * However, the input clock is divided by 16 in the MPSC b/c of how
  325. * 'MPSC_MMCRH' was set up so we have to divide the 'clk' used in our
  326. * calculation by 16 to account for that. So the real calculation
  327. * that accounts for the way the mpsc is set up is:
  328. * CDV = (clk / (baud*2*16)) - 1 ==> CDV = (clk / (baud << 5)) - 1.
  329. */
  330. static void mpsc_set_baudrate(struct mpsc_port_info *pi, u32 baud)
  331. {
  332. u32 cdv = (pi->port.uartclk / (baud << 5)) - 1;
  333. u32 v;
  334. mpsc_brg_disable(pi);
  335. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  336. v = (v & 0xffff0000) | (cdv & 0xffff);
  337. if (pi->mirror_regs)
  338. pi->BRG_BCR_m = v;
  339. writel(v, pi->brg_base + BRG_BCR);
  340. mpsc_brg_enable(pi);
  341. }
  342. /*
  343. ******************************************************************************
  344. *
  345. * Serial DMA Routines (SDMA)
  346. *
  347. ******************************************************************************
  348. */
  349. static void mpsc_sdma_burstsize(struct mpsc_port_info *pi, u32 burst_size)
  350. {
  351. u32 v;
  352. pr_debug("mpsc_sdma_burstsize[%d]: burst_size: %d\n",
  353. pi->port.line, burst_size);
  354. burst_size >>= 3; /* Divide by 8 b/c reg values are 8-byte chunks */
  355. if (burst_size < 2)
  356. v = 0x0; /* 1 64-bit word */
  357. else if (burst_size < 4)
  358. v = 0x1; /* 2 64-bit words */
  359. else if (burst_size < 8)
  360. v = 0x2; /* 4 64-bit words */
  361. else
  362. v = 0x3; /* 8 64-bit words */
  363. writel((readl(pi->sdma_base + SDMA_SDC) & (0x3 << 12)) | (v << 12),
  364. pi->sdma_base + SDMA_SDC);
  365. }
  366. static void mpsc_sdma_init(struct mpsc_port_info *pi, u32 burst_size)
  367. {
  368. pr_debug("mpsc_sdma_init[%d]: burst_size: %d\n", pi->port.line,
  369. burst_size);
  370. writel((readl(pi->sdma_base + SDMA_SDC) & 0x3ff) | 0x03f,
  371. pi->sdma_base + SDMA_SDC);
  372. mpsc_sdma_burstsize(pi, burst_size);
  373. }
  374. static u32 mpsc_sdma_intr_mask(struct mpsc_port_info *pi, u32 mask)
  375. {
  376. u32 old, v;
  377. pr_debug("mpsc_sdma_intr_mask[%d]: mask: 0x%x\n", pi->port.line, mask);
  378. old = v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m :
  379. readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  380. mask &= 0xf;
  381. if (pi->port.line)
  382. mask <<= 8;
  383. v &= ~mask;
  384. if (pi->mirror_regs)
  385. pi->shared_regs->SDMA_INTR_MASK_m = v;
  386. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  387. if (pi->port.line)
  388. old >>= 8;
  389. return old & 0xf;
  390. }
  391. static void mpsc_sdma_intr_unmask(struct mpsc_port_info *pi, u32 mask)
  392. {
  393. u32 v;
  394. pr_debug("mpsc_sdma_intr_unmask[%d]: mask: 0x%x\n", pi->port.line,mask);
  395. v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m
  396. : readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  397. mask &= 0xf;
  398. if (pi->port.line)
  399. mask <<= 8;
  400. v |= mask;
  401. if (pi->mirror_regs)
  402. pi->shared_regs->SDMA_INTR_MASK_m = v;
  403. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  404. }
  405. static void mpsc_sdma_intr_ack(struct mpsc_port_info *pi)
  406. {
  407. pr_debug("mpsc_sdma_intr_ack[%d]: Acknowledging IRQ\n", pi->port.line);
  408. if (pi->mirror_regs)
  409. pi->shared_regs->SDMA_INTR_CAUSE_m = 0;
  410. writeb(0x00, pi->shared_regs->sdma_intr_base + SDMA_INTR_CAUSE
  411. + pi->port.line);
  412. }
  413. static void mpsc_sdma_set_rx_ring(struct mpsc_port_info *pi,
  414. struct mpsc_rx_desc *rxre_p)
  415. {
  416. pr_debug("mpsc_sdma_set_rx_ring[%d]: rxre_p: 0x%x\n",
  417. pi->port.line, (u32)rxre_p);
  418. writel((u32)rxre_p, pi->sdma_base + SDMA_SCRDP);
  419. }
  420. static void mpsc_sdma_set_tx_ring(struct mpsc_port_info *pi,
  421. struct mpsc_tx_desc *txre_p)
  422. {
  423. writel((u32)txre_p, pi->sdma_base + SDMA_SFTDP);
  424. writel((u32)txre_p, pi->sdma_base + SDMA_SCTDP);
  425. }
  426. static void mpsc_sdma_cmd(struct mpsc_port_info *pi, u32 val)
  427. {
  428. u32 v;
  429. v = readl(pi->sdma_base + SDMA_SDCM);
  430. if (val)
  431. v |= val;
  432. else
  433. v = 0;
  434. wmb();
  435. writel(v, pi->sdma_base + SDMA_SDCM);
  436. wmb();
  437. }
  438. static uint mpsc_sdma_tx_active(struct mpsc_port_info *pi)
  439. {
  440. return readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_TXD;
  441. }
  442. static void mpsc_sdma_start_tx(struct mpsc_port_info *pi)
  443. {
  444. struct mpsc_tx_desc *txre, *txre_p;
  445. /* If tx isn't running & there's a desc ready to go, start it */
  446. if (!mpsc_sdma_tx_active(pi)) {
  447. txre = (struct mpsc_tx_desc *)(pi->txr
  448. + (pi->txr_tail * MPSC_TXRE_SIZE));
  449. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  450. DMA_FROM_DEVICE);
  451. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  452. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  453. invalidate_dcache_range((ulong)txre,
  454. (ulong)txre + MPSC_TXRE_SIZE);
  455. #endif
  456. if (be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O) {
  457. txre_p = (struct mpsc_tx_desc *)
  458. (pi->txr_p + (pi->txr_tail * MPSC_TXRE_SIZE));
  459. mpsc_sdma_set_tx_ring(pi, txre_p);
  460. mpsc_sdma_cmd(pi, SDMA_SDCM_STD | SDMA_SDCM_TXD);
  461. }
  462. }
  463. }
  464. static void mpsc_sdma_stop(struct mpsc_port_info *pi)
  465. {
  466. pr_debug("mpsc_sdma_stop[%d]: Stopping SDMA\n", pi->port.line);
  467. /* Abort any SDMA transfers */
  468. mpsc_sdma_cmd(pi, 0);
  469. mpsc_sdma_cmd(pi, SDMA_SDCM_AR | SDMA_SDCM_AT);
  470. /* Clear the SDMA current and first TX and RX pointers */
  471. mpsc_sdma_set_tx_ring(pi, NULL);
  472. mpsc_sdma_set_rx_ring(pi, NULL);
  473. /* Disable interrupts */
  474. mpsc_sdma_intr_mask(pi, 0xf);
  475. mpsc_sdma_intr_ack(pi);
  476. }
  477. /*
  478. ******************************************************************************
  479. *
  480. * Multi-Protocol Serial Controller Routines (MPSC)
  481. *
  482. ******************************************************************************
  483. */
  484. static void mpsc_hw_init(struct mpsc_port_info *pi)
  485. {
  486. u32 v;
  487. pr_debug("mpsc_hw_init[%d]: Initializing hardware\n", pi->port.line);
  488. /* Set up clock routing */
  489. if (pi->mirror_regs) {
  490. v = pi->shared_regs->MPSC_MRR_m;
  491. v &= ~0x1c7;
  492. pi->shared_regs->MPSC_MRR_m = v;
  493. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  494. v = pi->shared_regs->MPSC_RCRR_m;
  495. v = (v & ~0xf0f) | 0x100;
  496. pi->shared_regs->MPSC_RCRR_m = v;
  497. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  498. v = pi->shared_regs->MPSC_TCRR_m;
  499. v = (v & ~0xf0f) | 0x100;
  500. pi->shared_regs->MPSC_TCRR_m = v;
  501. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  502. } else {
  503. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  504. v &= ~0x1c7;
  505. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  506. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  507. v = (v & ~0xf0f) | 0x100;
  508. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  509. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  510. v = (v & ~0xf0f) | 0x100;
  511. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  512. }
  513. /* Put MPSC in UART mode & enabel Tx/Rx egines */
  514. writel(0x000004c4, pi->mpsc_base + MPSC_MMCRL);
  515. /* No preamble, 16x divider, low-latency, */
  516. writel(0x04400400, pi->mpsc_base + MPSC_MMCRH);
  517. mpsc_set_baudrate(pi, pi->default_baud);
  518. if (pi->mirror_regs) {
  519. pi->MPSC_CHR_1_m = 0;
  520. pi->MPSC_CHR_2_m = 0;
  521. }
  522. writel(0, pi->mpsc_base + MPSC_CHR_1);
  523. writel(0, pi->mpsc_base + MPSC_CHR_2);
  524. writel(pi->mpsc_max_idle, pi->mpsc_base + MPSC_CHR_3);
  525. writel(0, pi->mpsc_base + MPSC_CHR_4);
  526. writel(0, pi->mpsc_base + MPSC_CHR_5);
  527. writel(0, pi->mpsc_base + MPSC_CHR_6);
  528. writel(0, pi->mpsc_base + MPSC_CHR_7);
  529. writel(0, pi->mpsc_base + MPSC_CHR_8);
  530. writel(0, pi->mpsc_base + MPSC_CHR_9);
  531. writel(0, pi->mpsc_base + MPSC_CHR_10);
  532. }
  533. static void mpsc_enter_hunt(struct mpsc_port_info *pi)
  534. {
  535. pr_debug("mpsc_enter_hunt[%d]: Hunting...\n", pi->port.line);
  536. if (pi->mirror_regs) {
  537. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_EH,
  538. pi->mpsc_base + MPSC_CHR_2);
  539. /* Erratum prevents reading CHR_2 so just delay for a while */
  540. udelay(100);
  541. } else {
  542. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_EH,
  543. pi->mpsc_base + MPSC_CHR_2);
  544. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_EH)
  545. udelay(10);
  546. }
  547. }
  548. static void mpsc_freeze(struct mpsc_port_info *pi)
  549. {
  550. u32 v;
  551. pr_debug("mpsc_freeze[%d]: Freezing\n", pi->port.line);
  552. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  553. readl(pi->mpsc_base + MPSC_MPCR);
  554. v |= MPSC_MPCR_FRZ;
  555. if (pi->mirror_regs)
  556. pi->MPSC_MPCR_m = v;
  557. writel(v, pi->mpsc_base + MPSC_MPCR);
  558. }
  559. static void mpsc_unfreeze(struct mpsc_port_info *pi)
  560. {
  561. u32 v;
  562. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  563. readl(pi->mpsc_base + MPSC_MPCR);
  564. v &= ~MPSC_MPCR_FRZ;
  565. if (pi->mirror_regs)
  566. pi->MPSC_MPCR_m = v;
  567. writel(v, pi->mpsc_base + MPSC_MPCR);
  568. pr_debug("mpsc_unfreeze[%d]: Unfrozen\n", pi->port.line);
  569. }
  570. static void mpsc_set_char_length(struct mpsc_port_info *pi, u32 len)
  571. {
  572. u32 v;
  573. pr_debug("mpsc_set_char_length[%d]: char len: %d\n", pi->port.line,len);
  574. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  575. readl(pi->mpsc_base + MPSC_MPCR);
  576. v = (v & ~(0x3 << 12)) | ((len & 0x3) << 12);
  577. if (pi->mirror_regs)
  578. pi->MPSC_MPCR_m = v;
  579. writel(v, pi->mpsc_base + MPSC_MPCR);
  580. }
  581. static void mpsc_set_stop_bit_length(struct mpsc_port_info *pi, u32 len)
  582. {
  583. u32 v;
  584. pr_debug("mpsc_set_stop_bit_length[%d]: stop bits: %d\n",
  585. pi->port.line, len);
  586. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  587. readl(pi->mpsc_base + MPSC_MPCR);
  588. v = (v & ~(1 << 14)) | ((len & 0x1) << 14);
  589. if (pi->mirror_regs)
  590. pi->MPSC_MPCR_m = v;
  591. writel(v, pi->mpsc_base + MPSC_MPCR);
  592. }
  593. static void mpsc_set_parity(struct mpsc_port_info *pi, u32 p)
  594. {
  595. u32 v;
  596. pr_debug("mpsc_set_parity[%d]: parity bits: 0x%x\n", pi->port.line, p);
  597. v = (pi->mirror_regs) ? pi->MPSC_CHR_2_m :
  598. readl(pi->mpsc_base + MPSC_CHR_2);
  599. p &= 0x3;
  600. v = (v & ~0xc000c) | (p << 18) | (p << 2);
  601. if (pi->mirror_regs)
  602. pi->MPSC_CHR_2_m = v;
  603. writel(v, pi->mpsc_base + MPSC_CHR_2);
  604. }
  605. /*
  606. ******************************************************************************
  607. *
  608. * Driver Init Routines
  609. *
  610. ******************************************************************************
  611. */
  612. static void mpsc_init_hw(struct mpsc_port_info *pi)
  613. {
  614. pr_debug("mpsc_init_hw[%d]: Initializing\n", pi->port.line);
  615. mpsc_brg_init(pi, pi->brg_clk_src);
  616. mpsc_brg_enable(pi);
  617. mpsc_sdma_init(pi, dma_get_cache_alignment()); /* burst a cacheline */
  618. mpsc_sdma_stop(pi);
  619. mpsc_hw_init(pi);
  620. }
  621. static int mpsc_alloc_ring_mem(struct mpsc_port_info *pi)
  622. {
  623. int rc = 0;
  624. pr_debug("mpsc_alloc_ring_mem[%d]: Allocating ring mem\n",
  625. pi->port.line);
  626. if (!pi->dma_region) {
  627. if (!dma_supported(pi->port.dev, 0xffffffff)) {
  628. printk(KERN_ERR "MPSC: Inadequate DMA support\n");
  629. rc = -ENXIO;
  630. } else if ((pi->dma_region = dma_alloc_noncoherent(pi->port.dev,
  631. MPSC_DMA_ALLOC_SIZE,
  632. &pi->dma_region_p, GFP_KERNEL))
  633. == NULL) {
  634. printk(KERN_ERR "MPSC: Can't alloc Desc region\n");
  635. rc = -ENOMEM;
  636. }
  637. }
  638. return rc;
  639. }
  640. static void mpsc_free_ring_mem(struct mpsc_port_info *pi)
  641. {
  642. pr_debug("mpsc_free_ring_mem[%d]: Freeing ring mem\n", pi->port.line);
  643. if (pi->dma_region) {
  644. dma_free_noncoherent(pi->port.dev, MPSC_DMA_ALLOC_SIZE,
  645. pi->dma_region, pi->dma_region_p);
  646. pi->dma_region = NULL;
  647. pi->dma_region_p = (dma_addr_t)NULL;
  648. }
  649. }
  650. static void mpsc_init_rings(struct mpsc_port_info *pi)
  651. {
  652. struct mpsc_rx_desc *rxre;
  653. struct mpsc_tx_desc *txre;
  654. dma_addr_t dp, dp_p;
  655. u8 *bp, *bp_p;
  656. int i;
  657. pr_debug("mpsc_init_rings[%d]: Initializing rings\n", pi->port.line);
  658. BUG_ON(pi->dma_region == NULL);
  659. memset(pi->dma_region, 0, MPSC_DMA_ALLOC_SIZE);
  660. /*
  661. * Descriptors & buffers are multiples of cacheline size and must be
  662. * cacheline aligned.
  663. */
  664. dp = ALIGN((u32)pi->dma_region, dma_get_cache_alignment());
  665. dp_p = ALIGN((u32)pi->dma_region_p, dma_get_cache_alignment());
  666. /*
  667. * Partition dma region into rx ring descriptor, rx buffers,
  668. * tx ring descriptors, and tx buffers.
  669. */
  670. pi->rxr = dp;
  671. pi->rxr_p = dp_p;
  672. dp += MPSC_RXR_SIZE;
  673. dp_p += MPSC_RXR_SIZE;
  674. pi->rxb = (u8 *)dp;
  675. pi->rxb_p = (u8 *)dp_p;
  676. dp += MPSC_RXB_SIZE;
  677. dp_p += MPSC_RXB_SIZE;
  678. pi->rxr_posn = 0;
  679. pi->txr = dp;
  680. pi->txr_p = dp_p;
  681. dp += MPSC_TXR_SIZE;
  682. dp_p += MPSC_TXR_SIZE;
  683. pi->txb = (u8 *)dp;
  684. pi->txb_p = (u8 *)dp_p;
  685. pi->txr_head = 0;
  686. pi->txr_tail = 0;
  687. /* Init rx ring descriptors */
  688. dp = pi->rxr;
  689. dp_p = pi->rxr_p;
  690. bp = pi->rxb;
  691. bp_p = pi->rxb_p;
  692. for (i = 0; i < MPSC_RXR_ENTRIES; i++) {
  693. rxre = (struct mpsc_rx_desc *)dp;
  694. rxre->bufsize = cpu_to_be16(MPSC_RXBE_SIZE);
  695. rxre->bytecnt = cpu_to_be16(0);
  696. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  697. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  698. | SDMA_DESC_CMDSTAT_L);
  699. rxre->link = cpu_to_be32(dp_p + MPSC_RXRE_SIZE);
  700. rxre->buf_ptr = cpu_to_be32(bp_p);
  701. dp += MPSC_RXRE_SIZE;
  702. dp_p += MPSC_RXRE_SIZE;
  703. bp += MPSC_RXBE_SIZE;
  704. bp_p += MPSC_RXBE_SIZE;
  705. }
  706. rxre->link = cpu_to_be32(pi->rxr_p); /* Wrap last back to first */
  707. /* Init tx ring descriptors */
  708. dp = pi->txr;
  709. dp_p = pi->txr_p;
  710. bp = pi->txb;
  711. bp_p = pi->txb_p;
  712. for (i = 0; i < MPSC_TXR_ENTRIES; i++) {
  713. txre = (struct mpsc_tx_desc *)dp;
  714. txre->link = cpu_to_be32(dp_p + MPSC_TXRE_SIZE);
  715. txre->buf_ptr = cpu_to_be32(bp_p);
  716. dp += MPSC_TXRE_SIZE;
  717. dp_p += MPSC_TXRE_SIZE;
  718. bp += MPSC_TXBE_SIZE;
  719. bp_p += MPSC_TXBE_SIZE;
  720. }
  721. txre->link = cpu_to_be32(pi->txr_p); /* Wrap last back to first */
  722. dma_cache_sync(pi->port.dev, (void *)pi->dma_region,
  723. MPSC_DMA_ALLOC_SIZE, DMA_BIDIRECTIONAL);
  724. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  725. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  726. flush_dcache_range((ulong)pi->dma_region,
  727. (ulong)pi->dma_region
  728. + MPSC_DMA_ALLOC_SIZE);
  729. #endif
  730. return;
  731. }
  732. static void mpsc_uninit_rings(struct mpsc_port_info *pi)
  733. {
  734. pr_debug("mpsc_uninit_rings[%d]: Uninitializing rings\n",pi->port.line);
  735. BUG_ON(pi->dma_region == NULL);
  736. pi->rxr = 0;
  737. pi->rxr_p = 0;
  738. pi->rxb = NULL;
  739. pi->rxb_p = NULL;
  740. pi->rxr_posn = 0;
  741. pi->txr = 0;
  742. pi->txr_p = 0;
  743. pi->txb = NULL;
  744. pi->txb_p = NULL;
  745. pi->txr_head = 0;
  746. pi->txr_tail = 0;
  747. }
  748. static int mpsc_make_ready(struct mpsc_port_info *pi)
  749. {
  750. int rc;
  751. pr_debug("mpsc_make_ready[%d]: Making cltr ready\n", pi->port.line);
  752. if (!pi->ready) {
  753. mpsc_init_hw(pi);
  754. if ((rc = mpsc_alloc_ring_mem(pi)))
  755. return rc;
  756. mpsc_init_rings(pi);
  757. pi->ready = 1;
  758. }
  759. return 0;
  760. }
  761. #ifdef CONFIG_CONSOLE_POLL
  762. static int serial_polled;
  763. #endif
  764. /*
  765. ******************************************************************************
  766. *
  767. * Interrupt Handling Routines
  768. *
  769. ******************************************************************************
  770. */
  771. static int mpsc_rx_intr(struct mpsc_port_info *pi)
  772. {
  773. struct mpsc_rx_desc *rxre;
  774. struct tty_struct *tty = pi->port.info->port.tty;
  775. u32 cmdstat, bytes_in, i;
  776. int rc = 0;
  777. u8 *bp;
  778. char flag = TTY_NORMAL;
  779. pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi->port.line);
  780. rxre = (struct mpsc_rx_desc *)(pi->rxr + (pi->rxr_posn*MPSC_RXRE_SIZE));
  781. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  782. DMA_FROM_DEVICE);
  783. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  784. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  785. invalidate_dcache_range((ulong)rxre,
  786. (ulong)rxre + MPSC_RXRE_SIZE);
  787. #endif
  788. /*
  789. * Loop through Rx descriptors handling ones that have been completed.
  790. */
  791. while (!((cmdstat = be32_to_cpu(rxre->cmdstat))
  792. & SDMA_DESC_CMDSTAT_O)) {
  793. bytes_in = be16_to_cpu(rxre->bytecnt);
  794. #ifdef CONFIG_CONSOLE_POLL
  795. if (unlikely(serial_polled)) {
  796. serial_polled = 0;
  797. return 0;
  798. }
  799. #endif
  800. /* Following use of tty struct directly is deprecated */
  801. if (unlikely(tty_buffer_request_room(tty, bytes_in)
  802. < bytes_in)) {
  803. if (tty->low_latency)
  804. tty_flip_buffer_push(tty);
  805. /*
  806. * If this failed then we will throw away the bytes
  807. * but must do so to clear interrupts.
  808. */
  809. }
  810. bp = pi->rxb + (pi->rxr_posn * MPSC_RXBE_SIZE);
  811. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_RXBE_SIZE,
  812. DMA_FROM_DEVICE);
  813. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  814. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  815. invalidate_dcache_range((ulong)bp,
  816. (ulong)bp + MPSC_RXBE_SIZE);
  817. #endif
  818. /*
  819. * Other than for parity error, the manual provides little
  820. * info on what data will be in a frame flagged by any of
  821. * these errors. For parity error, it is the last byte in
  822. * the buffer that had the error. As for the rest, I guess
  823. * we'll assume there is no data in the buffer.
  824. * If there is...it gets lost.
  825. */
  826. if (unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  827. | SDMA_DESC_CMDSTAT_FR
  828. | SDMA_DESC_CMDSTAT_OR))) {
  829. pi->port.icount.rx++;
  830. if (cmdstat & SDMA_DESC_CMDSTAT_BR) { /* Break */
  831. pi->port.icount.brk++;
  832. if (uart_handle_break(&pi->port))
  833. goto next_frame;
  834. } else if (cmdstat & SDMA_DESC_CMDSTAT_FR) {
  835. pi->port.icount.frame++;
  836. } else if (cmdstat & SDMA_DESC_CMDSTAT_OR) {
  837. pi->port.icount.overrun++;
  838. }
  839. cmdstat &= pi->port.read_status_mask;
  840. if (cmdstat & SDMA_DESC_CMDSTAT_BR)
  841. flag = TTY_BREAK;
  842. else if (cmdstat & SDMA_DESC_CMDSTAT_FR)
  843. flag = TTY_FRAME;
  844. else if (cmdstat & SDMA_DESC_CMDSTAT_OR)
  845. flag = TTY_OVERRUN;
  846. else if (cmdstat & SDMA_DESC_CMDSTAT_PE)
  847. flag = TTY_PARITY;
  848. }
  849. if (uart_handle_sysrq_char(&pi->port, *bp)) {
  850. bp++;
  851. bytes_in--;
  852. #ifdef CONFIG_CONSOLE_POLL
  853. if (unlikely(serial_polled)) {
  854. serial_polled = 0;
  855. return 0;
  856. }
  857. #endif
  858. goto next_frame;
  859. }
  860. if ((unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  861. | SDMA_DESC_CMDSTAT_FR
  862. | SDMA_DESC_CMDSTAT_OR)))
  863. && !(cmdstat & pi->port.ignore_status_mask)) {
  864. tty_insert_flip_char(tty, *bp, flag);
  865. } else {
  866. for (i=0; i<bytes_in; i++)
  867. tty_insert_flip_char(tty, *bp++, TTY_NORMAL);
  868. pi->port.icount.rx += bytes_in;
  869. }
  870. next_frame:
  871. rxre->bytecnt = cpu_to_be16(0);
  872. wmb();
  873. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  874. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  875. | SDMA_DESC_CMDSTAT_L);
  876. wmb();
  877. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  878. DMA_BIDIRECTIONAL);
  879. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  880. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  881. flush_dcache_range((ulong)rxre,
  882. (ulong)rxre + MPSC_RXRE_SIZE);
  883. #endif
  884. /* Advance to next descriptor */
  885. pi->rxr_posn = (pi->rxr_posn + 1) & (MPSC_RXR_ENTRIES - 1);
  886. rxre = (struct mpsc_rx_desc *)
  887. (pi->rxr + (pi->rxr_posn * MPSC_RXRE_SIZE));
  888. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  889. DMA_FROM_DEVICE);
  890. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  891. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  892. invalidate_dcache_range((ulong)rxre,
  893. (ulong)rxre + MPSC_RXRE_SIZE);
  894. #endif
  895. rc = 1;
  896. }
  897. /* Restart rx engine, if its stopped */
  898. if ((readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_ERD) == 0)
  899. mpsc_start_rx(pi);
  900. tty_flip_buffer_push(tty);
  901. return rc;
  902. }
  903. static void mpsc_setup_tx_desc(struct mpsc_port_info *pi, u32 count, u32 intr)
  904. {
  905. struct mpsc_tx_desc *txre;
  906. txre = (struct mpsc_tx_desc *)(pi->txr
  907. + (pi->txr_head * MPSC_TXRE_SIZE));
  908. txre->bytecnt = cpu_to_be16(count);
  909. txre->shadow = txre->bytecnt;
  910. wmb(); /* ensure cmdstat is last field updated */
  911. txre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O | SDMA_DESC_CMDSTAT_F
  912. | SDMA_DESC_CMDSTAT_L
  913. | ((intr) ? SDMA_DESC_CMDSTAT_EI : 0));
  914. wmb();
  915. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  916. DMA_BIDIRECTIONAL);
  917. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  918. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  919. flush_dcache_range((ulong)txre,
  920. (ulong)txre + MPSC_TXRE_SIZE);
  921. #endif
  922. }
  923. static void mpsc_copy_tx_data(struct mpsc_port_info *pi)
  924. {
  925. struct circ_buf *xmit = &pi->port.info->xmit;
  926. u8 *bp;
  927. u32 i;
  928. /* Make sure the desc ring isn't full */
  929. while (CIRC_CNT(pi->txr_head, pi->txr_tail, MPSC_TXR_ENTRIES)
  930. < (MPSC_TXR_ENTRIES - 1)) {
  931. if (pi->port.x_char) {
  932. /*
  933. * Ideally, we should use the TCS field in
  934. * CHR_1 to put the x_char out immediately but
  935. * errata prevents us from being able to read
  936. * CHR_2 to know that its safe to write to
  937. * CHR_1. Instead, just put it in-band with
  938. * all the other Tx data.
  939. */
  940. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  941. *bp = pi->port.x_char;
  942. pi->port.x_char = 0;
  943. i = 1;
  944. } else if (!uart_circ_empty(xmit)
  945. && !uart_tx_stopped(&pi->port)) {
  946. i = min((u32)MPSC_TXBE_SIZE,
  947. (u32)uart_circ_chars_pending(xmit));
  948. i = min(i, (u32)CIRC_CNT_TO_END(xmit->head, xmit->tail,
  949. UART_XMIT_SIZE));
  950. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  951. memcpy(bp, &xmit->buf[xmit->tail], i);
  952. xmit->tail = (xmit->tail + i) & (UART_XMIT_SIZE - 1);
  953. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  954. uart_write_wakeup(&pi->port);
  955. } else { /* All tx data copied into ring bufs */
  956. return;
  957. }
  958. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  959. DMA_BIDIRECTIONAL);
  960. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  961. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  962. flush_dcache_range((ulong)bp,
  963. (ulong)bp + MPSC_TXBE_SIZE);
  964. #endif
  965. mpsc_setup_tx_desc(pi, i, 1);
  966. /* Advance to next descriptor */
  967. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  968. }
  969. }
  970. static int mpsc_tx_intr(struct mpsc_port_info *pi)
  971. {
  972. struct mpsc_tx_desc *txre;
  973. int rc = 0;
  974. unsigned long iflags;
  975. spin_lock_irqsave(&pi->tx_lock, iflags);
  976. if (!mpsc_sdma_tx_active(pi)) {
  977. txre = (struct mpsc_tx_desc *)(pi->txr
  978. + (pi->txr_tail * MPSC_TXRE_SIZE));
  979. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  980. DMA_FROM_DEVICE);
  981. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  982. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  983. invalidate_dcache_range((ulong)txre,
  984. (ulong)txre + MPSC_TXRE_SIZE);
  985. #endif
  986. while (!(be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O)) {
  987. rc = 1;
  988. pi->port.icount.tx += be16_to_cpu(txre->bytecnt);
  989. pi->txr_tail = (pi->txr_tail+1) & (MPSC_TXR_ENTRIES-1);
  990. /* If no more data to tx, fall out of loop */
  991. if (pi->txr_head == pi->txr_tail)
  992. break;
  993. txre = (struct mpsc_tx_desc *)(pi->txr
  994. + (pi->txr_tail * MPSC_TXRE_SIZE));
  995. dma_cache_sync(pi->port.dev, (void *)txre,
  996. MPSC_TXRE_SIZE, DMA_FROM_DEVICE);
  997. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  998. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  999. invalidate_dcache_range((ulong)txre,
  1000. (ulong)txre + MPSC_TXRE_SIZE);
  1001. #endif
  1002. }
  1003. mpsc_copy_tx_data(pi);
  1004. mpsc_sdma_start_tx(pi); /* start next desc if ready */
  1005. }
  1006. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1007. return rc;
  1008. }
  1009. /*
  1010. * This is the driver's interrupt handler. To avoid a race, we first clear
  1011. * the interrupt, then handle any completed Rx/Tx descriptors. When done
  1012. * handling those descriptors, we restart the Rx/Tx engines if they're stopped.
  1013. */
  1014. static irqreturn_t mpsc_sdma_intr(int irq, void *dev_id)
  1015. {
  1016. struct mpsc_port_info *pi = dev_id;
  1017. ulong iflags;
  1018. int rc = IRQ_NONE;
  1019. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Received\n",pi->port.line);
  1020. spin_lock_irqsave(&pi->port.lock, iflags);
  1021. mpsc_sdma_intr_ack(pi);
  1022. if (mpsc_rx_intr(pi))
  1023. rc = IRQ_HANDLED;
  1024. if (mpsc_tx_intr(pi))
  1025. rc = IRQ_HANDLED;
  1026. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1027. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Handled\n", pi->port.line);
  1028. return rc;
  1029. }
  1030. /*
  1031. ******************************************************************************
  1032. *
  1033. * serial_core.c Interface routines
  1034. *
  1035. ******************************************************************************
  1036. */
  1037. static uint mpsc_tx_empty(struct uart_port *port)
  1038. {
  1039. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1040. ulong iflags;
  1041. uint rc;
  1042. spin_lock_irqsave(&pi->port.lock, iflags);
  1043. rc = mpsc_sdma_tx_active(pi) ? 0 : TIOCSER_TEMT;
  1044. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1045. return rc;
  1046. }
  1047. static void mpsc_set_mctrl(struct uart_port *port, uint mctrl)
  1048. {
  1049. /* Have no way to set modem control lines AFAICT */
  1050. }
  1051. static uint mpsc_get_mctrl(struct uart_port *port)
  1052. {
  1053. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1054. u32 mflags, status;
  1055. status = (pi->mirror_regs) ? pi->MPSC_CHR_10_m
  1056. : readl(pi->mpsc_base + MPSC_CHR_10);
  1057. mflags = 0;
  1058. if (status & 0x1)
  1059. mflags |= TIOCM_CTS;
  1060. if (status & 0x2)
  1061. mflags |= TIOCM_CAR;
  1062. return mflags | TIOCM_DSR; /* No way to tell if DSR asserted */
  1063. }
  1064. static void mpsc_stop_tx(struct uart_port *port)
  1065. {
  1066. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1067. pr_debug("mpsc_stop_tx[%d]\n", port->line);
  1068. mpsc_freeze(pi);
  1069. }
  1070. static void mpsc_start_tx(struct uart_port *port)
  1071. {
  1072. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1073. unsigned long iflags;
  1074. spin_lock_irqsave(&pi->tx_lock, iflags);
  1075. mpsc_unfreeze(pi);
  1076. mpsc_copy_tx_data(pi);
  1077. mpsc_sdma_start_tx(pi);
  1078. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1079. pr_debug("mpsc_start_tx[%d]\n", port->line);
  1080. }
  1081. static void mpsc_start_rx(struct mpsc_port_info *pi)
  1082. {
  1083. pr_debug("mpsc_start_rx[%d]: Starting...\n", pi->port.line);
  1084. if (pi->rcv_data) {
  1085. mpsc_enter_hunt(pi);
  1086. mpsc_sdma_cmd(pi, SDMA_SDCM_ERD);
  1087. }
  1088. }
  1089. static void mpsc_stop_rx(struct uart_port *port)
  1090. {
  1091. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1092. pr_debug("mpsc_stop_rx[%d]: Stopping...\n", port->line);
  1093. if (pi->mirror_regs) {
  1094. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_RA,
  1095. pi->mpsc_base + MPSC_CHR_2);
  1096. /* Erratum prevents reading CHR_2 so just delay for a while */
  1097. udelay(100);
  1098. } else {
  1099. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_RA,
  1100. pi->mpsc_base + MPSC_CHR_2);
  1101. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_RA)
  1102. udelay(10);
  1103. }
  1104. mpsc_sdma_cmd(pi, SDMA_SDCM_AR);
  1105. }
  1106. static void mpsc_enable_ms(struct uart_port *port)
  1107. {
  1108. }
  1109. static void mpsc_break_ctl(struct uart_port *port, int ctl)
  1110. {
  1111. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1112. ulong flags;
  1113. u32 v;
  1114. v = ctl ? 0x00ff0000 : 0;
  1115. spin_lock_irqsave(&pi->port.lock, flags);
  1116. if (pi->mirror_regs)
  1117. pi->MPSC_CHR_1_m = v;
  1118. writel(v, pi->mpsc_base + MPSC_CHR_1);
  1119. spin_unlock_irqrestore(&pi->port.lock, flags);
  1120. }
  1121. static int mpsc_startup(struct uart_port *port)
  1122. {
  1123. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1124. u32 flag = 0;
  1125. int rc;
  1126. pr_debug("mpsc_startup[%d]: Starting up MPSC, irq: %d\n",
  1127. port->line, pi->port.irq);
  1128. if ((rc = mpsc_make_ready(pi)) == 0) {
  1129. /* Setup IRQ handler */
  1130. mpsc_sdma_intr_ack(pi);
  1131. /* If irq's are shared, need to set flag */
  1132. if (mpsc_ports[0].port.irq == mpsc_ports[1].port.irq)
  1133. flag = IRQF_SHARED;
  1134. if (request_irq(pi->port.irq, mpsc_sdma_intr, flag,
  1135. "mpsc-sdma", pi))
  1136. printk(KERN_ERR "MPSC: Can't get SDMA IRQ %d\n",
  1137. pi->port.irq);
  1138. mpsc_sdma_intr_unmask(pi, 0xf);
  1139. mpsc_sdma_set_rx_ring(pi, (struct mpsc_rx_desc *)(pi->rxr_p
  1140. + (pi->rxr_posn * MPSC_RXRE_SIZE)));
  1141. }
  1142. return rc;
  1143. }
  1144. static void mpsc_shutdown(struct uart_port *port)
  1145. {
  1146. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1147. pr_debug("mpsc_shutdown[%d]: Shutting down MPSC\n", port->line);
  1148. mpsc_sdma_stop(pi);
  1149. free_irq(pi->port.irq, pi);
  1150. }
  1151. static void mpsc_set_termios(struct uart_port *port, struct ktermios *termios,
  1152. struct ktermios *old)
  1153. {
  1154. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1155. u32 baud;
  1156. ulong flags;
  1157. u32 chr_bits, stop_bits, par;
  1158. pi->c_iflag = termios->c_iflag;
  1159. pi->c_cflag = termios->c_cflag;
  1160. switch (termios->c_cflag & CSIZE) {
  1161. case CS5:
  1162. chr_bits = MPSC_MPCR_CL_5;
  1163. break;
  1164. case CS6:
  1165. chr_bits = MPSC_MPCR_CL_6;
  1166. break;
  1167. case CS7:
  1168. chr_bits = MPSC_MPCR_CL_7;
  1169. break;
  1170. case CS8:
  1171. default:
  1172. chr_bits = MPSC_MPCR_CL_8;
  1173. break;
  1174. }
  1175. if (termios->c_cflag & CSTOPB)
  1176. stop_bits = MPSC_MPCR_SBL_2;
  1177. else
  1178. stop_bits = MPSC_MPCR_SBL_1;
  1179. par = MPSC_CHR_2_PAR_EVEN;
  1180. if (termios->c_cflag & PARENB)
  1181. if (termios->c_cflag & PARODD)
  1182. par = MPSC_CHR_2_PAR_ODD;
  1183. #ifdef CMSPAR
  1184. if (termios->c_cflag & CMSPAR) {
  1185. if (termios->c_cflag & PARODD)
  1186. par = MPSC_CHR_2_PAR_MARK;
  1187. else
  1188. par = MPSC_CHR_2_PAR_SPACE;
  1189. }
  1190. #endif
  1191. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk);
  1192. spin_lock_irqsave(&pi->port.lock, flags);
  1193. uart_update_timeout(port, termios->c_cflag, baud);
  1194. mpsc_set_char_length(pi, chr_bits);
  1195. mpsc_set_stop_bit_length(pi, stop_bits);
  1196. mpsc_set_parity(pi, par);
  1197. mpsc_set_baudrate(pi, baud);
  1198. /* Characters/events to read */
  1199. pi->port.read_status_mask = SDMA_DESC_CMDSTAT_OR;
  1200. if (termios->c_iflag & INPCK)
  1201. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_PE
  1202. | SDMA_DESC_CMDSTAT_FR;
  1203. if (termios->c_iflag & (BRKINT | PARMRK))
  1204. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1205. /* Characters/events to ignore */
  1206. pi->port.ignore_status_mask = 0;
  1207. if (termios->c_iflag & IGNPAR)
  1208. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_PE
  1209. | SDMA_DESC_CMDSTAT_FR;
  1210. if (termios->c_iflag & IGNBRK) {
  1211. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1212. if (termios->c_iflag & IGNPAR)
  1213. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_OR;
  1214. }
  1215. if ((termios->c_cflag & CREAD)) {
  1216. if (!pi->rcv_data) {
  1217. pi->rcv_data = 1;
  1218. mpsc_start_rx(pi);
  1219. }
  1220. } else if (pi->rcv_data) {
  1221. mpsc_stop_rx(port);
  1222. pi->rcv_data = 0;
  1223. }
  1224. spin_unlock_irqrestore(&pi->port.lock, flags);
  1225. }
  1226. static const char *mpsc_type(struct uart_port *port)
  1227. {
  1228. pr_debug("mpsc_type[%d]: port type: %s\n", port->line,MPSC_DRIVER_NAME);
  1229. return MPSC_DRIVER_NAME;
  1230. }
  1231. static int mpsc_request_port(struct uart_port *port)
  1232. {
  1233. /* Should make chip/platform specific call */
  1234. return 0;
  1235. }
  1236. static void mpsc_release_port(struct uart_port *port)
  1237. {
  1238. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1239. if (pi->ready) {
  1240. mpsc_uninit_rings(pi);
  1241. mpsc_free_ring_mem(pi);
  1242. pi->ready = 0;
  1243. }
  1244. }
  1245. static void mpsc_config_port(struct uart_port *port, int flags)
  1246. {
  1247. }
  1248. static int mpsc_verify_port(struct uart_port *port, struct serial_struct *ser)
  1249. {
  1250. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1251. int rc = 0;
  1252. pr_debug("mpsc_verify_port[%d]: Verifying port data\n", pi->port.line);
  1253. if (ser->type != PORT_UNKNOWN && ser->type != PORT_MPSC)
  1254. rc = -EINVAL;
  1255. else if (pi->port.irq != ser->irq)
  1256. rc = -EINVAL;
  1257. else if (ser->io_type != SERIAL_IO_MEM)
  1258. rc = -EINVAL;
  1259. else if (pi->port.uartclk / 16 != ser->baud_base) /* Not sure */
  1260. rc = -EINVAL;
  1261. else if ((void *)pi->port.mapbase != ser->iomem_base)
  1262. rc = -EINVAL;
  1263. else if (pi->port.iobase != ser->port)
  1264. rc = -EINVAL;
  1265. else if (ser->hub6 != 0)
  1266. rc = -EINVAL;
  1267. return rc;
  1268. }
  1269. #ifdef CONFIG_CONSOLE_POLL
  1270. /* Serial polling routines for writing and reading from the uart while
  1271. * in an interrupt or debug context.
  1272. */
  1273. static char poll_buf[2048];
  1274. static int poll_ptr;
  1275. static int poll_cnt;
  1276. static void mpsc_put_poll_char(struct uart_port *port,
  1277. unsigned char c);
  1278. static int mpsc_get_poll_char(struct uart_port *port)
  1279. {
  1280. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1281. struct mpsc_rx_desc *rxre;
  1282. u32 cmdstat, bytes_in, i;
  1283. u8 *bp;
  1284. if (!serial_polled)
  1285. serial_polled = 1;
  1286. pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi->port.line);
  1287. if (poll_cnt) {
  1288. poll_cnt--;
  1289. return poll_buf[poll_ptr++];
  1290. }
  1291. poll_ptr = 0;
  1292. poll_cnt = 0;
  1293. while (poll_cnt == 0) {
  1294. rxre = (struct mpsc_rx_desc *)(pi->rxr +
  1295. (pi->rxr_posn*MPSC_RXRE_SIZE));
  1296. dma_cache_sync(pi->port.dev, (void *)rxre,
  1297. MPSC_RXRE_SIZE, DMA_FROM_DEVICE);
  1298. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1299. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1300. invalidate_dcache_range((ulong)rxre,
  1301. (ulong)rxre + MPSC_RXRE_SIZE);
  1302. #endif
  1303. /*
  1304. * Loop through Rx descriptors handling ones that have
  1305. * been completed.
  1306. */
  1307. while (poll_cnt == 0 &&
  1308. !((cmdstat = be32_to_cpu(rxre->cmdstat)) &
  1309. SDMA_DESC_CMDSTAT_O)){
  1310. bytes_in = be16_to_cpu(rxre->bytecnt);
  1311. bp = pi->rxb + (pi->rxr_posn * MPSC_RXBE_SIZE);
  1312. dma_cache_sync(pi->port.dev, (void *) bp,
  1313. MPSC_RXBE_SIZE, DMA_FROM_DEVICE);
  1314. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1315. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1316. invalidate_dcache_range((ulong)bp,
  1317. (ulong)bp + MPSC_RXBE_SIZE);
  1318. #endif
  1319. if ((unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR |
  1320. SDMA_DESC_CMDSTAT_FR | SDMA_DESC_CMDSTAT_OR))) &&
  1321. !(cmdstat & pi->port.ignore_status_mask)) {
  1322. poll_buf[poll_cnt] = *bp;
  1323. poll_cnt++;
  1324. } else {
  1325. for (i = 0; i < bytes_in; i++) {
  1326. poll_buf[poll_cnt] = *bp++;
  1327. poll_cnt++;
  1328. }
  1329. pi->port.icount.rx += bytes_in;
  1330. }
  1331. rxre->bytecnt = cpu_to_be16(0);
  1332. wmb();
  1333. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O |
  1334. SDMA_DESC_CMDSTAT_EI |
  1335. SDMA_DESC_CMDSTAT_F |
  1336. SDMA_DESC_CMDSTAT_L);
  1337. wmb();
  1338. dma_cache_sync(pi->port.dev, (void *)rxre,
  1339. MPSC_RXRE_SIZE, DMA_BIDIRECTIONAL);
  1340. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1341. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1342. flush_dcache_range((ulong)rxre,
  1343. (ulong)rxre + MPSC_RXRE_SIZE);
  1344. #endif
  1345. /* Advance to next descriptor */
  1346. pi->rxr_posn = (pi->rxr_posn + 1) &
  1347. (MPSC_RXR_ENTRIES - 1);
  1348. rxre = (struct mpsc_rx_desc *)(pi->rxr +
  1349. (pi->rxr_posn * MPSC_RXRE_SIZE));
  1350. dma_cache_sync(pi->port.dev, (void *)rxre,
  1351. MPSC_RXRE_SIZE, DMA_FROM_DEVICE);
  1352. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1353. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1354. invalidate_dcache_range((ulong)rxre,
  1355. (ulong)rxre + MPSC_RXRE_SIZE);
  1356. #endif
  1357. }
  1358. /* Restart rx engine, if its stopped */
  1359. if ((readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_ERD) == 0)
  1360. mpsc_start_rx(pi);
  1361. }
  1362. if (poll_cnt) {
  1363. poll_cnt--;
  1364. return poll_buf[poll_ptr++];
  1365. }
  1366. return 0;
  1367. }
  1368. static void mpsc_put_poll_char(struct uart_port *port,
  1369. unsigned char c)
  1370. {
  1371. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1372. u32 data;
  1373. data = readl(pi->mpsc_base + MPSC_MPCR);
  1374. writeb(c, pi->mpsc_base + MPSC_CHR_1);
  1375. mb();
  1376. data = readl(pi->mpsc_base + MPSC_CHR_2);
  1377. data |= MPSC_CHR_2_TTCS;
  1378. writel(data, pi->mpsc_base + MPSC_CHR_2);
  1379. mb();
  1380. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_TTCS);
  1381. }
  1382. #endif
  1383. static struct uart_ops mpsc_pops = {
  1384. .tx_empty = mpsc_tx_empty,
  1385. .set_mctrl = mpsc_set_mctrl,
  1386. .get_mctrl = mpsc_get_mctrl,
  1387. .stop_tx = mpsc_stop_tx,
  1388. .start_tx = mpsc_start_tx,
  1389. .stop_rx = mpsc_stop_rx,
  1390. .enable_ms = mpsc_enable_ms,
  1391. .break_ctl = mpsc_break_ctl,
  1392. .startup = mpsc_startup,
  1393. .shutdown = mpsc_shutdown,
  1394. .set_termios = mpsc_set_termios,
  1395. .type = mpsc_type,
  1396. .release_port = mpsc_release_port,
  1397. .request_port = mpsc_request_port,
  1398. .config_port = mpsc_config_port,
  1399. .verify_port = mpsc_verify_port,
  1400. #ifdef CONFIG_CONSOLE_POLL
  1401. .poll_get_char = mpsc_get_poll_char,
  1402. .poll_put_char = mpsc_put_poll_char,
  1403. #endif
  1404. };
  1405. /*
  1406. ******************************************************************************
  1407. *
  1408. * Console Interface Routines
  1409. *
  1410. ******************************************************************************
  1411. */
  1412. #ifdef CONFIG_SERIAL_MPSC_CONSOLE
  1413. static void mpsc_console_write(struct console *co, const char *s, uint count)
  1414. {
  1415. struct mpsc_port_info *pi = &mpsc_ports[co->index];
  1416. u8 *bp, *dp, add_cr = 0;
  1417. int i;
  1418. unsigned long iflags;
  1419. spin_lock_irqsave(&pi->tx_lock, iflags);
  1420. while (pi->txr_head != pi->txr_tail) {
  1421. while (mpsc_sdma_tx_active(pi))
  1422. udelay(100);
  1423. mpsc_sdma_intr_ack(pi);
  1424. mpsc_tx_intr(pi);
  1425. }
  1426. while (mpsc_sdma_tx_active(pi))
  1427. udelay(100);
  1428. while (count > 0) {
  1429. bp = dp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  1430. for (i = 0; i < MPSC_TXBE_SIZE; i++) {
  1431. if (count == 0)
  1432. break;
  1433. if (add_cr) {
  1434. *(dp++) = '\r';
  1435. add_cr = 0;
  1436. } else {
  1437. *(dp++) = *s;
  1438. if (*(s++) == '\n') { /* add '\r' after '\n' */
  1439. add_cr = 1;
  1440. count++;
  1441. }
  1442. }
  1443. count--;
  1444. }
  1445. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  1446. DMA_BIDIRECTIONAL);
  1447. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1448. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1449. flush_dcache_range((ulong)bp,
  1450. (ulong)bp + MPSC_TXBE_SIZE);
  1451. #endif
  1452. mpsc_setup_tx_desc(pi, i, 0);
  1453. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  1454. mpsc_sdma_start_tx(pi);
  1455. while (mpsc_sdma_tx_active(pi))
  1456. udelay(100);
  1457. pi->txr_tail = (pi->txr_tail + 1) & (MPSC_TXR_ENTRIES - 1);
  1458. }
  1459. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1460. }
  1461. static int __init mpsc_console_setup(struct console *co, char *options)
  1462. {
  1463. struct mpsc_port_info *pi;
  1464. int baud, bits, parity, flow;
  1465. pr_debug("mpsc_console_setup[%d]: options: %s\n", co->index, options);
  1466. if (co->index >= MPSC_NUM_CTLRS)
  1467. co->index = 0;
  1468. pi = &mpsc_ports[co->index];
  1469. baud = pi->default_baud;
  1470. bits = pi->default_bits;
  1471. parity = pi->default_parity;
  1472. flow = pi->default_flow;
  1473. if (!pi->port.ops)
  1474. return -ENODEV;
  1475. spin_lock_init(&pi->port.lock); /* Temporary fix--copied from 8250.c */
  1476. if (options)
  1477. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1478. return uart_set_options(&pi->port, co, baud, parity, bits, flow);
  1479. }
  1480. static struct console mpsc_console = {
  1481. .name = MPSC_DEV_NAME,
  1482. .write = mpsc_console_write,
  1483. .device = uart_console_device,
  1484. .setup = mpsc_console_setup,
  1485. .flags = CON_PRINTBUFFER,
  1486. .index = -1,
  1487. .data = &mpsc_reg,
  1488. };
  1489. static int __init mpsc_late_console_init(void)
  1490. {
  1491. pr_debug("mpsc_late_console_init: Enter\n");
  1492. if (!(mpsc_console.flags & CON_ENABLED))
  1493. register_console(&mpsc_console);
  1494. return 0;
  1495. }
  1496. late_initcall(mpsc_late_console_init);
  1497. #define MPSC_CONSOLE &mpsc_console
  1498. #else
  1499. #define MPSC_CONSOLE NULL
  1500. #endif
  1501. /*
  1502. ******************************************************************************
  1503. *
  1504. * Dummy Platform Driver to extract & map shared register regions
  1505. *
  1506. ******************************************************************************
  1507. */
  1508. static void mpsc_resource_err(char *s)
  1509. {
  1510. printk(KERN_WARNING "MPSC: Platform device resource error in %s\n", s);
  1511. }
  1512. static int mpsc_shared_map_regs(struct platform_device *pd)
  1513. {
  1514. struct resource *r;
  1515. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1516. MPSC_ROUTING_BASE_ORDER))
  1517. && request_mem_region(r->start,
  1518. MPSC_ROUTING_REG_BLOCK_SIZE,
  1519. "mpsc_routing_regs")) {
  1520. mpsc_shared_regs.mpsc_routing_base = ioremap(r->start,
  1521. MPSC_ROUTING_REG_BLOCK_SIZE);
  1522. mpsc_shared_regs.mpsc_routing_base_p = r->start;
  1523. } else {
  1524. mpsc_resource_err("MPSC routing base");
  1525. return -ENOMEM;
  1526. }
  1527. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1528. MPSC_SDMA_INTR_BASE_ORDER))
  1529. && request_mem_region(r->start,
  1530. MPSC_SDMA_INTR_REG_BLOCK_SIZE,
  1531. "sdma_intr_regs")) {
  1532. mpsc_shared_regs.sdma_intr_base = ioremap(r->start,
  1533. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1534. mpsc_shared_regs.sdma_intr_base_p = r->start;
  1535. } else {
  1536. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1537. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1538. MPSC_ROUTING_REG_BLOCK_SIZE);
  1539. mpsc_resource_err("SDMA intr base");
  1540. return -ENOMEM;
  1541. }
  1542. return 0;
  1543. }
  1544. static void mpsc_shared_unmap_regs(void)
  1545. {
  1546. if (!mpsc_shared_regs.mpsc_routing_base) {
  1547. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1548. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1549. MPSC_ROUTING_REG_BLOCK_SIZE);
  1550. }
  1551. if (!mpsc_shared_regs.sdma_intr_base) {
  1552. iounmap(mpsc_shared_regs.sdma_intr_base);
  1553. release_mem_region(mpsc_shared_regs.sdma_intr_base_p,
  1554. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1555. }
  1556. mpsc_shared_regs.mpsc_routing_base = NULL;
  1557. mpsc_shared_regs.sdma_intr_base = NULL;
  1558. mpsc_shared_regs.mpsc_routing_base_p = 0;
  1559. mpsc_shared_regs.sdma_intr_base_p = 0;
  1560. }
  1561. static int mpsc_shared_drv_probe(struct platform_device *dev)
  1562. {
  1563. struct mpsc_shared_pdata *pdata;
  1564. int rc = -ENODEV;
  1565. if (dev->id == 0) {
  1566. if (!(rc = mpsc_shared_map_regs(dev))) {
  1567. pdata = (struct mpsc_shared_pdata *)
  1568. dev->dev.platform_data;
  1569. mpsc_shared_regs.MPSC_MRR_m = pdata->mrr_val;
  1570. mpsc_shared_regs.MPSC_RCRR_m= pdata->rcrr_val;
  1571. mpsc_shared_regs.MPSC_TCRR_m= pdata->tcrr_val;
  1572. mpsc_shared_regs.SDMA_INTR_CAUSE_m =
  1573. pdata->intr_cause_val;
  1574. mpsc_shared_regs.SDMA_INTR_MASK_m =
  1575. pdata->intr_mask_val;
  1576. rc = 0;
  1577. }
  1578. }
  1579. return rc;
  1580. }
  1581. static int mpsc_shared_drv_remove(struct platform_device *dev)
  1582. {
  1583. int rc = -ENODEV;
  1584. if (dev->id == 0) {
  1585. mpsc_shared_unmap_regs();
  1586. mpsc_shared_regs.MPSC_MRR_m = 0;
  1587. mpsc_shared_regs.MPSC_RCRR_m = 0;
  1588. mpsc_shared_regs.MPSC_TCRR_m = 0;
  1589. mpsc_shared_regs.SDMA_INTR_CAUSE_m = 0;
  1590. mpsc_shared_regs.SDMA_INTR_MASK_m = 0;
  1591. rc = 0;
  1592. }
  1593. return rc;
  1594. }
  1595. static struct platform_driver mpsc_shared_driver = {
  1596. .probe = mpsc_shared_drv_probe,
  1597. .remove = mpsc_shared_drv_remove,
  1598. .driver = {
  1599. .name = MPSC_SHARED_NAME,
  1600. },
  1601. };
  1602. /*
  1603. ******************************************************************************
  1604. *
  1605. * Driver Interface Routines
  1606. *
  1607. ******************************************************************************
  1608. */
  1609. static struct uart_driver mpsc_reg = {
  1610. .owner = THIS_MODULE,
  1611. .driver_name = MPSC_DRIVER_NAME,
  1612. .dev_name = MPSC_DEV_NAME,
  1613. .major = MPSC_MAJOR,
  1614. .minor = MPSC_MINOR_START,
  1615. .nr = MPSC_NUM_CTLRS,
  1616. .cons = MPSC_CONSOLE,
  1617. };
  1618. static int mpsc_drv_map_regs(struct mpsc_port_info *pi,
  1619. struct platform_device *pd)
  1620. {
  1621. struct resource *r;
  1622. if ((r = platform_get_resource(pd, IORESOURCE_MEM, MPSC_BASE_ORDER))
  1623. && request_mem_region(r->start, MPSC_REG_BLOCK_SIZE,
  1624. "mpsc_regs")) {
  1625. pi->mpsc_base = ioremap(r->start, MPSC_REG_BLOCK_SIZE);
  1626. pi->mpsc_base_p = r->start;
  1627. } else {
  1628. mpsc_resource_err("MPSC base");
  1629. goto err;
  1630. }
  1631. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1632. MPSC_SDMA_BASE_ORDER))
  1633. && request_mem_region(r->start,
  1634. MPSC_SDMA_REG_BLOCK_SIZE, "sdma_regs")) {
  1635. pi->sdma_base = ioremap(r->start,MPSC_SDMA_REG_BLOCK_SIZE);
  1636. pi->sdma_base_p = r->start;
  1637. } else {
  1638. mpsc_resource_err("SDMA base");
  1639. if (pi->mpsc_base) {
  1640. iounmap(pi->mpsc_base);
  1641. pi->mpsc_base = NULL;
  1642. }
  1643. goto err;
  1644. }
  1645. if ((r = platform_get_resource(pd,IORESOURCE_MEM,MPSC_BRG_BASE_ORDER))
  1646. && request_mem_region(r->start,
  1647. MPSC_BRG_REG_BLOCK_SIZE, "brg_regs")) {
  1648. pi->brg_base = ioremap(r->start, MPSC_BRG_REG_BLOCK_SIZE);
  1649. pi->brg_base_p = r->start;
  1650. } else {
  1651. mpsc_resource_err("BRG base");
  1652. if (pi->mpsc_base) {
  1653. iounmap(pi->mpsc_base);
  1654. pi->mpsc_base = NULL;
  1655. }
  1656. if (pi->sdma_base) {
  1657. iounmap(pi->sdma_base);
  1658. pi->sdma_base = NULL;
  1659. }
  1660. goto err;
  1661. }
  1662. return 0;
  1663. err:
  1664. return -ENOMEM;
  1665. }
  1666. static void mpsc_drv_unmap_regs(struct mpsc_port_info *pi)
  1667. {
  1668. if (!pi->mpsc_base) {
  1669. iounmap(pi->mpsc_base);
  1670. release_mem_region(pi->mpsc_base_p, MPSC_REG_BLOCK_SIZE);
  1671. }
  1672. if (!pi->sdma_base) {
  1673. iounmap(pi->sdma_base);
  1674. release_mem_region(pi->sdma_base_p, MPSC_SDMA_REG_BLOCK_SIZE);
  1675. }
  1676. if (!pi->brg_base) {
  1677. iounmap(pi->brg_base);
  1678. release_mem_region(pi->brg_base_p, MPSC_BRG_REG_BLOCK_SIZE);
  1679. }
  1680. pi->mpsc_base = NULL;
  1681. pi->sdma_base = NULL;
  1682. pi->brg_base = NULL;
  1683. pi->mpsc_base_p = 0;
  1684. pi->sdma_base_p = 0;
  1685. pi->brg_base_p = 0;
  1686. }
  1687. static void mpsc_drv_get_platform_data(struct mpsc_port_info *pi,
  1688. struct platform_device *pd, int num)
  1689. {
  1690. struct mpsc_pdata *pdata;
  1691. pdata = (struct mpsc_pdata *)pd->dev.platform_data;
  1692. pi->port.uartclk = pdata->brg_clk_freq;
  1693. pi->port.iotype = UPIO_MEM;
  1694. pi->port.line = num;
  1695. pi->port.type = PORT_MPSC;
  1696. pi->port.fifosize = MPSC_TXBE_SIZE;
  1697. pi->port.membase = pi->mpsc_base;
  1698. pi->port.mapbase = (ulong)pi->mpsc_base;
  1699. pi->port.ops = &mpsc_pops;
  1700. pi->mirror_regs = pdata->mirror_regs;
  1701. pi->cache_mgmt = pdata->cache_mgmt;
  1702. pi->brg_can_tune = pdata->brg_can_tune;
  1703. pi->brg_clk_src = pdata->brg_clk_src;
  1704. pi->mpsc_max_idle = pdata->max_idle;
  1705. pi->default_baud = pdata->default_baud;
  1706. pi->default_bits = pdata->default_bits;
  1707. pi->default_parity = pdata->default_parity;
  1708. pi->default_flow = pdata->default_flow;
  1709. /* Initial values of mirrored regs */
  1710. pi->MPSC_CHR_1_m = pdata->chr_1_val;
  1711. pi->MPSC_CHR_2_m = pdata->chr_2_val;
  1712. pi->MPSC_CHR_10_m = pdata->chr_10_val;
  1713. pi->MPSC_MPCR_m = pdata->mpcr_val;
  1714. pi->BRG_BCR_m = pdata->bcr_val;
  1715. pi->shared_regs = &mpsc_shared_regs;
  1716. pi->port.irq = platform_get_irq(pd, 0);
  1717. }
  1718. static int mpsc_drv_probe(struct platform_device *dev)
  1719. {
  1720. struct mpsc_port_info *pi;
  1721. int rc = -ENODEV;
  1722. pr_debug("mpsc_drv_probe: Adding MPSC %d\n", dev->id);
  1723. if (dev->id < MPSC_NUM_CTLRS) {
  1724. pi = &mpsc_ports[dev->id];
  1725. if (!(rc = mpsc_drv_map_regs(pi, dev))) {
  1726. mpsc_drv_get_platform_data(pi, dev, dev->id);
  1727. if (!(rc = mpsc_make_ready(pi))) {
  1728. spin_lock_init(&pi->tx_lock);
  1729. if (!(rc = uart_add_one_port(&mpsc_reg,
  1730. &pi->port))) {
  1731. rc = 0;
  1732. } else {
  1733. mpsc_release_port((struct uart_port *)
  1734. pi);
  1735. mpsc_drv_unmap_regs(pi);
  1736. }
  1737. } else {
  1738. mpsc_drv_unmap_regs(pi);
  1739. }
  1740. }
  1741. }
  1742. return rc;
  1743. }
  1744. static int mpsc_drv_remove(struct platform_device *dev)
  1745. {
  1746. pr_debug("mpsc_drv_exit: Removing MPSC %d\n", dev->id);
  1747. if (dev->id < MPSC_NUM_CTLRS) {
  1748. uart_remove_one_port(&mpsc_reg, &mpsc_ports[dev->id].port);
  1749. mpsc_release_port((struct uart_port *)
  1750. &mpsc_ports[dev->id].port);
  1751. mpsc_drv_unmap_regs(&mpsc_ports[dev->id]);
  1752. return 0;
  1753. } else {
  1754. return -ENODEV;
  1755. }
  1756. }
  1757. static struct platform_driver mpsc_driver = {
  1758. .probe = mpsc_drv_probe,
  1759. .remove = mpsc_drv_remove,
  1760. .driver = {
  1761. .name = MPSC_CTLR_NAME,
  1762. .owner = THIS_MODULE,
  1763. },
  1764. };
  1765. static int __init mpsc_drv_init(void)
  1766. {
  1767. int rc;
  1768. printk(KERN_INFO "Serial: MPSC driver\n");
  1769. memset(mpsc_ports, 0, sizeof(mpsc_ports));
  1770. memset(&mpsc_shared_regs, 0, sizeof(mpsc_shared_regs));
  1771. if (!(rc = uart_register_driver(&mpsc_reg))) {
  1772. if (!(rc = platform_driver_register(&mpsc_shared_driver))) {
  1773. if ((rc = platform_driver_register(&mpsc_driver))) {
  1774. platform_driver_unregister(&mpsc_shared_driver);
  1775. uart_unregister_driver(&mpsc_reg);
  1776. }
  1777. } else {
  1778. uart_unregister_driver(&mpsc_reg);
  1779. }
  1780. }
  1781. return rc;
  1782. }
  1783. static void __exit mpsc_drv_exit(void)
  1784. {
  1785. platform_driver_unregister(&mpsc_driver);
  1786. platform_driver_unregister(&mpsc_shared_driver);
  1787. uart_unregister_driver(&mpsc_reg);
  1788. memset(mpsc_ports, 0, sizeof(mpsc_ports));
  1789. memset(&mpsc_shared_regs, 0, sizeof(mpsc_shared_regs));
  1790. }
  1791. module_init(mpsc_drv_init);
  1792. module_exit(mpsc_drv_exit);
  1793. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  1794. MODULE_DESCRIPTION("Generic Marvell MPSC serial/UART driver");
  1795. MODULE_VERSION(MPSC_VERSION);
  1796. MODULE_LICENSE("GPL");
  1797. MODULE_ALIAS_CHARDEV_MAJOR(MPSC_MAJOR);
  1798. MODULE_ALIAS("platform:" MPSC_CTLR_NAME);