cpm_uart.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * linux/drivers/serial/cpm_uart.h
  3. *
  4. * Driver for CPM (SCC/SMC) serial ports
  5. *
  6. * Copyright (C) 2004 Freescale Semiconductor, Inc.
  7. *
  8. * 2006 (c) MontaVista Software, Inc.
  9. * Vitaly Bordug <vbordug@ru.mvista.com>
  10. *
  11. * This file is licensed under the terms of the GNU General Public License
  12. * version 2. This program is licensed "as is" without any warranty of any
  13. * kind, whether express or implied.
  14. *
  15. */
  16. #ifndef CPM_UART_H
  17. #define CPM_UART_H
  18. #include <linux/platform_device.h>
  19. #include <linux/fs_uart_pd.h>
  20. #if defined(CONFIG_CPM2)
  21. #include "cpm_uart_cpm2.h"
  22. #elif defined(CONFIG_8xx)
  23. #include "cpm_uart_cpm1.h"
  24. #endif
  25. #define SERIAL_CPM_MAJOR 204
  26. #define SERIAL_CPM_MINOR 46
  27. #define IS_SMC(pinfo) (pinfo->flags & FLAG_SMC)
  28. #define IS_DISCARDING(pinfo) (pinfo->flags & FLAG_DISCARDING)
  29. #define FLAG_DISCARDING 0x00000004 /* when set, don't discard */
  30. #define FLAG_SMC 0x00000002
  31. #define FLAG_CONSOLE 0x00000001
  32. #define UART_SMC1 fsid_smc1_uart
  33. #define UART_SMC2 fsid_smc2_uart
  34. #define UART_SCC1 fsid_scc1_uart
  35. #define UART_SCC2 fsid_scc2_uart
  36. #define UART_SCC3 fsid_scc3_uart
  37. #define UART_SCC4 fsid_scc4_uart
  38. #define UART_NR fs_uart_nr
  39. #define RX_NUM_FIFO 4
  40. #define RX_BUF_SIZE 32
  41. #define TX_NUM_FIFO 4
  42. #define TX_BUF_SIZE 32
  43. #define SCC_WAIT_CLOSING 100
  44. #define GPIO_CTS 0
  45. #define GPIO_RTS 1
  46. #define GPIO_DCD 2
  47. #define GPIO_DSR 3
  48. #define GPIO_DTR 4
  49. #define GPIO_RI 5
  50. #define NUM_GPIOS (GPIO_RI+1)
  51. struct uart_cpm_port {
  52. struct uart_port port;
  53. u16 rx_nrfifos;
  54. u16 rx_fifosize;
  55. u16 tx_nrfifos;
  56. u16 tx_fifosize;
  57. smc_t __iomem *smcp;
  58. smc_uart_t __iomem *smcup;
  59. scc_t __iomem *sccp;
  60. scc_uart_t __iomem *sccup;
  61. cbd_t __iomem *rx_bd_base;
  62. cbd_t __iomem *rx_cur;
  63. cbd_t __iomem *tx_bd_base;
  64. cbd_t __iomem *tx_cur;
  65. unsigned char *tx_buf;
  66. unsigned char *rx_buf;
  67. u32 flags;
  68. void (*set_lineif)(struct uart_cpm_port *);
  69. struct clk *clk;
  70. u8 brg;
  71. uint dp_addr;
  72. void *mem_addr;
  73. dma_addr_t dma_addr;
  74. u32 mem_size;
  75. /* helpers */
  76. int baud;
  77. int bits;
  78. /* Keep track of 'odd' SMC2 wirings */
  79. int is_portb;
  80. /* wait on close if needed */
  81. int wait_closing;
  82. /* value to combine with opcode to form cpm command */
  83. u32 command;
  84. int gpios[NUM_GPIOS];
  85. };
  86. extern int cpm_uart_nr;
  87. extern struct uart_cpm_port cpm_uart_ports[UART_NR];
  88. /* these are located in their respective files */
  89. void cpm_line_cr_cmd(struct uart_cpm_port *port, int cmd);
  90. void __iomem *cpm_uart_map_pram(struct uart_cpm_port *port,
  91. struct device_node *np);
  92. void cpm_uart_unmap_pram(struct uart_cpm_port *port, void __iomem *pram);
  93. int cpm_uart_init_portdesc(void);
  94. int cpm_uart_allocbuf(struct uart_cpm_port *pinfo, unsigned int is_con);
  95. void cpm_uart_freebuf(struct uart_cpm_port *pinfo);
  96. void smc1_lineif(struct uart_cpm_port *pinfo);
  97. void smc2_lineif(struct uart_cpm_port *pinfo);
  98. void scc1_lineif(struct uart_cpm_port *pinfo);
  99. void scc2_lineif(struct uart_cpm_port *pinfo);
  100. void scc3_lineif(struct uart_cpm_port *pinfo);
  101. void scc4_lineif(struct uart_cpm_port *pinfo);
  102. /*
  103. virtual to phys transtalion
  104. */
  105. static inline unsigned long cpu2cpm_addr(void *addr,
  106. struct uart_cpm_port *pinfo)
  107. {
  108. int offset;
  109. u32 val = (u32)addr;
  110. u32 mem = (u32)pinfo->mem_addr;
  111. /* sane check */
  112. if (likely(val >= mem && val < mem + pinfo->mem_size)) {
  113. offset = val - mem;
  114. return pinfo->dma_addr + offset;
  115. }
  116. /* something nasty happened */
  117. BUG();
  118. return 0;
  119. }
  120. static inline void *cpm2cpu_addr(unsigned long addr,
  121. struct uart_cpm_port *pinfo)
  122. {
  123. int offset;
  124. u32 val = addr;
  125. u32 dma = (u32)pinfo->dma_addr;
  126. /* sane check */
  127. if (likely(val >= dma && val < dma + pinfo->mem_size)) {
  128. offset = val - dma;
  129. return pinfo->mem_addr + offset;
  130. }
  131. /* something nasty happened */
  132. BUG();
  133. return NULL;
  134. }
  135. #endif /* CPM_UART_H */