8250_pci.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING
  57. "%s: %s\n"
  58. "Please send the output of lspci -vv, this\n"
  59. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  60. "manufacturer and name of serial board or\n"
  61. "modem board to rmk+serial@arm.linux.org.uk.\n",
  62. pci_name(dev), str, dev->vendor, dev->device,
  63. dev->subsystem_vendor, dev->subsystem_device);
  64. }
  65. static int
  66. setup_port(struct serial_private *priv, struct uart_port *port,
  67. int bar, int offset, int regshift)
  68. {
  69. struct pci_dev *dev = priv->dev;
  70. unsigned long base, len;
  71. if (bar >= PCI_NUM_BAR_RESOURCES)
  72. return -EINVAL;
  73. base = pci_resource_start(dev, bar);
  74. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  75. len = pci_resource_len(dev, bar);
  76. if (!priv->remapped_bar[bar])
  77. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  78. if (!priv->remapped_bar[bar])
  79. return -ENOMEM;
  80. port->iotype = UPIO_MEM;
  81. port->iobase = 0;
  82. port->mapbase = base + offset;
  83. port->membase = priv->remapped_bar[bar] + offset;
  84. port->regshift = regshift;
  85. } else {
  86. port->iotype = UPIO_PORT;
  87. port->iobase = base + offset;
  88. port->mapbase = 0;
  89. port->membase = NULL;
  90. port->regshift = 0;
  91. }
  92. return 0;
  93. }
  94. /*
  95. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  96. */
  97. static int addidata_apci7800_setup(struct serial_private *priv,
  98. const struct pciserial_board *board,
  99. struct uart_port *port, int idx)
  100. {
  101. unsigned int bar = 0, offset = board->first_offset;
  102. bar = FL_GET_BASE(board->flags);
  103. if (idx < 2) {
  104. offset += idx * board->uart_offset;
  105. } else if ((idx >= 2) && (idx < 4)) {
  106. bar += 1;
  107. offset += ((idx - 2) * board->uart_offset);
  108. } else if ((idx >= 4) && (idx < 6)) {
  109. bar += 2;
  110. offset += ((idx - 4) * board->uart_offset);
  111. } else if (idx >= 6) {
  112. bar += 3;
  113. offset += ((idx - 6) * board->uart_offset);
  114. }
  115. return setup_port(priv, port, bar, offset, board->reg_shift);
  116. }
  117. /*
  118. * AFAVLAB uses a different mixture of BARs and offsets
  119. * Not that ugly ;) -- HW
  120. */
  121. static int
  122. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  123. struct uart_port *port, int idx)
  124. {
  125. unsigned int bar, offset = board->first_offset;
  126. bar = FL_GET_BASE(board->flags);
  127. if (idx < 4)
  128. bar += idx;
  129. else {
  130. bar = 4;
  131. offset += (idx - 4) * board->uart_offset;
  132. }
  133. return setup_port(priv, port, bar, offset, board->reg_shift);
  134. }
  135. /*
  136. * HP's Remote Management Console. The Diva chip came in several
  137. * different versions. N-class, L2000 and A500 have two Diva chips, each
  138. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  139. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  140. * one Diva chip, but it has been expanded to 5 UARTs.
  141. */
  142. static int pci_hp_diva_init(struct pci_dev *dev)
  143. {
  144. int rc = 0;
  145. switch (dev->subsystem_device) {
  146. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  147. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  148. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  149. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  150. rc = 3;
  151. break;
  152. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  153. rc = 2;
  154. break;
  155. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  156. rc = 4;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  159. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  160. rc = 1;
  161. break;
  162. }
  163. return rc;
  164. }
  165. /*
  166. * HP's Diva chip puts the 4th/5th serial port further out, and
  167. * some serial ports are supposed to be hidden on certain models.
  168. */
  169. static int
  170. pci_hp_diva_setup(struct serial_private *priv,
  171. const struct pciserial_board *board,
  172. struct uart_port *port, int idx)
  173. {
  174. unsigned int offset = board->first_offset;
  175. unsigned int bar = FL_GET_BASE(board->flags);
  176. switch (priv->dev->subsystem_device) {
  177. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  178. if (idx == 3)
  179. idx++;
  180. break;
  181. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  182. if (idx > 0)
  183. idx++;
  184. if (idx > 2)
  185. idx++;
  186. break;
  187. }
  188. if (idx > 2)
  189. offset = 0x18;
  190. offset += idx * board->uart_offset;
  191. return setup_port(priv, port, bar, offset, board->reg_shift);
  192. }
  193. /*
  194. * Added for EKF Intel i960 serial boards
  195. */
  196. static int pci_inteli960ni_init(struct pci_dev *dev)
  197. {
  198. unsigned long oldval;
  199. if (!(dev->subsystem_device & 0x1000))
  200. return -ENODEV;
  201. /* is firmware started? */
  202. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  203. if (oldval == 0x00001000L) { /* RESET value */
  204. printk(KERN_DEBUG "Local i960 firmware missing");
  205. return -ENODEV;
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  211. * that the card interrupt be explicitly enabled or disabled. This
  212. * seems to be mainly needed on card using the PLX which also use I/O
  213. * mapped memory.
  214. */
  215. static int pci_plx9050_init(struct pci_dev *dev)
  216. {
  217. u8 irq_config;
  218. void __iomem *p;
  219. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  220. moan_device("no memory in bar 0", dev);
  221. return 0;
  222. }
  223. irq_config = 0x41;
  224. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  225. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  226. irq_config = 0x43;
  227. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  228. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  229. /*
  230. * As the megawolf cards have the int pins active
  231. * high, and have 2 UART chips, both ints must be
  232. * enabled on the 9050. Also, the UARTS are set in
  233. * 16450 mode by default, so we have to enable the
  234. * 16C950 'enhanced' mode so that we can use the
  235. * deep FIFOs
  236. */
  237. irq_config = 0x5b;
  238. /*
  239. * enable/disable interrupts
  240. */
  241. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  242. if (p == NULL)
  243. return -ENOMEM;
  244. writel(irq_config, p + 0x4c);
  245. /*
  246. * Read the register back to ensure that it took effect.
  247. */
  248. readl(p + 0x4c);
  249. iounmap(p);
  250. return 0;
  251. }
  252. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  253. {
  254. u8 __iomem *p;
  255. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  256. return;
  257. /*
  258. * disable interrupts
  259. */
  260. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  261. if (p != NULL) {
  262. writel(0, p + 0x4c);
  263. /*
  264. * Read the register back to ensure that it took effect.
  265. */
  266. readl(p + 0x4c);
  267. iounmap(p);
  268. }
  269. }
  270. #define NI8420_INT_ENABLE_REG 0x38
  271. #define NI8420_INT_ENABLE_BIT 0x2000
  272. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  273. {
  274. void __iomem *p;
  275. unsigned long base, len;
  276. unsigned int bar = 0;
  277. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  278. moan_device("no memory in bar", dev);
  279. return;
  280. }
  281. base = pci_resource_start(dev, bar);
  282. len = pci_resource_len(dev, bar);
  283. p = ioremap_nocache(base, len);
  284. if (p == NULL)
  285. return;
  286. /* Disable the CPU Interrupt */
  287. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  288. p + NI8420_INT_ENABLE_REG);
  289. iounmap(p);
  290. }
  291. /* MITE registers */
  292. #define MITE_IOWBSR1 0xc4
  293. #define MITE_IOWCR1 0xf4
  294. #define MITE_LCIMR1 0x08
  295. #define MITE_LCIMR2 0x10
  296. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  297. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  298. {
  299. void __iomem *p;
  300. unsigned long base, len;
  301. unsigned int bar = 0;
  302. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  303. moan_device("no memory in bar", dev);
  304. return;
  305. }
  306. base = pci_resource_start(dev, bar);
  307. len = pci_resource_len(dev, bar);
  308. p = ioremap_nocache(base, len);
  309. if (p == NULL)
  310. return;
  311. /* Disable the CPU Interrupt */
  312. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  313. iounmap(p);
  314. }
  315. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  316. static int
  317. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  318. struct uart_port *port, int idx)
  319. {
  320. unsigned int bar, offset = board->first_offset;
  321. bar = 0;
  322. if (idx < 4) {
  323. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  324. offset += idx * board->uart_offset;
  325. } else if (idx < 8) {
  326. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  327. offset += idx * board->uart_offset + 0xC00;
  328. } else /* we have only 8 ports on PMC-OCTALPRO */
  329. return 1;
  330. return setup_port(priv, port, bar, offset, board->reg_shift);
  331. }
  332. /*
  333. * This does initialization for PMC OCTALPRO cards:
  334. * maps the device memory, resets the UARTs (needed, bc
  335. * if the module is removed and inserted again, the card
  336. * is in the sleep mode) and enables global interrupt.
  337. */
  338. /* global control register offset for SBS PMC-OctalPro */
  339. #define OCT_REG_CR_OFF 0x500
  340. static int sbs_init(struct pci_dev *dev)
  341. {
  342. u8 __iomem *p;
  343. p = pci_ioremap_bar(dev, 0);
  344. if (p == NULL)
  345. return -ENOMEM;
  346. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  347. writeb(0x10, p + OCT_REG_CR_OFF);
  348. udelay(50);
  349. writeb(0x0, p + OCT_REG_CR_OFF);
  350. /* Set bit-2 (INTENABLE) of Control Register */
  351. writeb(0x4, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. return 0;
  354. }
  355. /*
  356. * Disables the global interrupt of PMC-OctalPro
  357. */
  358. static void __devexit sbs_exit(struct pci_dev *dev)
  359. {
  360. u8 __iomem *p;
  361. p = pci_ioremap_bar(dev, 0);
  362. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  363. if (p != NULL)
  364. writeb(0, p + OCT_REG_CR_OFF);
  365. iounmap(p);
  366. }
  367. /*
  368. * SIIG serial cards have an PCI interface chip which also controls
  369. * the UART clocking frequency. Each UART can be clocked independently
  370. * (except cards equiped with 4 UARTs) and initial clocking settings
  371. * are stored in the EEPROM chip. It can cause problems because this
  372. * version of serial driver doesn't support differently clocked UART's
  373. * on single PCI card. To prevent this, initialization functions set
  374. * high frequency clocking for all UART's on given card. It is safe (I
  375. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  376. * with other OSes (like M$ DOS).
  377. *
  378. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  379. *
  380. * There is two family of SIIG serial cards with different PCI
  381. * interface chip and different configuration methods:
  382. * - 10x cards have control registers in IO and/or memory space;
  383. * - 20x cards have control registers in standard PCI configuration space.
  384. *
  385. * Note: all 10x cards have PCI device ids 0x10..
  386. * all 20x cards have PCI device ids 0x20..
  387. *
  388. * There are also Quartet Serial cards which use Oxford Semiconductor
  389. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  390. *
  391. * Note: some SIIG cards are probed by the parport_serial object.
  392. */
  393. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  394. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  395. static int pci_siig10x_init(struct pci_dev *dev)
  396. {
  397. u16 data;
  398. void __iomem *p;
  399. switch (dev->device & 0xfff8) {
  400. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  401. data = 0xffdf;
  402. break;
  403. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  404. data = 0xf7ff;
  405. break;
  406. default: /* 1S1P, 4S */
  407. data = 0xfffb;
  408. break;
  409. }
  410. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  411. if (p == NULL)
  412. return -ENOMEM;
  413. writew(readw(p + 0x28) & data, p + 0x28);
  414. readw(p + 0x28);
  415. iounmap(p);
  416. return 0;
  417. }
  418. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  419. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  420. static int pci_siig20x_init(struct pci_dev *dev)
  421. {
  422. u8 data;
  423. /* Change clock frequency for the first UART. */
  424. pci_read_config_byte(dev, 0x6f, &data);
  425. pci_write_config_byte(dev, 0x6f, data & 0xef);
  426. /* If this card has 2 UART, we have to do the same with second UART. */
  427. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  428. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  429. pci_read_config_byte(dev, 0x73, &data);
  430. pci_write_config_byte(dev, 0x73, data & 0xef);
  431. }
  432. return 0;
  433. }
  434. static int pci_siig_init(struct pci_dev *dev)
  435. {
  436. unsigned int type = dev->device & 0xff00;
  437. if (type == 0x1000)
  438. return pci_siig10x_init(dev);
  439. else if (type == 0x2000)
  440. return pci_siig20x_init(dev);
  441. moan_device("Unknown SIIG card", dev);
  442. return -ENODEV;
  443. }
  444. static int pci_siig_setup(struct serial_private *priv,
  445. const struct pciserial_board *board,
  446. struct uart_port *port, int idx)
  447. {
  448. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  449. if (idx > 3) {
  450. bar = 4;
  451. offset = (idx - 4) * 8;
  452. }
  453. return setup_port(priv, port, bar, offset, 0);
  454. }
  455. /*
  456. * Timedia has an explosion of boards, and to avoid the PCI table from
  457. * growing *huge*, we use this function to collapse some 70 entries
  458. * in the PCI table into one, for sanity's and compactness's sake.
  459. */
  460. static const unsigned short timedia_single_port[] = {
  461. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  462. };
  463. static const unsigned short timedia_dual_port[] = {
  464. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  465. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  466. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  467. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  468. 0xD079, 0
  469. };
  470. static const unsigned short timedia_quad_port[] = {
  471. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  472. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  473. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  474. 0xB157, 0
  475. };
  476. static const unsigned short timedia_eight_port[] = {
  477. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  478. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  479. };
  480. static const struct timedia_struct {
  481. int num;
  482. const unsigned short *ids;
  483. } timedia_data[] = {
  484. { 1, timedia_single_port },
  485. { 2, timedia_dual_port },
  486. { 4, timedia_quad_port },
  487. { 8, timedia_eight_port }
  488. };
  489. static int pci_timedia_init(struct pci_dev *dev)
  490. {
  491. const unsigned short *ids;
  492. int i, j;
  493. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  494. ids = timedia_data[i].ids;
  495. for (j = 0; ids[j]; j++)
  496. if (dev->subsystem_device == ids[j])
  497. return timedia_data[i].num;
  498. }
  499. return 0;
  500. }
  501. /*
  502. * Timedia/SUNIX uses a mixture of BARs and offsets
  503. * Ugh, this is ugly as all hell --- TYT
  504. */
  505. static int
  506. pci_timedia_setup(struct serial_private *priv,
  507. const struct pciserial_board *board,
  508. struct uart_port *port, int idx)
  509. {
  510. unsigned int bar = 0, offset = board->first_offset;
  511. switch (idx) {
  512. case 0:
  513. bar = 0;
  514. break;
  515. case 1:
  516. offset = board->uart_offset;
  517. bar = 0;
  518. break;
  519. case 2:
  520. bar = 1;
  521. break;
  522. case 3:
  523. offset = board->uart_offset;
  524. /* FALLTHROUGH */
  525. case 4: /* BAR 2 */
  526. case 5: /* BAR 3 */
  527. case 6: /* BAR 4 */
  528. case 7: /* BAR 5 */
  529. bar = idx - 2;
  530. }
  531. return setup_port(priv, port, bar, offset, board->reg_shift);
  532. }
  533. /*
  534. * Some Titan cards are also a little weird
  535. */
  536. static int
  537. titan_400l_800l_setup(struct serial_private *priv,
  538. const struct pciserial_board *board,
  539. struct uart_port *port, int idx)
  540. {
  541. unsigned int bar, offset = board->first_offset;
  542. switch (idx) {
  543. case 0:
  544. bar = 1;
  545. break;
  546. case 1:
  547. bar = 2;
  548. break;
  549. default:
  550. bar = 4;
  551. offset = (idx - 2) * board->uart_offset;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. static int pci_xircom_init(struct pci_dev *dev)
  556. {
  557. msleep(100);
  558. return 0;
  559. }
  560. static int pci_ni8420_init(struct pci_dev *dev)
  561. {
  562. void __iomem *p;
  563. unsigned long base, len;
  564. unsigned int bar = 0;
  565. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  566. moan_device("no memory in bar", dev);
  567. return 0;
  568. }
  569. base = pci_resource_start(dev, bar);
  570. len = pci_resource_len(dev, bar);
  571. p = ioremap_nocache(base, len);
  572. if (p == NULL)
  573. return -ENOMEM;
  574. /* Enable CPU Interrupt */
  575. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  576. p + NI8420_INT_ENABLE_REG);
  577. iounmap(p);
  578. return 0;
  579. }
  580. #define MITE_IOWBSR1_WSIZE 0xa
  581. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  582. #define MITE_IOWBSR1_WENAB (1 << 7)
  583. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  584. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  585. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  586. static int pci_ni8430_init(struct pci_dev *dev)
  587. {
  588. void __iomem *p;
  589. unsigned long base, len;
  590. u32 device_window;
  591. unsigned int bar = 0;
  592. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  593. moan_device("no memory in bar", dev);
  594. return 0;
  595. }
  596. base = pci_resource_start(dev, bar);
  597. len = pci_resource_len(dev, bar);
  598. p = ioremap_nocache(base, len);
  599. if (p == NULL)
  600. return -ENOMEM;
  601. /* Set device window address and size in BAR0 */
  602. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  603. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  604. writel(device_window, p + MITE_IOWBSR1);
  605. /* Set window access to go to RAMSEL IO address space */
  606. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  607. p + MITE_IOWCR1);
  608. /* Enable IO Bus Interrupt 0 */
  609. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  610. /* Enable CPU Interrupt */
  611. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  612. iounmap(p);
  613. return 0;
  614. }
  615. /* UART Port Control Register */
  616. #define NI8430_PORTCON 0x0f
  617. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  618. static int
  619. pci_ni8430_setup(struct serial_private *priv,
  620. const struct pciserial_board *board,
  621. struct uart_port *port, int idx)
  622. {
  623. void __iomem *p;
  624. unsigned long base, len;
  625. unsigned int bar, offset = board->first_offset;
  626. if (idx >= board->num_ports)
  627. return 1;
  628. bar = FL_GET_BASE(board->flags);
  629. offset += idx * board->uart_offset;
  630. base = pci_resource_start(priv->dev, bar);
  631. len = pci_resource_len(priv->dev, bar);
  632. p = ioremap_nocache(base, len);
  633. /* enable the transciever */
  634. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  635. p + offset + NI8430_PORTCON);
  636. iounmap(p);
  637. return setup_port(priv, port, bar, offset, board->reg_shift);
  638. }
  639. static int pci_netmos_init(struct pci_dev *dev)
  640. {
  641. /* subdevice 0x00PS means <P> parallel, <S> serial */
  642. unsigned int num_serial = dev->subsystem_device & 0xf;
  643. if (dev->device == PCI_DEVICE_ID_NETMOS_9901)
  644. return 0;
  645. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  646. dev->subsystem_device == 0x0299)
  647. return 0;
  648. if (num_serial == 0)
  649. return -ENODEV;
  650. return num_serial;
  651. }
  652. /*
  653. * These chips are available with optionally one parallel port and up to
  654. * two serial ports. Unfortunately they all have the same product id.
  655. *
  656. * Basic configuration is done over a region of 32 I/O ports. The base
  657. * ioport is called INTA or INTC, depending on docs/other drivers.
  658. *
  659. * The region of the 32 I/O ports is configured in POSIO0R...
  660. */
  661. /* registers */
  662. #define ITE_887x_MISCR 0x9c
  663. #define ITE_887x_INTCBAR 0x78
  664. #define ITE_887x_UARTBAR 0x7c
  665. #define ITE_887x_PS0BAR 0x10
  666. #define ITE_887x_POSIO0 0x60
  667. /* I/O space size */
  668. #define ITE_887x_IOSIZE 32
  669. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  670. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  671. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  672. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  673. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  674. #define ITE_887x_POSIO_SPEED (3 << 29)
  675. /* enable IO_Space bit */
  676. #define ITE_887x_POSIO_ENABLE (1 << 31)
  677. static int pci_ite887x_init(struct pci_dev *dev)
  678. {
  679. /* inta_addr are the configuration addresses of the ITE */
  680. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  681. 0x200, 0x280, 0 };
  682. int ret, i, type;
  683. struct resource *iobase = NULL;
  684. u32 miscr, uartbar, ioport;
  685. /* search for the base-ioport */
  686. i = 0;
  687. while (inta_addr[i] && iobase == NULL) {
  688. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  689. "ite887x");
  690. if (iobase != NULL) {
  691. /* write POSIO0R - speed | size | ioport */
  692. pci_write_config_dword(dev, ITE_887x_POSIO0,
  693. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  694. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  695. /* write INTCBAR - ioport */
  696. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  697. inta_addr[i]);
  698. ret = inb(inta_addr[i]);
  699. if (ret != 0xff) {
  700. /* ioport connected */
  701. break;
  702. }
  703. release_region(iobase->start, ITE_887x_IOSIZE);
  704. iobase = NULL;
  705. }
  706. i++;
  707. }
  708. if (!inta_addr[i]) {
  709. printk(KERN_ERR "ite887x: could not find iobase\n");
  710. return -ENODEV;
  711. }
  712. /* start of undocumented type checking (see parport_pc.c) */
  713. type = inb(iobase->start + 0x18) & 0x0f;
  714. switch (type) {
  715. case 0x2: /* ITE8871 (1P) */
  716. case 0xa: /* ITE8875 (1P) */
  717. ret = 0;
  718. break;
  719. case 0xe: /* ITE8872 (2S1P) */
  720. ret = 2;
  721. break;
  722. case 0x6: /* ITE8873 (1S) */
  723. ret = 1;
  724. break;
  725. case 0x8: /* ITE8874 (2S) */
  726. ret = 2;
  727. break;
  728. default:
  729. moan_device("Unknown ITE887x", dev);
  730. ret = -ENODEV;
  731. }
  732. /* configure all serial ports */
  733. for (i = 0; i < ret; i++) {
  734. /* read the I/O port from the device */
  735. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  736. &ioport);
  737. ioport &= 0x0000FF00; /* the actual base address */
  738. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  739. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  740. ITE_887x_POSIO_IOSIZE_8 | ioport);
  741. /* write the ioport to the UARTBAR */
  742. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  743. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  744. uartbar |= (ioport << (16 * i)); /* set the ioport */
  745. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  746. /* get current config */
  747. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  748. /* disable interrupts (UARTx_Routing[3:0]) */
  749. miscr &= ~(0xf << (12 - 4 * i));
  750. /* activate the UART (UARTx_En) */
  751. miscr |= 1 << (23 - i);
  752. /* write new config with activated UART */
  753. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  754. }
  755. if (ret <= 0) {
  756. /* the device has no UARTs if we get here */
  757. release_region(iobase->start, ITE_887x_IOSIZE);
  758. }
  759. return ret;
  760. }
  761. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  762. {
  763. u32 ioport;
  764. /* the ioport is bit 0-15 in POSIO0R */
  765. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  766. ioport &= 0xffff;
  767. release_region(ioport, ITE_887x_IOSIZE);
  768. }
  769. /*
  770. * Oxford Semiconductor Inc.
  771. * Check that device is part of the Tornado range of devices, then determine
  772. * the number of ports available on the device.
  773. */
  774. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  775. {
  776. u8 __iomem *p;
  777. unsigned long deviceID;
  778. unsigned int number_uarts = 0;
  779. /* OxSemi Tornado devices are all 0xCxxx */
  780. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  781. (dev->device & 0xF000) != 0xC000)
  782. return 0;
  783. p = pci_iomap(dev, 0, 5);
  784. if (p == NULL)
  785. return -ENOMEM;
  786. deviceID = ioread32(p);
  787. /* Tornado device */
  788. if (deviceID == 0x07000200) {
  789. number_uarts = ioread8(p + 4);
  790. printk(KERN_DEBUG
  791. "%d ports detected on Oxford PCI Express device\n",
  792. number_uarts);
  793. }
  794. pci_iounmap(dev, p);
  795. return number_uarts;
  796. }
  797. static int
  798. pci_default_setup(struct serial_private *priv,
  799. const struct pciserial_board *board,
  800. struct uart_port *port, int idx)
  801. {
  802. unsigned int bar, offset = board->first_offset, maxnr;
  803. bar = FL_GET_BASE(board->flags);
  804. if (board->flags & FL_BASE_BARS)
  805. bar += idx;
  806. else
  807. offset += idx * board->uart_offset;
  808. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  809. (board->reg_shift + 3);
  810. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  811. return 1;
  812. return setup_port(priv, port, bar, offset, board->reg_shift);
  813. }
  814. static int skip_tx_en_setup(struct serial_private *priv,
  815. const struct pciserial_board *board,
  816. struct uart_port *port, int idx)
  817. {
  818. port->flags |= UPF_NO_TXEN_TEST;
  819. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  820. "[%04x:%04x] subsystem [%04x:%04x]\n",
  821. priv->dev->vendor,
  822. priv->dev->device,
  823. priv->dev->subsystem_vendor,
  824. priv->dev->subsystem_device);
  825. return pci_default_setup(priv, board, port, idx);
  826. }
  827. /* This should be in linux/pci_ids.h */
  828. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  829. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  830. #define PCI_DEVICE_ID_OCTPRO 0x0001
  831. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  832. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  833. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  834. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  835. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  836. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  837. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  838. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  839. /*
  840. * Master list of serial port init/setup/exit quirks.
  841. * This does not describe the general nature of the port.
  842. * (ie, baud base, number and location of ports, etc)
  843. *
  844. * This list is ordered alphabetically by vendor then device.
  845. * Specific entries must come before more generic entries.
  846. */
  847. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  848. /*
  849. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  850. */
  851. {
  852. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  853. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  854. .subvendor = PCI_ANY_ID,
  855. .subdevice = PCI_ANY_ID,
  856. .setup = addidata_apci7800_setup,
  857. },
  858. /*
  859. * AFAVLAB cards - these may be called via parport_serial
  860. * It is not clear whether this applies to all products.
  861. */
  862. {
  863. .vendor = PCI_VENDOR_ID_AFAVLAB,
  864. .device = PCI_ANY_ID,
  865. .subvendor = PCI_ANY_ID,
  866. .subdevice = PCI_ANY_ID,
  867. .setup = afavlab_setup,
  868. },
  869. /*
  870. * HP Diva
  871. */
  872. {
  873. .vendor = PCI_VENDOR_ID_HP,
  874. .device = PCI_DEVICE_ID_HP_DIVA,
  875. .subvendor = PCI_ANY_ID,
  876. .subdevice = PCI_ANY_ID,
  877. .init = pci_hp_diva_init,
  878. .setup = pci_hp_diva_setup,
  879. },
  880. /*
  881. * Intel
  882. */
  883. {
  884. .vendor = PCI_VENDOR_ID_INTEL,
  885. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  886. .subvendor = 0xe4bf,
  887. .subdevice = PCI_ANY_ID,
  888. .init = pci_inteli960ni_init,
  889. .setup = pci_default_setup,
  890. },
  891. {
  892. .vendor = PCI_VENDOR_ID_INTEL,
  893. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  894. .subvendor = PCI_ANY_ID,
  895. .subdevice = PCI_ANY_ID,
  896. .setup = skip_tx_en_setup,
  897. },
  898. {
  899. .vendor = PCI_VENDOR_ID_INTEL,
  900. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  901. .subvendor = PCI_ANY_ID,
  902. .subdevice = PCI_ANY_ID,
  903. .setup = skip_tx_en_setup,
  904. },
  905. {
  906. .vendor = PCI_VENDOR_ID_INTEL,
  907. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  908. .subvendor = PCI_ANY_ID,
  909. .subdevice = PCI_ANY_ID,
  910. .setup = skip_tx_en_setup,
  911. },
  912. /*
  913. * ITE
  914. */
  915. {
  916. .vendor = PCI_VENDOR_ID_ITE,
  917. .device = PCI_DEVICE_ID_ITE_8872,
  918. .subvendor = PCI_ANY_ID,
  919. .subdevice = PCI_ANY_ID,
  920. .init = pci_ite887x_init,
  921. .setup = pci_default_setup,
  922. .exit = __devexit_p(pci_ite887x_exit),
  923. },
  924. /*
  925. * National Instruments
  926. */
  927. {
  928. .vendor = PCI_VENDOR_ID_NI,
  929. .device = PCI_DEVICE_ID_NI_PCI23216,
  930. .subvendor = PCI_ANY_ID,
  931. .subdevice = PCI_ANY_ID,
  932. .init = pci_ni8420_init,
  933. .setup = pci_default_setup,
  934. .exit = __devexit_p(pci_ni8420_exit),
  935. },
  936. {
  937. .vendor = PCI_VENDOR_ID_NI,
  938. .device = PCI_DEVICE_ID_NI_PCI2328,
  939. .subvendor = PCI_ANY_ID,
  940. .subdevice = PCI_ANY_ID,
  941. .init = pci_ni8420_init,
  942. .setup = pci_default_setup,
  943. .exit = __devexit_p(pci_ni8420_exit),
  944. },
  945. {
  946. .vendor = PCI_VENDOR_ID_NI,
  947. .device = PCI_DEVICE_ID_NI_PCI2324,
  948. .subvendor = PCI_ANY_ID,
  949. .subdevice = PCI_ANY_ID,
  950. .init = pci_ni8420_init,
  951. .setup = pci_default_setup,
  952. .exit = __devexit_p(pci_ni8420_exit),
  953. },
  954. {
  955. .vendor = PCI_VENDOR_ID_NI,
  956. .device = PCI_DEVICE_ID_NI_PCI2322,
  957. .subvendor = PCI_ANY_ID,
  958. .subdevice = PCI_ANY_ID,
  959. .init = pci_ni8420_init,
  960. .setup = pci_default_setup,
  961. .exit = __devexit_p(pci_ni8420_exit),
  962. },
  963. {
  964. .vendor = PCI_VENDOR_ID_NI,
  965. .device = PCI_DEVICE_ID_NI_PCI2324I,
  966. .subvendor = PCI_ANY_ID,
  967. .subdevice = PCI_ANY_ID,
  968. .init = pci_ni8420_init,
  969. .setup = pci_default_setup,
  970. .exit = __devexit_p(pci_ni8420_exit),
  971. },
  972. {
  973. .vendor = PCI_VENDOR_ID_NI,
  974. .device = PCI_DEVICE_ID_NI_PCI2322I,
  975. .subvendor = PCI_ANY_ID,
  976. .subdevice = PCI_ANY_ID,
  977. .init = pci_ni8420_init,
  978. .setup = pci_default_setup,
  979. .exit = __devexit_p(pci_ni8420_exit),
  980. },
  981. {
  982. .vendor = PCI_VENDOR_ID_NI,
  983. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  984. .subvendor = PCI_ANY_ID,
  985. .subdevice = PCI_ANY_ID,
  986. .init = pci_ni8420_init,
  987. .setup = pci_default_setup,
  988. .exit = __devexit_p(pci_ni8420_exit),
  989. },
  990. {
  991. .vendor = PCI_VENDOR_ID_NI,
  992. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  993. .subvendor = PCI_ANY_ID,
  994. .subdevice = PCI_ANY_ID,
  995. .init = pci_ni8420_init,
  996. .setup = pci_default_setup,
  997. .exit = __devexit_p(pci_ni8420_exit),
  998. },
  999. {
  1000. .vendor = PCI_VENDOR_ID_NI,
  1001. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1002. .subvendor = PCI_ANY_ID,
  1003. .subdevice = PCI_ANY_ID,
  1004. .init = pci_ni8420_init,
  1005. .setup = pci_default_setup,
  1006. .exit = __devexit_p(pci_ni8420_exit),
  1007. },
  1008. {
  1009. .vendor = PCI_VENDOR_ID_NI,
  1010. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1011. .subvendor = PCI_ANY_ID,
  1012. .subdevice = PCI_ANY_ID,
  1013. .init = pci_ni8420_init,
  1014. .setup = pci_default_setup,
  1015. .exit = __devexit_p(pci_ni8420_exit),
  1016. },
  1017. {
  1018. .vendor = PCI_VENDOR_ID_NI,
  1019. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1020. .subvendor = PCI_ANY_ID,
  1021. .subdevice = PCI_ANY_ID,
  1022. .init = pci_ni8420_init,
  1023. .setup = pci_default_setup,
  1024. .exit = __devexit_p(pci_ni8420_exit),
  1025. },
  1026. {
  1027. .vendor = PCI_VENDOR_ID_NI,
  1028. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1029. .subvendor = PCI_ANY_ID,
  1030. .subdevice = PCI_ANY_ID,
  1031. .init = pci_ni8420_init,
  1032. .setup = pci_default_setup,
  1033. .exit = __devexit_p(pci_ni8420_exit),
  1034. },
  1035. {
  1036. .vendor = PCI_VENDOR_ID_NI,
  1037. .device = PCI_ANY_ID,
  1038. .subvendor = PCI_ANY_ID,
  1039. .subdevice = PCI_ANY_ID,
  1040. .init = pci_ni8430_init,
  1041. .setup = pci_ni8430_setup,
  1042. .exit = __devexit_p(pci_ni8430_exit),
  1043. },
  1044. /*
  1045. * Panacom
  1046. */
  1047. {
  1048. .vendor = PCI_VENDOR_ID_PANACOM,
  1049. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1050. .subvendor = PCI_ANY_ID,
  1051. .subdevice = PCI_ANY_ID,
  1052. .init = pci_plx9050_init,
  1053. .setup = pci_default_setup,
  1054. .exit = __devexit_p(pci_plx9050_exit),
  1055. },
  1056. {
  1057. .vendor = PCI_VENDOR_ID_PANACOM,
  1058. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1059. .subvendor = PCI_ANY_ID,
  1060. .subdevice = PCI_ANY_ID,
  1061. .init = pci_plx9050_init,
  1062. .setup = pci_default_setup,
  1063. .exit = __devexit_p(pci_plx9050_exit),
  1064. },
  1065. /*
  1066. * PLX
  1067. */
  1068. {
  1069. .vendor = PCI_VENDOR_ID_PLX,
  1070. .device = PCI_DEVICE_ID_PLX_9030,
  1071. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1072. .subdevice = PCI_ANY_ID,
  1073. .setup = pci_default_setup,
  1074. },
  1075. {
  1076. .vendor = PCI_VENDOR_ID_PLX,
  1077. .device = PCI_DEVICE_ID_PLX_9050,
  1078. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1079. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1080. .init = pci_plx9050_init,
  1081. .setup = pci_default_setup,
  1082. .exit = __devexit_p(pci_plx9050_exit),
  1083. },
  1084. {
  1085. .vendor = PCI_VENDOR_ID_PLX,
  1086. .device = PCI_DEVICE_ID_PLX_9050,
  1087. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1088. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1089. .init = pci_plx9050_init,
  1090. .setup = pci_default_setup,
  1091. .exit = __devexit_p(pci_plx9050_exit),
  1092. },
  1093. {
  1094. .vendor = PCI_VENDOR_ID_PLX,
  1095. .device = PCI_DEVICE_ID_PLX_9050,
  1096. .subvendor = PCI_VENDOR_ID_PLX,
  1097. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1098. .init = pci_plx9050_init,
  1099. .setup = pci_default_setup,
  1100. .exit = __devexit_p(pci_plx9050_exit),
  1101. },
  1102. {
  1103. .vendor = PCI_VENDOR_ID_PLX,
  1104. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1105. .subvendor = PCI_VENDOR_ID_PLX,
  1106. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1107. .init = pci_plx9050_init,
  1108. .setup = pci_default_setup,
  1109. .exit = __devexit_p(pci_plx9050_exit),
  1110. },
  1111. /*
  1112. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1113. */
  1114. {
  1115. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1116. .device = PCI_DEVICE_ID_OCTPRO,
  1117. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1118. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1119. .init = sbs_init,
  1120. .setup = sbs_setup,
  1121. .exit = __devexit_p(sbs_exit),
  1122. },
  1123. /*
  1124. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1125. */
  1126. {
  1127. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1128. .device = PCI_DEVICE_ID_OCTPRO,
  1129. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1130. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1131. .init = sbs_init,
  1132. .setup = sbs_setup,
  1133. .exit = __devexit_p(sbs_exit),
  1134. },
  1135. /*
  1136. * SBS Technologies, Inc., P-Octal 232
  1137. */
  1138. {
  1139. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1140. .device = PCI_DEVICE_ID_OCTPRO,
  1141. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1142. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1143. .init = sbs_init,
  1144. .setup = sbs_setup,
  1145. .exit = __devexit_p(sbs_exit),
  1146. },
  1147. /*
  1148. * SBS Technologies, Inc., P-Octal 422
  1149. */
  1150. {
  1151. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1152. .device = PCI_DEVICE_ID_OCTPRO,
  1153. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1154. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1155. .init = sbs_init,
  1156. .setup = sbs_setup,
  1157. .exit = __devexit_p(sbs_exit),
  1158. },
  1159. /*
  1160. * SIIG cards - these may be called via parport_serial
  1161. */
  1162. {
  1163. .vendor = PCI_VENDOR_ID_SIIG,
  1164. .device = PCI_ANY_ID,
  1165. .subvendor = PCI_ANY_ID,
  1166. .subdevice = PCI_ANY_ID,
  1167. .init = pci_siig_init,
  1168. .setup = pci_siig_setup,
  1169. },
  1170. /*
  1171. * Titan cards
  1172. */
  1173. {
  1174. .vendor = PCI_VENDOR_ID_TITAN,
  1175. .device = PCI_DEVICE_ID_TITAN_400L,
  1176. .subvendor = PCI_ANY_ID,
  1177. .subdevice = PCI_ANY_ID,
  1178. .setup = titan_400l_800l_setup,
  1179. },
  1180. {
  1181. .vendor = PCI_VENDOR_ID_TITAN,
  1182. .device = PCI_DEVICE_ID_TITAN_800L,
  1183. .subvendor = PCI_ANY_ID,
  1184. .subdevice = PCI_ANY_ID,
  1185. .setup = titan_400l_800l_setup,
  1186. },
  1187. /*
  1188. * Timedia cards
  1189. */
  1190. {
  1191. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1192. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1193. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1194. .subdevice = PCI_ANY_ID,
  1195. .init = pci_timedia_init,
  1196. .setup = pci_timedia_setup,
  1197. },
  1198. {
  1199. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1200. .device = PCI_ANY_ID,
  1201. .subvendor = PCI_ANY_ID,
  1202. .subdevice = PCI_ANY_ID,
  1203. .setup = pci_timedia_setup,
  1204. },
  1205. /*
  1206. * Xircom cards
  1207. */
  1208. {
  1209. .vendor = PCI_VENDOR_ID_XIRCOM,
  1210. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1211. .subvendor = PCI_ANY_ID,
  1212. .subdevice = PCI_ANY_ID,
  1213. .init = pci_xircom_init,
  1214. .setup = pci_default_setup,
  1215. },
  1216. /*
  1217. * Netmos cards - these may be called via parport_serial
  1218. */
  1219. {
  1220. .vendor = PCI_VENDOR_ID_NETMOS,
  1221. .device = PCI_ANY_ID,
  1222. .subvendor = PCI_ANY_ID,
  1223. .subdevice = PCI_ANY_ID,
  1224. .init = pci_netmos_init,
  1225. .setup = pci_default_setup,
  1226. },
  1227. /*
  1228. * For Oxford Semiconductor and Mainpine
  1229. */
  1230. {
  1231. .vendor = PCI_VENDOR_ID_OXSEMI,
  1232. .device = PCI_ANY_ID,
  1233. .subvendor = PCI_ANY_ID,
  1234. .subdevice = PCI_ANY_ID,
  1235. .init = pci_oxsemi_tornado_init,
  1236. .setup = pci_default_setup,
  1237. },
  1238. {
  1239. .vendor = PCI_VENDOR_ID_MAINPINE,
  1240. .device = PCI_ANY_ID,
  1241. .subvendor = PCI_ANY_ID,
  1242. .subdevice = PCI_ANY_ID,
  1243. .init = pci_oxsemi_tornado_init,
  1244. .setup = pci_default_setup,
  1245. },
  1246. /*
  1247. * Default "match everything" terminator entry
  1248. */
  1249. {
  1250. .vendor = PCI_ANY_ID,
  1251. .device = PCI_ANY_ID,
  1252. .subvendor = PCI_ANY_ID,
  1253. .subdevice = PCI_ANY_ID,
  1254. .setup = pci_default_setup,
  1255. }
  1256. };
  1257. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1258. {
  1259. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1260. }
  1261. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1262. {
  1263. struct pci_serial_quirk *quirk;
  1264. for (quirk = pci_serial_quirks; ; quirk++)
  1265. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1266. quirk_id_matches(quirk->device, dev->device) &&
  1267. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1268. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1269. break;
  1270. return quirk;
  1271. }
  1272. static inline int get_pci_irq(struct pci_dev *dev,
  1273. const struct pciserial_board *board)
  1274. {
  1275. if (board->flags & FL_NOIRQ)
  1276. return 0;
  1277. else
  1278. return dev->irq;
  1279. }
  1280. /*
  1281. * This is the configuration table for all of the PCI serial boards
  1282. * which we support. It is directly indexed by the pci_board_num_t enum
  1283. * value, which is encoded in the pci_device_id PCI probe table's
  1284. * driver_data member.
  1285. *
  1286. * The makeup of these names are:
  1287. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1288. *
  1289. * bn = PCI BAR number
  1290. * bt = Index using PCI BARs
  1291. * n = number of serial ports
  1292. * baud = baud rate
  1293. * offsetinhex = offset for each sequential port (in hex)
  1294. *
  1295. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1296. *
  1297. * Please note: in theory if n = 1, _bt infix should make no difference.
  1298. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1299. */
  1300. enum pci_board_num_t {
  1301. pbn_default = 0,
  1302. pbn_b0_1_115200,
  1303. pbn_b0_2_115200,
  1304. pbn_b0_4_115200,
  1305. pbn_b0_5_115200,
  1306. pbn_b0_8_115200,
  1307. pbn_b0_1_921600,
  1308. pbn_b0_2_921600,
  1309. pbn_b0_4_921600,
  1310. pbn_b0_2_1130000,
  1311. pbn_b0_4_1152000,
  1312. pbn_b0_2_1843200,
  1313. pbn_b0_4_1843200,
  1314. pbn_b0_2_1843200_200,
  1315. pbn_b0_4_1843200_200,
  1316. pbn_b0_8_1843200_200,
  1317. pbn_b0_1_4000000,
  1318. pbn_b0_bt_1_115200,
  1319. pbn_b0_bt_2_115200,
  1320. pbn_b0_bt_8_115200,
  1321. pbn_b0_bt_1_460800,
  1322. pbn_b0_bt_2_460800,
  1323. pbn_b0_bt_4_460800,
  1324. pbn_b0_bt_1_921600,
  1325. pbn_b0_bt_2_921600,
  1326. pbn_b0_bt_4_921600,
  1327. pbn_b0_bt_8_921600,
  1328. pbn_b1_1_115200,
  1329. pbn_b1_2_115200,
  1330. pbn_b1_4_115200,
  1331. pbn_b1_8_115200,
  1332. pbn_b1_16_115200,
  1333. pbn_b1_1_921600,
  1334. pbn_b1_2_921600,
  1335. pbn_b1_4_921600,
  1336. pbn_b1_8_921600,
  1337. pbn_b1_2_1250000,
  1338. pbn_b1_bt_1_115200,
  1339. pbn_b1_bt_2_115200,
  1340. pbn_b1_bt_4_115200,
  1341. pbn_b1_bt_2_921600,
  1342. pbn_b1_1_1382400,
  1343. pbn_b1_2_1382400,
  1344. pbn_b1_4_1382400,
  1345. pbn_b1_8_1382400,
  1346. pbn_b2_1_115200,
  1347. pbn_b2_2_115200,
  1348. pbn_b2_4_115200,
  1349. pbn_b2_8_115200,
  1350. pbn_b2_1_460800,
  1351. pbn_b2_4_460800,
  1352. pbn_b2_8_460800,
  1353. pbn_b2_16_460800,
  1354. pbn_b2_1_921600,
  1355. pbn_b2_4_921600,
  1356. pbn_b2_8_921600,
  1357. pbn_b2_bt_1_115200,
  1358. pbn_b2_bt_2_115200,
  1359. pbn_b2_bt_4_115200,
  1360. pbn_b2_bt_2_921600,
  1361. pbn_b2_bt_4_921600,
  1362. pbn_b3_2_115200,
  1363. pbn_b3_4_115200,
  1364. pbn_b3_8_115200,
  1365. /*
  1366. * Board-specific versions.
  1367. */
  1368. pbn_panacom,
  1369. pbn_panacom2,
  1370. pbn_panacom4,
  1371. pbn_exsys_4055,
  1372. pbn_plx_romulus,
  1373. pbn_oxsemi,
  1374. pbn_oxsemi_1_4000000,
  1375. pbn_oxsemi_2_4000000,
  1376. pbn_oxsemi_4_4000000,
  1377. pbn_oxsemi_8_4000000,
  1378. pbn_intel_i960,
  1379. pbn_sgi_ioc3,
  1380. pbn_computone_4,
  1381. pbn_computone_6,
  1382. pbn_computone_8,
  1383. pbn_sbsxrsio,
  1384. pbn_exar_XR17C152,
  1385. pbn_exar_XR17C154,
  1386. pbn_exar_XR17C158,
  1387. pbn_pasemi_1682M,
  1388. pbn_ni8430_2,
  1389. pbn_ni8430_4,
  1390. pbn_ni8430_8,
  1391. pbn_ni8430_16,
  1392. };
  1393. /*
  1394. * uart_offset - the space between channels
  1395. * reg_shift - describes how the UART registers are mapped
  1396. * to PCI memory by the card.
  1397. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1398. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1399. * in include/linux/serial_reg.h,
  1400. * see first lines of serial_in() and serial_out() in 8250.c
  1401. */
  1402. static struct pciserial_board pci_boards[] __devinitdata = {
  1403. [pbn_default] = {
  1404. .flags = FL_BASE0,
  1405. .num_ports = 1,
  1406. .base_baud = 115200,
  1407. .uart_offset = 8,
  1408. },
  1409. [pbn_b0_1_115200] = {
  1410. .flags = FL_BASE0,
  1411. .num_ports = 1,
  1412. .base_baud = 115200,
  1413. .uart_offset = 8,
  1414. },
  1415. [pbn_b0_2_115200] = {
  1416. .flags = FL_BASE0,
  1417. .num_ports = 2,
  1418. .base_baud = 115200,
  1419. .uart_offset = 8,
  1420. },
  1421. [pbn_b0_4_115200] = {
  1422. .flags = FL_BASE0,
  1423. .num_ports = 4,
  1424. .base_baud = 115200,
  1425. .uart_offset = 8,
  1426. },
  1427. [pbn_b0_5_115200] = {
  1428. .flags = FL_BASE0,
  1429. .num_ports = 5,
  1430. .base_baud = 115200,
  1431. .uart_offset = 8,
  1432. },
  1433. [pbn_b0_8_115200] = {
  1434. .flags = FL_BASE0,
  1435. .num_ports = 8,
  1436. .base_baud = 115200,
  1437. .uart_offset = 8,
  1438. },
  1439. [pbn_b0_1_921600] = {
  1440. .flags = FL_BASE0,
  1441. .num_ports = 1,
  1442. .base_baud = 921600,
  1443. .uart_offset = 8,
  1444. },
  1445. [pbn_b0_2_921600] = {
  1446. .flags = FL_BASE0,
  1447. .num_ports = 2,
  1448. .base_baud = 921600,
  1449. .uart_offset = 8,
  1450. },
  1451. [pbn_b0_4_921600] = {
  1452. .flags = FL_BASE0,
  1453. .num_ports = 4,
  1454. .base_baud = 921600,
  1455. .uart_offset = 8,
  1456. },
  1457. [pbn_b0_2_1130000] = {
  1458. .flags = FL_BASE0,
  1459. .num_ports = 2,
  1460. .base_baud = 1130000,
  1461. .uart_offset = 8,
  1462. },
  1463. [pbn_b0_4_1152000] = {
  1464. .flags = FL_BASE0,
  1465. .num_ports = 4,
  1466. .base_baud = 1152000,
  1467. .uart_offset = 8,
  1468. },
  1469. [pbn_b0_2_1843200] = {
  1470. .flags = FL_BASE0,
  1471. .num_ports = 2,
  1472. .base_baud = 1843200,
  1473. .uart_offset = 8,
  1474. },
  1475. [pbn_b0_4_1843200] = {
  1476. .flags = FL_BASE0,
  1477. .num_ports = 4,
  1478. .base_baud = 1843200,
  1479. .uart_offset = 8,
  1480. },
  1481. [pbn_b0_2_1843200_200] = {
  1482. .flags = FL_BASE0,
  1483. .num_ports = 2,
  1484. .base_baud = 1843200,
  1485. .uart_offset = 0x200,
  1486. },
  1487. [pbn_b0_4_1843200_200] = {
  1488. .flags = FL_BASE0,
  1489. .num_ports = 4,
  1490. .base_baud = 1843200,
  1491. .uart_offset = 0x200,
  1492. },
  1493. [pbn_b0_8_1843200_200] = {
  1494. .flags = FL_BASE0,
  1495. .num_ports = 8,
  1496. .base_baud = 1843200,
  1497. .uart_offset = 0x200,
  1498. },
  1499. [pbn_b0_1_4000000] = {
  1500. .flags = FL_BASE0,
  1501. .num_ports = 1,
  1502. .base_baud = 4000000,
  1503. .uart_offset = 8,
  1504. },
  1505. [pbn_b0_bt_1_115200] = {
  1506. .flags = FL_BASE0|FL_BASE_BARS,
  1507. .num_ports = 1,
  1508. .base_baud = 115200,
  1509. .uart_offset = 8,
  1510. },
  1511. [pbn_b0_bt_2_115200] = {
  1512. .flags = FL_BASE0|FL_BASE_BARS,
  1513. .num_ports = 2,
  1514. .base_baud = 115200,
  1515. .uart_offset = 8,
  1516. },
  1517. [pbn_b0_bt_8_115200] = {
  1518. .flags = FL_BASE0|FL_BASE_BARS,
  1519. .num_ports = 8,
  1520. .base_baud = 115200,
  1521. .uart_offset = 8,
  1522. },
  1523. [pbn_b0_bt_1_460800] = {
  1524. .flags = FL_BASE0|FL_BASE_BARS,
  1525. .num_ports = 1,
  1526. .base_baud = 460800,
  1527. .uart_offset = 8,
  1528. },
  1529. [pbn_b0_bt_2_460800] = {
  1530. .flags = FL_BASE0|FL_BASE_BARS,
  1531. .num_ports = 2,
  1532. .base_baud = 460800,
  1533. .uart_offset = 8,
  1534. },
  1535. [pbn_b0_bt_4_460800] = {
  1536. .flags = FL_BASE0|FL_BASE_BARS,
  1537. .num_ports = 4,
  1538. .base_baud = 460800,
  1539. .uart_offset = 8,
  1540. },
  1541. [pbn_b0_bt_1_921600] = {
  1542. .flags = FL_BASE0|FL_BASE_BARS,
  1543. .num_ports = 1,
  1544. .base_baud = 921600,
  1545. .uart_offset = 8,
  1546. },
  1547. [pbn_b0_bt_2_921600] = {
  1548. .flags = FL_BASE0|FL_BASE_BARS,
  1549. .num_ports = 2,
  1550. .base_baud = 921600,
  1551. .uart_offset = 8,
  1552. },
  1553. [pbn_b0_bt_4_921600] = {
  1554. .flags = FL_BASE0|FL_BASE_BARS,
  1555. .num_ports = 4,
  1556. .base_baud = 921600,
  1557. .uart_offset = 8,
  1558. },
  1559. [pbn_b0_bt_8_921600] = {
  1560. .flags = FL_BASE0|FL_BASE_BARS,
  1561. .num_ports = 8,
  1562. .base_baud = 921600,
  1563. .uart_offset = 8,
  1564. },
  1565. [pbn_b1_1_115200] = {
  1566. .flags = FL_BASE1,
  1567. .num_ports = 1,
  1568. .base_baud = 115200,
  1569. .uart_offset = 8,
  1570. },
  1571. [pbn_b1_2_115200] = {
  1572. .flags = FL_BASE1,
  1573. .num_ports = 2,
  1574. .base_baud = 115200,
  1575. .uart_offset = 8,
  1576. },
  1577. [pbn_b1_4_115200] = {
  1578. .flags = FL_BASE1,
  1579. .num_ports = 4,
  1580. .base_baud = 115200,
  1581. .uart_offset = 8,
  1582. },
  1583. [pbn_b1_8_115200] = {
  1584. .flags = FL_BASE1,
  1585. .num_ports = 8,
  1586. .base_baud = 115200,
  1587. .uart_offset = 8,
  1588. },
  1589. [pbn_b1_16_115200] = {
  1590. .flags = FL_BASE1,
  1591. .num_ports = 16,
  1592. .base_baud = 115200,
  1593. .uart_offset = 8,
  1594. },
  1595. [pbn_b1_1_921600] = {
  1596. .flags = FL_BASE1,
  1597. .num_ports = 1,
  1598. .base_baud = 921600,
  1599. .uart_offset = 8,
  1600. },
  1601. [pbn_b1_2_921600] = {
  1602. .flags = FL_BASE1,
  1603. .num_ports = 2,
  1604. .base_baud = 921600,
  1605. .uart_offset = 8,
  1606. },
  1607. [pbn_b1_4_921600] = {
  1608. .flags = FL_BASE1,
  1609. .num_ports = 4,
  1610. .base_baud = 921600,
  1611. .uart_offset = 8,
  1612. },
  1613. [pbn_b1_8_921600] = {
  1614. .flags = FL_BASE1,
  1615. .num_ports = 8,
  1616. .base_baud = 921600,
  1617. .uart_offset = 8,
  1618. },
  1619. [pbn_b1_2_1250000] = {
  1620. .flags = FL_BASE1,
  1621. .num_ports = 2,
  1622. .base_baud = 1250000,
  1623. .uart_offset = 8,
  1624. },
  1625. [pbn_b1_bt_1_115200] = {
  1626. .flags = FL_BASE1|FL_BASE_BARS,
  1627. .num_ports = 1,
  1628. .base_baud = 115200,
  1629. .uart_offset = 8,
  1630. },
  1631. [pbn_b1_bt_2_115200] = {
  1632. .flags = FL_BASE1|FL_BASE_BARS,
  1633. .num_ports = 2,
  1634. .base_baud = 115200,
  1635. .uart_offset = 8,
  1636. },
  1637. [pbn_b1_bt_4_115200] = {
  1638. .flags = FL_BASE1|FL_BASE_BARS,
  1639. .num_ports = 4,
  1640. .base_baud = 115200,
  1641. .uart_offset = 8,
  1642. },
  1643. [pbn_b1_bt_2_921600] = {
  1644. .flags = FL_BASE1|FL_BASE_BARS,
  1645. .num_ports = 2,
  1646. .base_baud = 921600,
  1647. .uart_offset = 8,
  1648. },
  1649. [pbn_b1_1_1382400] = {
  1650. .flags = FL_BASE1,
  1651. .num_ports = 1,
  1652. .base_baud = 1382400,
  1653. .uart_offset = 8,
  1654. },
  1655. [pbn_b1_2_1382400] = {
  1656. .flags = FL_BASE1,
  1657. .num_ports = 2,
  1658. .base_baud = 1382400,
  1659. .uart_offset = 8,
  1660. },
  1661. [pbn_b1_4_1382400] = {
  1662. .flags = FL_BASE1,
  1663. .num_ports = 4,
  1664. .base_baud = 1382400,
  1665. .uart_offset = 8,
  1666. },
  1667. [pbn_b1_8_1382400] = {
  1668. .flags = FL_BASE1,
  1669. .num_ports = 8,
  1670. .base_baud = 1382400,
  1671. .uart_offset = 8,
  1672. },
  1673. [pbn_b2_1_115200] = {
  1674. .flags = FL_BASE2,
  1675. .num_ports = 1,
  1676. .base_baud = 115200,
  1677. .uart_offset = 8,
  1678. },
  1679. [pbn_b2_2_115200] = {
  1680. .flags = FL_BASE2,
  1681. .num_ports = 2,
  1682. .base_baud = 115200,
  1683. .uart_offset = 8,
  1684. },
  1685. [pbn_b2_4_115200] = {
  1686. .flags = FL_BASE2,
  1687. .num_ports = 4,
  1688. .base_baud = 115200,
  1689. .uart_offset = 8,
  1690. },
  1691. [pbn_b2_8_115200] = {
  1692. .flags = FL_BASE2,
  1693. .num_ports = 8,
  1694. .base_baud = 115200,
  1695. .uart_offset = 8,
  1696. },
  1697. [pbn_b2_1_460800] = {
  1698. .flags = FL_BASE2,
  1699. .num_ports = 1,
  1700. .base_baud = 460800,
  1701. .uart_offset = 8,
  1702. },
  1703. [pbn_b2_4_460800] = {
  1704. .flags = FL_BASE2,
  1705. .num_ports = 4,
  1706. .base_baud = 460800,
  1707. .uart_offset = 8,
  1708. },
  1709. [pbn_b2_8_460800] = {
  1710. .flags = FL_BASE2,
  1711. .num_ports = 8,
  1712. .base_baud = 460800,
  1713. .uart_offset = 8,
  1714. },
  1715. [pbn_b2_16_460800] = {
  1716. .flags = FL_BASE2,
  1717. .num_ports = 16,
  1718. .base_baud = 460800,
  1719. .uart_offset = 8,
  1720. },
  1721. [pbn_b2_1_921600] = {
  1722. .flags = FL_BASE2,
  1723. .num_ports = 1,
  1724. .base_baud = 921600,
  1725. .uart_offset = 8,
  1726. },
  1727. [pbn_b2_4_921600] = {
  1728. .flags = FL_BASE2,
  1729. .num_ports = 4,
  1730. .base_baud = 921600,
  1731. .uart_offset = 8,
  1732. },
  1733. [pbn_b2_8_921600] = {
  1734. .flags = FL_BASE2,
  1735. .num_ports = 8,
  1736. .base_baud = 921600,
  1737. .uart_offset = 8,
  1738. },
  1739. [pbn_b2_bt_1_115200] = {
  1740. .flags = FL_BASE2|FL_BASE_BARS,
  1741. .num_ports = 1,
  1742. .base_baud = 115200,
  1743. .uart_offset = 8,
  1744. },
  1745. [pbn_b2_bt_2_115200] = {
  1746. .flags = FL_BASE2|FL_BASE_BARS,
  1747. .num_ports = 2,
  1748. .base_baud = 115200,
  1749. .uart_offset = 8,
  1750. },
  1751. [pbn_b2_bt_4_115200] = {
  1752. .flags = FL_BASE2|FL_BASE_BARS,
  1753. .num_ports = 4,
  1754. .base_baud = 115200,
  1755. .uart_offset = 8,
  1756. },
  1757. [pbn_b2_bt_2_921600] = {
  1758. .flags = FL_BASE2|FL_BASE_BARS,
  1759. .num_ports = 2,
  1760. .base_baud = 921600,
  1761. .uart_offset = 8,
  1762. },
  1763. [pbn_b2_bt_4_921600] = {
  1764. .flags = FL_BASE2|FL_BASE_BARS,
  1765. .num_ports = 4,
  1766. .base_baud = 921600,
  1767. .uart_offset = 8,
  1768. },
  1769. [pbn_b3_2_115200] = {
  1770. .flags = FL_BASE3,
  1771. .num_ports = 2,
  1772. .base_baud = 115200,
  1773. .uart_offset = 8,
  1774. },
  1775. [pbn_b3_4_115200] = {
  1776. .flags = FL_BASE3,
  1777. .num_ports = 4,
  1778. .base_baud = 115200,
  1779. .uart_offset = 8,
  1780. },
  1781. [pbn_b3_8_115200] = {
  1782. .flags = FL_BASE3,
  1783. .num_ports = 8,
  1784. .base_baud = 115200,
  1785. .uart_offset = 8,
  1786. },
  1787. /*
  1788. * Entries following this are board-specific.
  1789. */
  1790. /*
  1791. * Panacom - IOMEM
  1792. */
  1793. [pbn_panacom] = {
  1794. .flags = FL_BASE2,
  1795. .num_ports = 2,
  1796. .base_baud = 921600,
  1797. .uart_offset = 0x400,
  1798. .reg_shift = 7,
  1799. },
  1800. [pbn_panacom2] = {
  1801. .flags = FL_BASE2|FL_BASE_BARS,
  1802. .num_ports = 2,
  1803. .base_baud = 921600,
  1804. .uart_offset = 0x400,
  1805. .reg_shift = 7,
  1806. },
  1807. [pbn_panacom4] = {
  1808. .flags = FL_BASE2|FL_BASE_BARS,
  1809. .num_ports = 4,
  1810. .base_baud = 921600,
  1811. .uart_offset = 0x400,
  1812. .reg_shift = 7,
  1813. },
  1814. [pbn_exsys_4055] = {
  1815. .flags = FL_BASE2,
  1816. .num_ports = 4,
  1817. .base_baud = 115200,
  1818. .uart_offset = 8,
  1819. },
  1820. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1821. [pbn_plx_romulus] = {
  1822. .flags = FL_BASE2,
  1823. .num_ports = 4,
  1824. .base_baud = 921600,
  1825. .uart_offset = 8 << 2,
  1826. .reg_shift = 2,
  1827. .first_offset = 0x03,
  1828. },
  1829. /*
  1830. * This board uses the size of PCI Base region 0 to
  1831. * signal now many ports are available
  1832. */
  1833. [pbn_oxsemi] = {
  1834. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1835. .num_ports = 32,
  1836. .base_baud = 115200,
  1837. .uart_offset = 8,
  1838. },
  1839. [pbn_oxsemi_1_4000000] = {
  1840. .flags = FL_BASE0,
  1841. .num_ports = 1,
  1842. .base_baud = 4000000,
  1843. .uart_offset = 0x200,
  1844. .first_offset = 0x1000,
  1845. },
  1846. [pbn_oxsemi_2_4000000] = {
  1847. .flags = FL_BASE0,
  1848. .num_ports = 2,
  1849. .base_baud = 4000000,
  1850. .uart_offset = 0x200,
  1851. .first_offset = 0x1000,
  1852. },
  1853. [pbn_oxsemi_4_4000000] = {
  1854. .flags = FL_BASE0,
  1855. .num_ports = 4,
  1856. .base_baud = 4000000,
  1857. .uart_offset = 0x200,
  1858. .first_offset = 0x1000,
  1859. },
  1860. [pbn_oxsemi_8_4000000] = {
  1861. .flags = FL_BASE0,
  1862. .num_ports = 8,
  1863. .base_baud = 4000000,
  1864. .uart_offset = 0x200,
  1865. .first_offset = 0x1000,
  1866. },
  1867. /*
  1868. * EKF addition for i960 Boards form EKF with serial port.
  1869. * Max 256 ports.
  1870. */
  1871. [pbn_intel_i960] = {
  1872. .flags = FL_BASE0,
  1873. .num_ports = 32,
  1874. .base_baud = 921600,
  1875. .uart_offset = 8 << 2,
  1876. .reg_shift = 2,
  1877. .first_offset = 0x10000,
  1878. },
  1879. [pbn_sgi_ioc3] = {
  1880. .flags = FL_BASE0|FL_NOIRQ,
  1881. .num_ports = 1,
  1882. .base_baud = 458333,
  1883. .uart_offset = 8,
  1884. .reg_shift = 0,
  1885. .first_offset = 0x20178,
  1886. },
  1887. /*
  1888. * Computone - uses IOMEM.
  1889. */
  1890. [pbn_computone_4] = {
  1891. .flags = FL_BASE0,
  1892. .num_ports = 4,
  1893. .base_baud = 921600,
  1894. .uart_offset = 0x40,
  1895. .reg_shift = 2,
  1896. .first_offset = 0x200,
  1897. },
  1898. [pbn_computone_6] = {
  1899. .flags = FL_BASE0,
  1900. .num_ports = 6,
  1901. .base_baud = 921600,
  1902. .uart_offset = 0x40,
  1903. .reg_shift = 2,
  1904. .first_offset = 0x200,
  1905. },
  1906. [pbn_computone_8] = {
  1907. .flags = FL_BASE0,
  1908. .num_ports = 8,
  1909. .base_baud = 921600,
  1910. .uart_offset = 0x40,
  1911. .reg_shift = 2,
  1912. .first_offset = 0x200,
  1913. },
  1914. [pbn_sbsxrsio] = {
  1915. .flags = FL_BASE0,
  1916. .num_ports = 8,
  1917. .base_baud = 460800,
  1918. .uart_offset = 256,
  1919. .reg_shift = 4,
  1920. },
  1921. /*
  1922. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1923. * Only basic 16550A support.
  1924. * XR17C15[24] are not tested, but they should work.
  1925. */
  1926. [pbn_exar_XR17C152] = {
  1927. .flags = FL_BASE0,
  1928. .num_ports = 2,
  1929. .base_baud = 921600,
  1930. .uart_offset = 0x200,
  1931. },
  1932. [pbn_exar_XR17C154] = {
  1933. .flags = FL_BASE0,
  1934. .num_ports = 4,
  1935. .base_baud = 921600,
  1936. .uart_offset = 0x200,
  1937. },
  1938. [pbn_exar_XR17C158] = {
  1939. .flags = FL_BASE0,
  1940. .num_ports = 8,
  1941. .base_baud = 921600,
  1942. .uart_offset = 0x200,
  1943. },
  1944. /*
  1945. * PA Semi PWRficient PA6T-1682M on-chip UART
  1946. */
  1947. [pbn_pasemi_1682M] = {
  1948. .flags = FL_BASE0,
  1949. .num_ports = 1,
  1950. .base_baud = 8333333,
  1951. },
  1952. /*
  1953. * National Instruments 843x
  1954. */
  1955. [pbn_ni8430_16] = {
  1956. .flags = FL_BASE0,
  1957. .num_ports = 16,
  1958. .base_baud = 3686400,
  1959. .uart_offset = 0x10,
  1960. .first_offset = 0x800,
  1961. },
  1962. [pbn_ni8430_8] = {
  1963. .flags = FL_BASE0,
  1964. .num_ports = 8,
  1965. .base_baud = 3686400,
  1966. .uart_offset = 0x10,
  1967. .first_offset = 0x800,
  1968. },
  1969. [pbn_ni8430_4] = {
  1970. .flags = FL_BASE0,
  1971. .num_ports = 4,
  1972. .base_baud = 3686400,
  1973. .uart_offset = 0x10,
  1974. .first_offset = 0x800,
  1975. },
  1976. [pbn_ni8430_2] = {
  1977. .flags = FL_BASE0,
  1978. .num_ports = 2,
  1979. .base_baud = 3686400,
  1980. .uart_offset = 0x10,
  1981. .first_offset = 0x800,
  1982. },
  1983. };
  1984. static const struct pci_device_id softmodem_blacklist[] = {
  1985. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  1986. };
  1987. /*
  1988. * Given a complete unknown PCI device, try to use some heuristics to
  1989. * guess what the configuration might be, based on the pitiful PCI
  1990. * serial specs. Returns 0 on success, 1 on failure.
  1991. */
  1992. static int __devinit
  1993. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1994. {
  1995. const struct pci_device_id *blacklist;
  1996. int num_iomem, num_port, first_port = -1, i;
  1997. /*
  1998. * If it is not a communications device or the programming
  1999. * interface is greater than 6, give up.
  2000. *
  2001. * (Should we try to make guesses for multiport serial devices
  2002. * later?)
  2003. */
  2004. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2005. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2006. (dev->class & 0xff) > 6)
  2007. return -ENODEV;
  2008. /*
  2009. * Do not access blacklisted devices that are known not to
  2010. * feature serial ports.
  2011. */
  2012. for (blacklist = softmodem_blacklist;
  2013. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2014. blacklist++) {
  2015. if (dev->vendor == blacklist->vendor &&
  2016. dev->device == blacklist->device)
  2017. return -ENODEV;
  2018. }
  2019. num_iomem = num_port = 0;
  2020. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2021. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2022. num_port++;
  2023. if (first_port == -1)
  2024. first_port = i;
  2025. }
  2026. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2027. num_iomem++;
  2028. }
  2029. /*
  2030. * If there is 1 or 0 iomem regions, and exactly one port,
  2031. * use it. We guess the number of ports based on the IO
  2032. * region size.
  2033. */
  2034. if (num_iomem <= 1 && num_port == 1) {
  2035. board->flags = first_port;
  2036. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2037. return 0;
  2038. }
  2039. /*
  2040. * Now guess if we've got a board which indexes by BARs.
  2041. * Each IO BAR should be 8 bytes, and they should follow
  2042. * consecutively.
  2043. */
  2044. first_port = -1;
  2045. num_port = 0;
  2046. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2047. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2048. pci_resource_len(dev, i) == 8 &&
  2049. (first_port == -1 || (first_port + num_port) == i)) {
  2050. num_port++;
  2051. if (first_port == -1)
  2052. first_port = i;
  2053. }
  2054. }
  2055. if (num_port > 1) {
  2056. board->flags = first_port | FL_BASE_BARS;
  2057. board->num_ports = num_port;
  2058. return 0;
  2059. }
  2060. return -ENODEV;
  2061. }
  2062. static inline int
  2063. serial_pci_matches(const struct pciserial_board *board,
  2064. const struct pciserial_board *guessed)
  2065. {
  2066. return
  2067. board->num_ports == guessed->num_ports &&
  2068. board->base_baud == guessed->base_baud &&
  2069. board->uart_offset == guessed->uart_offset &&
  2070. board->reg_shift == guessed->reg_shift &&
  2071. board->first_offset == guessed->first_offset;
  2072. }
  2073. struct serial_private *
  2074. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2075. {
  2076. struct uart_port serial_port;
  2077. struct serial_private *priv;
  2078. struct pci_serial_quirk *quirk;
  2079. int rc, nr_ports, i;
  2080. nr_ports = board->num_ports;
  2081. /*
  2082. * Find an init and setup quirks.
  2083. */
  2084. quirk = find_quirk(dev);
  2085. /*
  2086. * Run the new-style initialization function.
  2087. * The initialization function returns:
  2088. * <0 - error
  2089. * 0 - use board->num_ports
  2090. * >0 - number of ports
  2091. */
  2092. if (quirk->init) {
  2093. rc = quirk->init(dev);
  2094. if (rc < 0) {
  2095. priv = ERR_PTR(rc);
  2096. goto err_out;
  2097. }
  2098. if (rc)
  2099. nr_ports = rc;
  2100. }
  2101. priv = kzalloc(sizeof(struct serial_private) +
  2102. sizeof(unsigned int) * nr_ports,
  2103. GFP_KERNEL);
  2104. if (!priv) {
  2105. priv = ERR_PTR(-ENOMEM);
  2106. goto err_deinit;
  2107. }
  2108. priv->dev = dev;
  2109. priv->quirk = quirk;
  2110. memset(&serial_port, 0, sizeof(struct uart_port));
  2111. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2112. serial_port.uartclk = board->base_baud * 16;
  2113. serial_port.irq = get_pci_irq(dev, board);
  2114. serial_port.dev = &dev->dev;
  2115. for (i = 0; i < nr_ports; i++) {
  2116. if (quirk->setup(priv, board, &serial_port, i))
  2117. break;
  2118. #ifdef SERIAL_DEBUG_PCI
  2119. printk(KERN_DEBUG "Setup PCI port: port %x, irq %d, type %d\n",
  2120. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2121. #endif
  2122. priv->line[i] = serial8250_register_port(&serial_port);
  2123. if (priv->line[i] < 0) {
  2124. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2125. break;
  2126. }
  2127. }
  2128. priv->nr = i;
  2129. return priv;
  2130. err_deinit:
  2131. if (quirk->exit)
  2132. quirk->exit(dev);
  2133. err_out:
  2134. return priv;
  2135. }
  2136. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2137. void pciserial_remove_ports(struct serial_private *priv)
  2138. {
  2139. struct pci_serial_quirk *quirk;
  2140. int i;
  2141. for (i = 0; i < priv->nr; i++)
  2142. serial8250_unregister_port(priv->line[i]);
  2143. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2144. if (priv->remapped_bar[i])
  2145. iounmap(priv->remapped_bar[i]);
  2146. priv->remapped_bar[i] = NULL;
  2147. }
  2148. /*
  2149. * Find the exit quirks.
  2150. */
  2151. quirk = find_quirk(priv->dev);
  2152. if (quirk->exit)
  2153. quirk->exit(priv->dev);
  2154. kfree(priv);
  2155. }
  2156. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2157. void pciserial_suspend_ports(struct serial_private *priv)
  2158. {
  2159. int i;
  2160. for (i = 0; i < priv->nr; i++)
  2161. if (priv->line[i] >= 0)
  2162. serial8250_suspend_port(priv->line[i]);
  2163. }
  2164. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2165. void pciserial_resume_ports(struct serial_private *priv)
  2166. {
  2167. int i;
  2168. /*
  2169. * Ensure that the board is correctly configured.
  2170. */
  2171. if (priv->quirk->init)
  2172. priv->quirk->init(priv->dev);
  2173. for (i = 0; i < priv->nr; i++)
  2174. if (priv->line[i] >= 0)
  2175. serial8250_resume_port(priv->line[i]);
  2176. }
  2177. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2178. /*
  2179. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2180. * to the arrangement of serial ports on a PCI card.
  2181. */
  2182. static int __devinit
  2183. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2184. {
  2185. struct serial_private *priv;
  2186. const struct pciserial_board *board;
  2187. struct pciserial_board tmp;
  2188. int rc;
  2189. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2190. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2191. ent->driver_data);
  2192. return -EINVAL;
  2193. }
  2194. board = &pci_boards[ent->driver_data];
  2195. rc = pci_enable_device(dev);
  2196. if (rc)
  2197. return rc;
  2198. if (ent->driver_data == pbn_default) {
  2199. /*
  2200. * Use a copy of the pci_board entry for this;
  2201. * avoid changing entries in the table.
  2202. */
  2203. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2204. board = &tmp;
  2205. /*
  2206. * We matched one of our class entries. Try to
  2207. * determine the parameters of this board.
  2208. */
  2209. rc = serial_pci_guess_board(dev, &tmp);
  2210. if (rc)
  2211. goto disable;
  2212. } else {
  2213. /*
  2214. * We matched an explicit entry. If we are able to
  2215. * detect this boards settings with our heuristic,
  2216. * then we no longer need this entry.
  2217. */
  2218. memcpy(&tmp, &pci_boards[pbn_default],
  2219. sizeof(struct pciserial_board));
  2220. rc = serial_pci_guess_board(dev, &tmp);
  2221. if (rc == 0 && serial_pci_matches(board, &tmp))
  2222. moan_device("Redundant entry in serial pci_table.",
  2223. dev);
  2224. }
  2225. priv = pciserial_init_ports(dev, board);
  2226. if (!IS_ERR(priv)) {
  2227. pci_set_drvdata(dev, priv);
  2228. return 0;
  2229. }
  2230. rc = PTR_ERR(priv);
  2231. disable:
  2232. pci_disable_device(dev);
  2233. return rc;
  2234. }
  2235. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2236. {
  2237. struct serial_private *priv = pci_get_drvdata(dev);
  2238. pci_set_drvdata(dev, NULL);
  2239. pciserial_remove_ports(priv);
  2240. pci_disable_device(dev);
  2241. }
  2242. #ifdef CONFIG_PM
  2243. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2244. {
  2245. struct serial_private *priv = pci_get_drvdata(dev);
  2246. if (priv)
  2247. pciserial_suspend_ports(priv);
  2248. pci_save_state(dev);
  2249. pci_set_power_state(dev, pci_choose_state(dev, state));
  2250. return 0;
  2251. }
  2252. static int pciserial_resume_one(struct pci_dev *dev)
  2253. {
  2254. int err;
  2255. struct serial_private *priv = pci_get_drvdata(dev);
  2256. pci_set_power_state(dev, PCI_D0);
  2257. pci_restore_state(dev);
  2258. if (priv) {
  2259. /*
  2260. * The device may have been disabled. Re-enable it.
  2261. */
  2262. err = pci_enable_device(dev);
  2263. /* FIXME: We cannot simply error out here */
  2264. if (err)
  2265. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2266. pciserial_resume_ports(priv);
  2267. }
  2268. return 0;
  2269. }
  2270. #endif
  2271. static struct pci_device_id serial_pci_tbl[] = {
  2272. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2273. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2274. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2275. pbn_b2_8_921600 },
  2276. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2277. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2278. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2279. pbn_b1_8_1382400 },
  2280. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2281. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2282. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2283. pbn_b1_4_1382400 },
  2284. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2285. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2286. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2287. pbn_b1_2_1382400 },
  2288. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2289. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2290. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2291. pbn_b1_8_1382400 },
  2292. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2293. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2294. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2295. pbn_b1_4_1382400 },
  2296. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2297. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2298. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2299. pbn_b1_2_1382400 },
  2300. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2301. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2302. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2303. pbn_b1_8_921600 },
  2304. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2305. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2306. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2307. pbn_b1_8_921600 },
  2308. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2309. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2310. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2311. pbn_b1_4_921600 },
  2312. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2313. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2314. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2315. pbn_b1_4_921600 },
  2316. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2317. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2318. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2319. pbn_b1_2_921600 },
  2320. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2321. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2322. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2323. pbn_b1_8_921600 },
  2324. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2325. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2326. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2327. pbn_b1_8_921600 },
  2328. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2329. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2330. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2331. pbn_b1_4_921600 },
  2332. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2333. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2334. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2335. pbn_b1_2_1250000 },
  2336. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2337. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2338. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2339. pbn_b0_2_1843200 },
  2340. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2341. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2342. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2343. pbn_b0_4_1843200 },
  2344. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2345. PCI_VENDOR_ID_AFAVLAB,
  2346. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2347. pbn_b0_4_1152000 },
  2348. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2349. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2350. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2351. pbn_b0_2_1843200_200 },
  2352. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2353. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2354. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2355. pbn_b0_4_1843200_200 },
  2356. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2357. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2358. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2359. pbn_b0_8_1843200_200 },
  2360. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2361. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2362. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2363. pbn_b0_2_1843200_200 },
  2364. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2365. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2366. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2367. pbn_b0_4_1843200_200 },
  2368. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2369. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2370. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2371. pbn_b0_8_1843200_200 },
  2372. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2373. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2374. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2375. pbn_b0_2_1843200_200 },
  2376. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2377. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2378. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2379. pbn_b0_4_1843200_200 },
  2380. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2381. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2382. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2383. pbn_b0_8_1843200_200 },
  2384. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2385. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2386. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2387. pbn_b0_2_1843200_200 },
  2388. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2389. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2390. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2391. pbn_b0_4_1843200_200 },
  2392. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2393. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2394. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2395. pbn_b0_8_1843200_200 },
  2396. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2397. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2398. pbn_b2_bt_1_115200 },
  2399. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2400. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2401. pbn_b2_bt_2_115200 },
  2402. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2403. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2404. pbn_b2_bt_4_115200 },
  2405. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2406. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2407. pbn_b2_bt_2_115200 },
  2408. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2409. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2410. pbn_b2_bt_4_115200 },
  2411. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2412. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2413. pbn_b2_8_115200 },
  2414. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2415. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2416. pbn_b2_8_460800 },
  2417. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2418. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2419. pbn_b2_8_115200 },
  2420. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2421. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2422. pbn_b2_bt_2_115200 },
  2423. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2424. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2425. pbn_b2_bt_2_921600 },
  2426. /*
  2427. * VScom SPCOM800, from sl@s.pl
  2428. */
  2429. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2430. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2431. pbn_b2_8_921600 },
  2432. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2433. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2434. pbn_b2_4_921600 },
  2435. /* Unknown card - subdevice 0x1584 */
  2436. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2437. PCI_VENDOR_ID_PLX,
  2438. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2439. pbn_b0_4_115200 },
  2440. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2441. PCI_SUBVENDOR_ID_KEYSPAN,
  2442. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2443. pbn_panacom },
  2444. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2445. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2446. pbn_panacom4 },
  2447. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2448. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2449. pbn_panacom2 },
  2450. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2451. PCI_VENDOR_ID_ESDGMBH,
  2452. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2453. pbn_b2_4_115200 },
  2454. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2455. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2456. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2457. pbn_b2_4_460800 },
  2458. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2459. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2460. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2461. pbn_b2_8_460800 },
  2462. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2463. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2464. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2465. pbn_b2_16_460800 },
  2466. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2467. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2468. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2469. pbn_b2_16_460800 },
  2470. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2471. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2472. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2473. pbn_b2_4_460800 },
  2474. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2475. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2476. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2477. pbn_b2_8_460800 },
  2478. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2479. PCI_SUBVENDOR_ID_EXSYS,
  2480. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2481. pbn_exsys_4055 },
  2482. /*
  2483. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2484. * (Exoray@isys.ca)
  2485. */
  2486. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2487. 0x10b5, 0x106a, 0, 0,
  2488. pbn_plx_romulus },
  2489. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2490. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2491. pbn_b1_4_115200 },
  2492. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2493. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2494. pbn_b1_2_115200 },
  2495. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2496. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2497. pbn_b1_8_115200 },
  2498. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2499. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2500. pbn_b1_8_115200 },
  2501. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2502. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2503. 0, 0,
  2504. pbn_b0_4_921600 },
  2505. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2506. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2507. 0, 0,
  2508. pbn_b0_4_1152000 },
  2509. /*
  2510. * The below card is a little controversial since it is the
  2511. * subject of a PCI vendor/device ID clash. (See
  2512. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2513. * For now just used the hex ID 0x950a.
  2514. */
  2515. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2516. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2517. pbn_b0_2_115200 },
  2518. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2519. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2520. pbn_b0_2_1130000 },
  2521. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2522. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2523. pbn_b0_1_921600 },
  2524. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2525. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2526. pbn_b0_4_115200 },
  2527. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2528. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2529. pbn_b0_bt_2_921600 },
  2530. /*
  2531. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2532. */
  2533. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2534. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2535. pbn_b0_1_4000000 },
  2536. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2537. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2538. pbn_b0_1_4000000 },
  2539. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2540. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2541. pbn_oxsemi_1_4000000 },
  2542. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2543. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2544. pbn_oxsemi_1_4000000 },
  2545. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2546. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2547. pbn_b0_1_4000000 },
  2548. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2549. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2550. pbn_b0_1_4000000 },
  2551. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2552. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2553. pbn_oxsemi_1_4000000 },
  2554. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2555. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2556. pbn_oxsemi_1_4000000 },
  2557. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2558. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2559. pbn_b0_1_4000000 },
  2560. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2561. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2562. pbn_b0_1_4000000 },
  2563. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2564. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2565. pbn_b0_1_4000000 },
  2566. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2567. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2568. pbn_b0_1_4000000 },
  2569. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2570. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2571. pbn_oxsemi_2_4000000 },
  2572. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2573. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2574. pbn_oxsemi_2_4000000 },
  2575. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2576. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2577. pbn_oxsemi_4_4000000 },
  2578. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2579. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2580. pbn_oxsemi_4_4000000 },
  2581. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2582. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2583. pbn_oxsemi_8_4000000 },
  2584. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2585. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2586. pbn_oxsemi_8_4000000 },
  2587. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2588. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2589. pbn_oxsemi_1_4000000 },
  2590. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2591. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2592. pbn_oxsemi_1_4000000 },
  2593. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2594. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2595. pbn_oxsemi_1_4000000 },
  2596. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2597. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2598. pbn_oxsemi_1_4000000 },
  2599. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2600. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2601. pbn_oxsemi_1_4000000 },
  2602. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2603. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2604. pbn_oxsemi_1_4000000 },
  2605. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2606. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2607. pbn_oxsemi_1_4000000 },
  2608. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2609. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2610. pbn_oxsemi_1_4000000 },
  2611. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2612. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2613. pbn_oxsemi_1_4000000 },
  2614. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2615. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2616. pbn_oxsemi_1_4000000 },
  2617. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2618. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2619. pbn_oxsemi_1_4000000 },
  2620. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2621. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2622. pbn_oxsemi_1_4000000 },
  2623. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2624. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2625. pbn_oxsemi_1_4000000 },
  2626. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2627. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2628. pbn_oxsemi_1_4000000 },
  2629. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2630. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2631. pbn_oxsemi_1_4000000 },
  2632. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2633. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2634. pbn_oxsemi_1_4000000 },
  2635. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2636. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2637. pbn_oxsemi_1_4000000 },
  2638. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2639. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2640. pbn_oxsemi_1_4000000 },
  2641. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2642. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2643. pbn_oxsemi_1_4000000 },
  2644. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2645. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2646. pbn_oxsemi_1_4000000 },
  2647. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2648. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2649. pbn_oxsemi_1_4000000 },
  2650. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2651. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2652. pbn_oxsemi_1_4000000 },
  2653. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2654. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2655. pbn_oxsemi_1_4000000 },
  2656. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2657. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2658. pbn_oxsemi_1_4000000 },
  2659. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2660. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2661. pbn_oxsemi_1_4000000 },
  2662. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2663. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2664. pbn_oxsemi_1_4000000 },
  2665. /*
  2666. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2667. */
  2668. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2669. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2670. pbn_oxsemi_1_4000000 },
  2671. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2672. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2673. pbn_oxsemi_2_4000000 },
  2674. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2675. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2676. pbn_oxsemi_4_4000000 },
  2677. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2678. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2679. pbn_oxsemi_8_4000000 },
  2680. /*
  2681. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2682. * from skokodyn@yahoo.com
  2683. */
  2684. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2685. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2686. pbn_sbsxrsio },
  2687. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2688. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2689. pbn_sbsxrsio },
  2690. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2691. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2692. pbn_sbsxrsio },
  2693. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2694. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2695. pbn_sbsxrsio },
  2696. /*
  2697. * Digitan DS560-558, from jimd@esoft.com
  2698. */
  2699. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2700. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2701. pbn_b1_1_115200 },
  2702. /*
  2703. * Titan Electronic cards
  2704. * The 400L and 800L have a custom setup quirk.
  2705. */
  2706. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2707. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2708. pbn_b0_1_921600 },
  2709. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2710. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2711. pbn_b0_2_921600 },
  2712. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2713. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2714. pbn_b0_4_921600 },
  2715. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2716. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2717. pbn_b0_4_921600 },
  2718. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2719. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2720. pbn_b1_1_921600 },
  2721. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2722. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2723. pbn_b1_bt_2_921600 },
  2724. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2725. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2726. pbn_b0_bt_4_921600 },
  2727. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2728. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2729. pbn_b0_bt_8_921600 },
  2730. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2731. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2732. pbn_b2_1_460800 },
  2733. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2734. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2735. pbn_b2_1_460800 },
  2736. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2737. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2738. pbn_b2_1_460800 },
  2739. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2740. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2741. pbn_b2_bt_2_921600 },
  2742. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2743. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2744. pbn_b2_bt_2_921600 },
  2745. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2746. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2747. pbn_b2_bt_2_921600 },
  2748. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2750. pbn_b2_bt_4_921600 },
  2751. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2752. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2753. pbn_b2_bt_4_921600 },
  2754. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2755. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2756. pbn_b2_bt_4_921600 },
  2757. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2759. pbn_b0_1_921600 },
  2760. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2762. pbn_b0_1_921600 },
  2763. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2765. pbn_b0_1_921600 },
  2766. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2768. pbn_b0_bt_2_921600 },
  2769. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2771. pbn_b0_bt_2_921600 },
  2772. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2774. pbn_b0_bt_2_921600 },
  2775. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2777. pbn_b0_bt_4_921600 },
  2778. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2780. pbn_b0_bt_4_921600 },
  2781. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2783. pbn_b0_bt_4_921600 },
  2784. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2786. pbn_b0_bt_8_921600 },
  2787. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2789. pbn_b0_bt_8_921600 },
  2790. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2792. pbn_b0_bt_8_921600 },
  2793. /*
  2794. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2795. */
  2796. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2797. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2798. 0, 0, pbn_computone_4 },
  2799. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2800. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2801. 0, 0, pbn_computone_8 },
  2802. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2803. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2804. 0, 0, pbn_computone_6 },
  2805. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2806. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2807. pbn_oxsemi },
  2808. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2809. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2810. pbn_b0_bt_1_921600 },
  2811. /*
  2812. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2813. */
  2814. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2815. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2816. pbn_b0_bt_8_115200 },
  2817. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2818. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2819. pbn_b0_bt_8_115200 },
  2820. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2821. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2822. pbn_b0_bt_2_115200 },
  2823. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2825. pbn_b0_bt_2_115200 },
  2826. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2828. pbn_b0_bt_2_115200 },
  2829. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2831. pbn_b0_bt_4_460800 },
  2832. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2834. pbn_b0_bt_4_460800 },
  2835. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2837. pbn_b0_bt_2_460800 },
  2838. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2840. pbn_b0_bt_2_460800 },
  2841. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2843. pbn_b0_bt_2_460800 },
  2844. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2846. pbn_b0_bt_1_115200 },
  2847. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2849. pbn_b0_bt_1_460800 },
  2850. /*
  2851. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2852. * Cards are identified by their subsystem vendor IDs, which
  2853. * (in hex) match the model number.
  2854. *
  2855. * Note that JC140x are RS422/485 cards which require ox950
  2856. * ACR = 0x10, and as such are not currently fully supported.
  2857. */
  2858. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2859. 0x1204, 0x0004, 0, 0,
  2860. pbn_b0_4_921600 },
  2861. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2862. 0x1208, 0x0004, 0, 0,
  2863. pbn_b0_4_921600 },
  2864. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2865. 0x1402, 0x0002, 0, 0,
  2866. pbn_b0_2_921600 }, */
  2867. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2868. 0x1404, 0x0004, 0, 0,
  2869. pbn_b0_4_921600 }, */
  2870. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2871. 0x1208, 0x0004, 0, 0,
  2872. pbn_b0_4_921600 },
  2873. /*
  2874. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2875. */
  2876. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2877. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2878. pbn_b1_1_1382400 },
  2879. /*
  2880. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2881. */
  2882. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2883. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2884. pbn_b1_1_1382400 },
  2885. /*
  2886. * RAStel 2 port modem, gerg@moreton.com.au
  2887. */
  2888. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2889. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2890. pbn_b2_bt_2_115200 },
  2891. /*
  2892. * EKF addition for i960 Boards form EKF with serial port
  2893. */
  2894. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2895. 0xE4BF, PCI_ANY_ID, 0, 0,
  2896. pbn_intel_i960 },
  2897. /*
  2898. * Xircom Cardbus/Ethernet combos
  2899. */
  2900. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2901. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2902. pbn_b0_1_115200 },
  2903. /*
  2904. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2905. */
  2906. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2907. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2908. pbn_b0_1_115200 },
  2909. /*
  2910. * Untested PCI modems, sent in from various folks...
  2911. */
  2912. /*
  2913. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2914. */
  2915. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2916. 0x1048, 0x1500, 0, 0,
  2917. pbn_b1_1_115200 },
  2918. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2919. 0xFF00, 0, 0, 0,
  2920. pbn_sgi_ioc3 },
  2921. /*
  2922. * HP Diva card
  2923. */
  2924. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2925. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2926. pbn_b1_1_115200 },
  2927. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2928. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2929. pbn_b0_5_115200 },
  2930. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2931. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2932. pbn_b2_1_115200 },
  2933. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2934. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2935. pbn_b3_2_115200 },
  2936. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2937. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2938. pbn_b3_4_115200 },
  2939. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2940. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2941. pbn_b3_8_115200 },
  2942. /*
  2943. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2944. */
  2945. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2946. PCI_ANY_ID, PCI_ANY_ID,
  2947. 0,
  2948. 0, pbn_exar_XR17C152 },
  2949. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2950. PCI_ANY_ID, PCI_ANY_ID,
  2951. 0,
  2952. 0, pbn_exar_XR17C154 },
  2953. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2954. PCI_ANY_ID, PCI_ANY_ID,
  2955. 0,
  2956. 0, pbn_exar_XR17C158 },
  2957. /*
  2958. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2959. */
  2960. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2961. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2962. pbn_b0_1_115200 },
  2963. /*
  2964. * ITE
  2965. */
  2966. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  2967. PCI_ANY_ID, PCI_ANY_ID,
  2968. 0, 0,
  2969. pbn_b1_bt_1_115200 },
  2970. /*
  2971. * IntaShield IS-200
  2972. */
  2973. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  2974. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  2975. pbn_b2_2_115200 },
  2976. /*
  2977. * IntaShield IS-400
  2978. */
  2979. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  2980. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  2981. pbn_b2_4_115200 },
  2982. /*
  2983. * Perle PCI-RAS cards
  2984. */
  2985. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2986. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  2987. 0, 0, pbn_b2_4_921600 },
  2988. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2989. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  2990. 0, 0, pbn_b2_8_921600 },
  2991. /*
  2992. * Mainpine series cards: Fairly standard layout but fools
  2993. * parts of the autodetect in some cases and uses otherwise
  2994. * unmatched communications subclasses in the PCI Express case
  2995. */
  2996. { /* RockForceDUO */
  2997. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2998. PCI_VENDOR_ID_MAINPINE, 0x0200,
  2999. 0, 0, pbn_b0_2_115200 },
  3000. { /* RockForceQUATRO */
  3001. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3002. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3003. 0, 0, pbn_b0_4_115200 },
  3004. { /* RockForceDUO+ */
  3005. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3006. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3007. 0, 0, pbn_b0_2_115200 },
  3008. { /* RockForceQUATRO+ */
  3009. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3010. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3011. 0, 0, pbn_b0_4_115200 },
  3012. { /* RockForce+ */
  3013. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3014. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3015. 0, 0, pbn_b0_2_115200 },
  3016. { /* RockForce+ */
  3017. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3018. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3019. 0, 0, pbn_b0_4_115200 },
  3020. { /* RockForceOCTO+ */
  3021. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3022. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3023. 0, 0, pbn_b0_8_115200 },
  3024. { /* RockForceDUO+ */
  3025. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3026. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3027. 0, 0, pbn_b0_2_115200 },
  3028. { /* RockForceQUARTRO+ */
  3029. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3030. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3031. 0, 0, pbn_b0_4_115200 },
  3032. { /* RockForceOCTO+ */
  3033. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3034. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3035. 0, 0, pbn_b0_8_115200 },
  3036. { /* RockForceD1 */
  3037. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3038. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3039. 0, 0, pbn_b0_1_115200 },
  3040. { /* RockForceF1 */
  3041. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3042. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3043. 0, 0, pbn_b0_1_115200 },
  3044. { /* RockForceD2 */
  3045. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3046. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3047. 0, 0, pbn_b0_2_115200 },
  3048. { /* RockForceF2 */
  3049. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3050. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3051. 0, 0, pbn_b0_2_115200 },
  3052. { /* RockForceD4 */
  3053. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3054. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3055. 0, 0, pbn_b0_4_115200 },
  3056. { /* RockForceF4 */
  3057. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3058. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3059. 0, 0, pbn_b0_4_115200 },
  3060. { /* RockForceD8 */
  3061. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3062. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3063. 0, 0, pbn_b0_8_115200 },
  3064. { /* RockForceF8 */
  3065. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3066. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3067. 0, 0, pbn_b0_8_115200 },
  3068. { /* IQ Express D1 */
  3069. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3070. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3071. 0, 0, pbn_b0_1_115200 },
  3072. { /* IQ Express F1 */
  3073. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3074. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3075. 0, 0, pbn_b0_1_115200 },
  3076. { /* IQ Express D2 */
  3077. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3078. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3079. 0, 0, pbn_b0_2_115200 },
  3080. { /* IQ Express F2 */
  3081. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3082. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3083. 0, 0, pbn_b0_2_115200 },
  3084. { /* IQ Express D4 */
  3085. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3086. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3087. 0, 0, pbn_b0_4_115200 },
  3088. { /* IQ Express F4 */
  3089. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3090. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3091. 0, 0, pbn_b0_4_115200 },
  3092. { /* IQ Express D8 */
  3093. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3094. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3095. 0, 0, pbn_b0_8_115200 },
  3096. { /* IQ Express F8 */
  3097. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3098. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3099. 0, 0, pbn_b0_8_115200 },
  3100. /*
  3101. * PA Semi PA6T-1682M on-chip UART
  3102. */
  3103. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3104. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3105. pbn_pasemi_1682M },
  3106. /*
  3107. * National Instruments
  3108. */
  3109. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3110. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3111. pbn_b1_16_115200 },
  3112. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3113. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3114. pbn_b1_8_115200 },
  3115. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3116. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3117. pbn_b1_bt_4_115200 },
  3118. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3119. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3120. pbn_b1_bt_2_115200 },
  3121. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3122. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3123. pbn_b1_bt_4_115200 },
  3124. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3125. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3126. pbn_b1_bt_2_115200 },
  3127. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3128. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3129. pbn_b1_16_115200 },
  3130. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3131. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3132. pbn_b1_8_115200 },
  3133. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3134. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3135. pbn_b1_bt_4_115200 },
  3136. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3137. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3138. pbn_b1_bt_2_115200 },
  3139. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3140. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3141. pbn_b1_bt_4_115200 },
  3142. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3143. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3144. pbn_b1_bt_2_115200 },
  3145. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3146. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3147. pbn_ni8430_2 },
  3148. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3149. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3150. pbn_ni8430_2 },
  3151. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3152. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3153. pbn_ni8430_4 },
  3154. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3155. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3156. pbn_ni8430_4 },
  3157. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3158. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3159. pbn_ni8430_8 },
  3160. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3161. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3162. pbn_ni8430_8 },
  3163. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3164. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3165. pbn_ni8430_16 },
  3166. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3167. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3168. pbn_ni8430_16 },
  3169. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3170. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3171. pbn_ni8430_2 },
  3172. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3173. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3174. pbn_ni8430_2 },
  3175. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3176. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3177. pbn_ni8430_4 },
  3178. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3179. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3180. pbn_ni8430_4 },
  3181. /*
  3182. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3183. */
  3184. { PCI_VENDOR_ID_ADDIDATA,
  3185. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3186. PCI_ANY_ID,
  3187. PCI_ANY_ID,
  3188. 0,
  3189. 0,
  3190. pbn_b0_4_115200 },
  3191. { PCI_VENDOR_ID_ADDIDATA,
  3192. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3193. PCI_ANY_ID,
  3194. PCI_ANY_ID,
  3195. 0,
  3196. 0,
  3197. pbn_b0_2_115200 },
  3198. { PCI_VENDOR_ID_ADDIDATA,
  3199. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3200. PCI_ANY_ID,
  3201. PCI_ANY_ID,
  3202. 0,
  3203. 0,
  3204. pbn_b0_1_115200 },
  3205. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3206. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3207. PCI_ANY_ID,
  3208. PCI_ANY_ID,
  3209. 0,
  3210. 0,
  3211. pbn_b1_8_115200 },
  3212. { PCI_VENDOR_ID_ADDIDATA,
  3213. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3214. PCI_ANY_ID,
  3215. PCI_ANY_ID,
  3216. 0,
  3217. 0,
  3218. pbn_b0_4_115200 },
  3219. { PCI_VENDOR_ID_ADDIDATA,
  3220. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3221. PCI_ANY_ID,
  3222. PCI_ANY_ID,
  3223. 0,
  3224. 0,
  3225. pbn_b0_2_115200 },
  3226. { PCI_VENDOR_ID_ADDIDATA,
  3227. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3228. PCI_ANY_ID,
  3229. PCI_ANY_ID,
  3230. 0,
  3231. 0,
  3232. pbn_b0_1_115200 },
  3233. { PCI_VENDOR_ID_ADDIDATA,
  3234. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3235. PCI_ANY_ID,
  3236. PCI_ANY_ID,
  3237. 0,
  3238. 0,
  3239. pbn_b0_4_115200 },
  3240. { PCI_VENDOR_ID_ADDIDATA,
  3241. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3242. PCI_ANY_ID,
  3243. PCI_ANY_ID,
  3244. 0,
  3245. 0,
  3246. pbn_b0_2_115200 },
  3247. { PCI_VENDOR_ID_ADDIDATA,
  3248. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3249. PCI_ANY_ID,
  3250. PCI_ANY_ID,
  3251. 0,
  3252. 0,
  3253. pbn_b0_1_115200 },
  3254. { PCI_VENDOR_ID_ADDIDATA,
  3255. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3256. PCI_ANY_ID,
  3257. PCI_ANY_ID,
  3258. 0,
  3259. 0,
  3260. pbn_b0_8_115200 },
  3261. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3262. PCI_VENDOR_ID_IBM, 0x0299,
  3263. 0, 0, pbn_b0_bt_2_115200 },
  3264. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3265. 0xA000, 0x1000,
  3266. 0, 0, pbn_b0_1_115200 },
  3267. /*
  3268. * These entries match devices with class COMMUNICATION_SERIAL,
  3269. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3270. */
  3271. { PCI_ANY_ID, PCI_ANY_ID,
  3272. PCI_ANY_ID, PCI_ANY_ID,
  3273. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3274. 0xffff00, pbn_default },
  3275. { PCI_ANY_ID, PCI_ANY_ID,
  3276. PCI_ANY_ID, PCI_ANY_ID,
  3277. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3278. 0xffff00, pbn_default },
  3279. { PCI_ANY_ID, PCI_ANY_ID,
  3280. PCI_ANY_ID, PCI_ANY_ID,
  3281. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3282. 0xffff00, pbn_default },
  3283. { 0, }
  3284. };
  3285. static struct pci_driver serial_pci_driver = {
  3286. .name = "serial",
  3287. .probe = pciserial_init_one,
  3288. .remove = __devexit_p(pciserial_remove_one),
  3289. #ifdef CONFIG_PM
  3290. .suspend = pciserial_suspend_one,
  3291. .resume = pciserial_resume_one,
  3292. #endif
  3293. .id_table = serial_pci_tbl,
  3294. };
  3295. static int __init serial8250_pci_init(void)
  3296. {
  3297. return pci_register_driver(&serial_pci_driver);
  3298. }
  3299. static void __exit serial8250_pci_exit(void)
  3300. {
  3301. pci_unregister_driver(&serial_pci_driver);
  3302. }
  3303. module_init(serial8250_pci_init);
  3304. module_exit(serial8250_pci_exit);
  3305. MODULE_LICENSE("GPL");
  3306. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3307. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);