m32r_cfc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * drivers/pcmcia/m32r_cfc.c
  3. *
  4. * Device driver for the CFC functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/types.h>
  13. #include <linux/fcntl.h>
  14. #include <linux/string.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/slab.h>
  19. #include <linux/ioport.h>
  20. #include <linux/delay.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/bitops.h>
  25. #include <asm/irq.h>
  26. #include <asm/io.h>
  27. #include <asm/system.h>
  28. #include <pcmcia/cs_types.h>
  29. #include <pcmcia/ss.h>
  30. #include <pcmcia/cs.h>
  31. #undef MAX_IO_WIN /* FIXME */
  32. #define MAX_IO_WIN 1
  33. #undef MAX_WIN /* FIXME */
  34. #define MAX_WIN 1
  35. #include "m32r_cfc.h"
  36. #ifdef CONFIG_PCMCIA_DEBUG
  37. static int m32r_cfc_debug;
  38. module_param(m32r_cfc_debug, int, 0644);
  39. #define debug(lvl, fmt, arg...) do { \
  40. if (m32r_cfc_debug > (lvl)) \
  41. printk(KERN_DEBUG "m32r_cfc: " fmt , ## arg); \
  42. } while (0)
  43. #else
  44. #define debug(n, args...) do { } while (0)
  45. #endif
  46. /* Poll status interval -- 0 means default to interrupt */
  47. static int poll_interval = 0;
  48. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  49. typedef struct pcc_socket {
  50. u_short type, flags;
  51. struct pcmcia_socket socket;
  52. unsigned int number;
  53. unsigned int ioaddr;
  54. u_long mapaddr;
  55. u_long base; /* PCC register base */
  56. u_char cs_irq1, cs_irq2, intr;
  57. pccard_io_map io_map[MAX_IO_WIN];
  58. pccard_mem_map mem_map[MAX_WIN];
  59. u_char io_win;
  60. u_char mem_win;
  61. pcc_as_t current_space;
  62. u_char last_iodbex;
  63. #ifdef CONFIG_PROC_FS
  64. struct proc_dir_entry *proc;
  65. #endif
  66. } pcc_socket_t;
  67. static int pcc_sockets = 0;
  68. static pcc_socket_t socket[M32R_MAX_PCC] = {
  69. { 0, }, /* ... */
  70. };
  71. /*====================================================================*/
  72. static unsigned int pcc_get(u_short, unsigned int);
  73. static void pcc_set(u_short, unsigned int , unsigned int );
  74. static DEFINE_SPINLOCK(pcc_lock);
  75. #if !defined(CONFIG_PLAT_USRV)
  76. static inline u_long pcc_port2addr(unsigned long port, int size) {
  77. u_long addr = 0;
  78. u_long odd;
  79. if (size == 1) { /* byte access */
  80. odd = (port&1) << 11;
  81. port -= port & 1;
  82. addr = CFC_IO_MAPBASE_BYTE - CFC_IOPORT_BASE + odd + port;
  83. } else if (size == 2)
  84. addr = CFC_IO_MAPBASE_WORD - CFC_IOPORT_BASE + port;
  85. return addr;
  86. }
  87. #else /* CONFIG_PLAT_USRV */
  88. static inline u_long pcc_port2addr(unsigned long port, int size) {
  89. u_long odd;
  90. u_long addr = ((port - CFC_IOPORT_BASE) & 0xf000) << 8;
  91. if (size == 1) { /* byte access */
  92. odd = port & 1;
  93. port -= odd;
  94. odd <<= 11;
  95. addr = (addr | CFC_IO_MAPBASE_BYTE) + odd + (port & 0xfff);
  96. } else if (size == 2) /* word access */
  97. addr = (addr | CFC_IO_MAPBASE_WORD) + (port & 0xfff);
  98. return addr;
  99. }
  100. #endif /* CONFIG_PLAT_USRV */
  101. void pcc_ioread_byte(int sock, unsigned long port, void *buf, size_t size,
  102. size_t nmemb, int flag)
  103. {
  104. u_long addr;
  105. unsigned char *bp = (unsigned char *)buf;
  106. unsigned long flags;
  107. debug(3, "m32r_cfc: pcc_ioread_byte: sock=%d, port=%#lx, buf=%p, "
  108. "size=%u, nmemb=%d, flag=%d\n",
  109. sock, port, buf, size, nmemb, flag);
  110. addr = pcc_port2addr(port, 1);
  111. if (!addr) {
  112. printk("m32r_cfc:ioread_byte null port :%#lx\n",port);
  113. return;
  114. }
  115. debug(3, "m32r_cfc: pcc_ioread_byte: addr=%#lx\n", addr);
  116. spin_lock_irqsave(&pcc_lock, flags);
  117. /* read Byte */
  118. while (nmemb--)
  119. *bp++ = readb(addr);
  120. spin_unlock_irqrestore(&pcc_lock, flags);
  121. }
  122. void pcc_ioread_word(int sock, unsigned long port, void *buf, size_t size,
  123. size_t nmemb, int flag)
  124. {
  125. u_long addr;
  126. unsigned short *bp = (unsigned short *)buf;
  127. unsigned long flags;
  128. debug(3, "m32r_cfc: pcc_ioread_word: sock=%d, port=%#lx, "
  129. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  130. sock, port, buf, size, nmemb, flag);
  131. if (size != 2)
  132. printk("m32r_cfc: ioread_word :illigal size %u : %#lx\n", size,
  133. port);
  134. if (size == 9)
  135. printk("m32r_cfc: ioread_word :insw \n");
  136. addr = pcc_port2addr(port, 2);
  137. if (!addr) {
  138. printk("m32r_cfc:ioread_word null port :%#lx\n",port);
  139. return;
  140. }
  141. debug(3, "m32r_cfc: pcc_ioread_word: addr=%#lx\n", addr);
  142. spin_lock_irqsave(&pcc_lock, flags);
  143. /* read Word */
  144. while (nmemb--)
  145. *bp++ = readw(addr);
  146. spin_unlock_irqrestore(&pcc_lock, flags);
  147. }
  148. void pcc_iowrite_byte(int sock, unsigned long port, void *buf, size_t size,
  149. size_t nmemb, int flag)
  150. {
  151. u_long addr;
  152. unsigned char *bp = (unsigned char *)buf;
  153. unsigned long flags;
  154. debug(3, "m32r_cfc: pcc_iowrite_byte: sock=%d, port=%#lx, "
  155. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  156. sock, port, buf, size, nmemb, flag);
  157. /* write Byte */
  158. addr = pcc_port2addr(port, 1);
  159. if (!addr) {
  160. printk("m32r_cfc:iowrite_byte null port:%#lx\n",port);
  161. return;
  162. }
  163. debug(3, "m32r_cfc: pcc_iowrite_byte: addr=%#lx\n", addr);
  164. spin_lock_irqsave(&pcc_lock, flags);
  165. while (nmemb--)
  166. writeb(*bp++, addr);
  167. spin_unlock_irqrestore(&pcc_lock, flags);
  168. }
  169. void pcc_iowrite_word(int sock, unsigned long port, void *buf, size_t size,
  170. size_t nmemb, int flag)
  171. {
  172. u_long addr;
  173. unsigned short *bp = (unsigned short *)buf;
  174. unsigned long flags;
  175. debug(3, "m32r_cfc: pcc_iowrite_word: sock=%d, port=%#lx, "
  176. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  177. sock, port, buf, size, nmemb, flag);
  178. if(size != 2)
  179. printk("m32r_cfc: iowrite_word :illigal size %u : %#lx\n",
  180. size, port);
  181. if(size == 9)
  182. printk("m32r_cfc: iowrite_word :outsw \n");
  183. addr = pcc_port2addr(port, 2);
  184. if (!addr) {
  185. printk("m32r_cfc:iowrite_word null addr :%#lx\n",port);
  186. return;
  187. }
  188. #if 1
  189. if (addr & 1) {
  190. printk("m32r_cfc:iowrite_word port addr (%#lx):%#lx\n", port,
  191. addr);
  192. return;
  193. }
  194. #endif
  195. debug(3, "m32r_cfc: pcc_iowrite_word: addr=%#lx\n", addr);
  196. spin_lock_irqsave(&pcc_lock, flags);
  197. while (nmemb--)
  198. writew(*bp++, addr);
  199. spin_unlock_irqrestore(&pcc_lock, flags);
  200. }
  201. /*====================================================================*/
  202. #define IS_REGISTERED 0x2000
  203. #define IS_ALIVE 0x8000
  204. typedef struct pcc_t {
  205. char *name;
  206. u_short flags;
  207. } pcc_t;
  208. static pcc_t pcc[] = {
  209. #if !defined(CONFIG_PLAT_USRV)
  210. { "m32r_cfc", 0 }, { "", 0 },
  211. #else /* CONFIG_PLAT_USRV */
  212. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "m32r_cfc", 0 },
  213. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "", 0 },
  214. #endif /* CONFIG_PLAT_USRV */
  215. };
  216. static irqreturn_t pcc_interrupt(int, void *);
  217. /*====================================================================*/
  218. static struct timer_list poll_timer;
  219. static unsigned int pcc_get(u_short sock, unsigned int reg)
  220. {
  221. unsigned int val = inw(reg);
  222. debug(3, "m32r_cfc: pcc_get: reg(0x%08x)=0x%04x\n", reg, val);
  223. return val;
  224. }
  225. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  226. {
  227. outw(data, reg);
  228. debug(3, "m32r_cfc: pcc_set: reg(0x%08x)=0x%04x\n", reg, data);
  229. }
  230. /*======================================================================
  231. See if a card is present, powered up, in IO mode, and already
  232. bound to a (non PC Card) Linux driver. We leave these alone.
  233. We make an exception for cards that seem to be serial devices.
  234. ======================================================================*/
  235. static int __init is_alive(u_short sock)
  236. {
  237. unsigned int stat;
  238. debug(3, "m32r_cfc: is_alive:\n");
  239. printk("CF: ");
  240. stat = pcc_get(sock, (unsigned int)PLD_CFSTS);
  241. if (!stat)
  242. printk("No ");
  243. printk("Card is detected at socket %d : stat = 0x%08x\n", sock, stat);
  244. debug(3, "m32r_cfc: is_alive: sock stat is 0x%04x\n", stat);
  245. return 0;
  246. }
  247. static void add_pcc_socket(ulong base, int irq, ulong mapaddr,
  248. unsigned int ioaddr)
  249. {
  250. pcc_socket_t *t = &socket[pcc_sockets];
  251. debug(3, "m32r_cfc: add_pcc_socket: base=%#lx, irq=%d, "
  252. "mapaddr=%#lx, ioaddr=%08x\n",
  253. base, irq, mapaddr, ioaddr);
  254. /* add sockets */
  255. t->ioaddr = ioaddr;
  256. t->mapaddr = mapaddr;
  257. #if !defined(CONFIG_PLAT_USRV)
  258. t->base = 0;
  259. t->flags = 0;
  260. t->cs_irq1 = irq; // insert irq
  261. t->cs_irq2 = irq + 1; // eject irq
  262. #else /* CONFIG_PLAT_USRV */
  263. t->base = base;
  264. t->flags = 0;
  265. t->cs_irq1 = 0; // insert irq
  266. t->cs_irq2 = 0; // eject irq
  267. #endif /* CONFIG_PLAT_USRV */
  268. if (is_alive(pcc_sockets))
  269. t->flags |= IS_ALIVE;
  270. /* add pcc */
  271. #if !defined(CONFIG_PLAT_USRV)
  272. request_region((unsigned int)PLD_CFRSTCR, 0x20, "m32r_cfc");
  273. #else /* CONFIG_PLAT_USRV */
  274. {
  275. unsigned int reg_base;
  276. reg_base = (unsigned int)PLD_CFRSTCR;
  277. reg_base |= pcc_sockets << 8;
  278. request_region(reg_base, 0x20, "m32r_cfc");
  279. }
  280. #endif /* CONFIG_PLAT_USRV */
  281. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  282. printk("pcc at 0x%08lx\n", t->base);
  283. /* Update socket interrupt information, capabilities */
  284. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  285. t->socket.map_size = M32R_PCC_MAPSIZE;
  286. t->socket.io_offset = ioaddr; /* use for io access offset */
  287. t->socket.irq_mask = 0;
  288. #if !defined(CONFIG_PLAT_USRV)
  289. t->socket.pci_irq = PLD_IRQ_CFIREQ ; /* card interrupt */
  290. #else /* CONFIG_PLAT_USRV */
  291. t->socket.pci_irq = PLD_IRQ_CF0 + pcc_sockets;
  292. #endif /* CONFIG_PLAT_USRV */
  293. #ifndef CONFIG_PLAT_USRV
  294. /* insert interrupt */
  295. request_irq(irq, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  296. #ifndef CONFIG_PLAT_MAPPI3
  297. /* eject interrupt */
  298. request_irq(irq+1, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  299. #endif
  300. debug(3, "m32r_cfc: enable CFMSK, RDYSEL\n");
  301. pcc_set(pcc_sockets, (unsigned int)PLD_CFIMASK, 0x01);
  302. #endif /* CONFIG_PLAT_USRV */
  303. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  304. pcc_set(pcc_sockets, (unsigned int)PLD_CFCR1, 0x0200);
  305. #endif
  306. pcc_sockets++;
  307. return;
  308. }
  309. /*====================================================================*/
  310. static irqreturn_t pcc_interrupt(int irq, void *dev)
  311. {
  312. int i;
  313. u_int events = 0;
  314. int handled = 0;
  315. debug(3, "m32r_cfc: pcc_interrupt: irq=%d, dev=%p\n", irq, dev);
  316. for (i = 0; i < pcc_sockets; i++) {
  317. if (socket[i].cs_irq1 != irq && socket[i].cs_irq2 != irq)
  318. continue;
  319. handled = 1;
  320. debug(3, "m32r_cfc: pcc_interrupt: socket %d irq 0x%02x ",
  321. i, irq);
  322. events |= SS_DETECT; /* insert or eject */
  323. if (events)
  324. pcmcia_parse_events(&socket[i].socket, events);
  325. }
  326. debug(3, "m32r_cfc: pcc_interrupt: done\n");
  327. return IRQ_RETVAL(handled);
  328. } /* pcc_interrupt */
  329. static void pcc_interrupt_wrapper(u_long data)
  330. {
  331. debug(3, "m32r_cfc: pcc_interrupt_wrapper:\n");
  332. pcc_interrupt(0, NULL);
  333. init_timer(&poll_timer);
  334. poll_timer.expires = jiffies + poll_interval;
  335. add_timer(&poll_timer);
  336. }
  337. /*====================================================================*/
  338. static int _pcc_get_status(u_short sock, u_int *value)
  339. {
  340. u_int status;
  341. debug(3, "m32r_cfc: _pcc_get_status:\n");
  342. status = pcc_get(sock, (unsigned int)PLD_CFSTS);
  343. *value = (status) ? SS_DETECT : 0;
  344. debug(3, "m32r_cfc: _pcc_get_status: status=0x%08x\n", status);
  345. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  346. if ( status ) {
  347. /* enable CF power */
  348. status = inw((unsigned int)PLD_CPCR);
  349. if (!(status & PLD_CPCR_CF)) {
  350. debug(3, "m32r_cfc: _pcc_get_status: "
  351. "power on (CPCR=0x%08x)\n", status);
  352. status |= PLD_CPCR_CF;
  353. outw(status, (unsigned int)PLD_CPCR);
  354. udelay(100);
  355. }
  356. *value |= SS_POWERON;
  357. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);/* enable buffer */
  358. udelay(100);
  359. *value |= SS_READY; /* always ready */
  360. *value |= SS_3VCARD;
  361. } else {
  362. /* disable CF power */
  363. status = inw((unsigned int)PLD_CPCR);
  364. status &= ~PLD_CPCR_CF;
  365. outw(status, (unsigned int)PLD_CPCR);
  366. udelay(100);
  367. debug(3, "m32r_cfc: _pcc_get_status: "
  368. "power off (CPCR=0x%08x)\n", status);
  369. }
  370. #elif defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  371. if ( status ) {
  372. status = pcc_get(sock, (unsigned int)PLD_CPCR);
  373. if (status == 0) { /* power off */
  374. pcc_set(sock, (unsigned int)PLD_CPCR, 1);
  375. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0); /* force buffer off for ZA-36 */
  376. udelay(50);
  377. }
  378. *value |= SS_POWERON;
  379. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);
  380. udelay(50);
  381. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0101);
  382. udelay(25); /* for IDE reset */
  383. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0100);
  384. mdelay(2); /* for IDE reset */
  385. *value |= SS_READY;
  386. *value |= SS_3VCARD;
  387. } else {
  388. /* disable CF power */
  389. pcc_set(sock, (unsigned int)PLD_CPCR, 0);
  390. udelay(100);
  391. debug(3, "m32r_cfc: _pcc_get_status: "
  392. "power off (CPCR=0x%08x)\n", status);
  393. }
  394. #else
  395. #error no platform configuration
  396. #endif
  397. debug(3, "m32r_cfc: _pcc_get_status: GetStatus(%d) = %#4.4x\n",
  398. sock, *value);
  399. return 0;
  400. } /* _get_status */
  401. /*====================================================================*/
  402. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  403. {
  404. debug(3, "m32r_cfc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  405. "io_irq %d, csc_mask %#2.2x)\n", sock, state->flags,
  406. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  407. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  408. if (state->Vcc) {
  409. if ((state->Vcc != 50) && (state->Vcc != 33))
  410. return -EINVAL;
  411. /* accept 5V and 3.3V */
  412. }
  413. #endif
  414. if (state->flags & SS_RESET) {
  415. debug(3, ":RESET\n");
  416. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x101);
  417. }else{
  418. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x100);
  419. }
  420. if (state->flags & SS_OUTPUT_ENA){
  421. debug(3, ":OUTPUT_ENA\n");
  422. /* bit clear */
  423. pcc_set(sock,(unsigned int)PLD_CFBUFCR,0);
  424. } else {
  425. pcc_set(sock,(unsigned int)PLD_CFBUFCR,1);
  426. }
  427. #ifdef CONFIG_PCMCIA_DEBUG
  428. if(state->flags & SS_IOCARD){
  429. debug(3, ":IOCARD");
  430. }
  431. if (state->flags & SS_PWR_AUTO) {
  432. debug(3, ":PWR_AUTO");
  433. }
  434. if (state->csc_mask & SS_DETECT)
  435. debug(3, ":csc-SS_DETECT");
  436. if (state->flags & SS_IOCARD) {
  437. if (state->csc_mask & SS_STSCHG)
  438. debug(3, ":STSCHG");
  439. } else {
  440. if (state->csc_mask & SS_BATDEAD)
  441. debug(3, ":BATDEAD");
  442. if (state->csc_mask & SS_BATWARN)
  443. debug(3, ":BATWARN");
  444. if (state->csc_mask & SS_READY)
  445. debug(3, ":READY");
  446. }
  447. debug(3, "\n");
  448. #endif
  449. return 0;
  450. } /* _set_socket */
  451. /*====================================================================*/
  452. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  453. {
  454. u_char map;
  455. debug(3, "m32r_cfc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  456. "%#lx-%#lx)\n", sock, io->map, io->flags,
  457. io->speed, io->start, io->stop);
  458. map = io->map;
  459. return 0;
  460. } /* _set_io_map */
  461. /*====================================================================*/
  462. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  463. {
  464. u_char map = mem->map;
  465. u_long addr;
  466. pcc_socket_t *t = &socket[sock];
  467. debug(3, "m32r_cfc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  468. "%#lx, %#x)\n", sock, map, mem->flags,
  469. mem->speed, mem->static_start, mem->card_start);
  470. /*
  471. * sanity check
  472. */
  473. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  474. return -EINVAL;
  475. }
  476. /*
  477. * de-activate
  478. */
  479. if ((mem->flags & MAP_ACTIVE) == 0) {
  480. t->current_space = as_none;
  481. return 0;
  482. }
  483. /*
  484. * Set mode
  485. */
  486. if (mem->flags & MAP_ATTRIB) {
  487. t->current_space = as_attr;
  488. } else {
  489. t->current_space = as_comm;
  490. }
  491. /*
  492. * Set address
  493. */
  494. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  495. mem->static_start = addr + mem->card_start;
  496. return 0;
  497. } /* _set_mem_map */
  498. #if 0 /* driver model ordering issue */
  499. /*======================================================================
  500. Routines for accessing socket information and register dumps via
  501. /proc/bus/pccard/...
  502. ======================================================================*/
  503. static ssize_t show_info(struct class_device *class_dev, char *buf)
  504. {
  505. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  506. socket.dev);
  507. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  508. pcc[s->type].name, s->base);
  509. }
  510. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  511. {
  512. /* FIXME */
  513. return 0;
  514. }
  515. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  516. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  517. #endif
  518. /*====================================================================*/
  519. /* this is horribly ugly... proper locking needs to be done here at
  520. * some time... */
  521. #define LOCKED(x) do { \
  522. int retval; \
  523. unsigned long flags; \
  524. spin_lock_irqsave(&pcc_lock, flags); \
  525. retval = x; \
  526. spin_unlock_irqrestore(&pcc_lock, flags); \
  527. return retval; \
  528. } while (0)
  529. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  530. {
  531. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  532. if (socket[sock].flags & IS_ALIVE) {
  533. debug(3, "m32r_cfc: pcc_get_status: sock(%d) -EINVAL\n", sock);
  534. *value = 0;
  535. return -EINVAL;
  536. }
  537. debug(3, "m32r_cfc: pcc_get_status: sock(%d)\n", sock);
  538. LOCKED(_pcc_get_status(sock, value));
  539. }
  540. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  541. {
  542. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  543. if (socket[sock].flags & IS_ALIVE) {
  544. debug(3, "m32r_cfc: pcc_set_socket: sock(%d) -EINVAL\n", sock);
  545. return -EINVAL;
  546. }
  547. debug(3, "m32r_cfc: pcc_set_socket: sock(%d)\n", sock);
  548. LOCKED(_pcc_set_socket(sock, state));
  549. }
  550. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  551. {
  552. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  553. if (socket[sock].flags & IS_ALIVE) {
  554. debug(3, "m32r_cfc: pcc_set_io_map: sock(%d) -EINVAL\n", sock);
  555. return -EINVAL;
  556. }
  557. debug(3, "m32r_cfc: pcc_set_io_map: sock(%d)\n", sock);
  558. LOCKED(_pcc_set_io_map(sock, io));
  559. }
  560. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  561. {
  562. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  563. if (socket[sock].flags & IS_ALIVE) {
  564. debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d) -EINVAL\n", sock);
  565. return -EINVAL;
  566. }
  567. debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d)\n", sock);
  568. LOCKED(_pcc_set_mem_map(sock, mem));
  569. }
  570. static int pcc_init(struct pcmcia_socket *s)
  571. {
  572. debug(3, "m32r_cfc: pcc_init()\n");
  573. return 0;
  574. }
  575. static struct pccard_operations pcc_operations = {
  576. .init = pcc_init,
  577. .get_status = pcc_get_status,
  578. .set_socket = pcc_set_socket,
  579. .set_io_map = pcc_set_io_map,
  580. .set_mem_map = pcc_set_mem_map,
  581. };
  582. static int cfc_drv_pcmcia_suspend(struct platform_device *dev,
  583. pm_message_t state)
  584. {
  585. return pcmcia_socket_dev_suspend(&dev->dev, state);
  586. }
  587. static int cfc_drv_pcmcia_resume(struct platform_device *dev)
  588. {
  589. return pcmcia_socket_dev_resume(&dev->dev);
  590. }
  591. /*====================================================================*/
  592. static struct platform_driver pcc_driver = {
  593. .driver = {
  594. .name = "cfc",
  595. .owner = THIS_MODULE,
  596. },
  597. .suspend = cfc_drv_pcmcia_suspend,
  598. .resume = cfc_drv_pcmcia_resume,
  599. };
  600. static struct platform_device pcc_device = {
  601. .name = "cfc",
  602. .id = 0,
  603. };
  604. /*====================================================================*/
  605. static int __init init_m32r_pcc(void)
  606. {
  607. int i, ret;
  608. ret = platform_driver_register(&pcc_driver);
  609. if (ret)
  610. return ret;
  611. ret = platform_device_register(&pcc_device);
  612. if (ret){
  613. platform_driver_unregister(&pcc_driver);
  614. return ret;
  615. }
  616. #if defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  617. pcc_set(0, (unsigned int)PLD_CFCR0, 0x0f0f);
  618. pcc_set(0, (unsigned int)PLD_CFCR1, 0x0200);
  619. #endif
  620. pcc_sockets = 0;
  621. #if !defined(CONFIG_PLAT_USRV)
  622. add_pcc_socket(M32R_PCC0_BASE, PLD_IRQ_CFC_INSERT, CFC_ATTR_MAPBASE,
  623. CFC_IOPORT_BASE);
  624. #else /* CONFIG_PLAT_USRV */
  625. {
  626. ulong base, mapaddr;
  627. unsigned int ioaddr;
  628. for (i = 0 ; i < M32R_MAX_PCC ; i++) {
  629. base = (ulong)PLD_CFRSTCR;
  630. base = base | (i << 8);
  631. ioaddr = (i + 1) << 12;
  632. mapaddr = CFC_ATTR_MAPBASE | (i << 20);
  633. add_pcc_socket(base, 0, mapaddr, ioaddr);
  634. }
  635. }
  636. #endif /* CONFIG_PLAT_USRV */
  637. if (pcc_sockets == 0) {
  638. printk("socket is not found.\n");
  639. platform_device_unregister(&pcc_device);
  640. platform_driver_unregister(&pcc_driver);
  641. return -ENODEV;
  642. }
  643. /* Set up interrupt handler(s) */
  644. for (i = 0 ; i < pcc_sockets ; i++) {
  645. socket[i].socket.dev.parent = &pcc_device.dev;
  646. socket[i].socket.ops = &pcc_operations;
  647. socket[i].socket.resource_ops = &pccard_nonstatic_ops;
  648. socket[i].socket.owner = THIS_MODULE;
  649. socket[i].number = i;
  650. ret = pcmcia_register_socket(&socket[i].socket);
  651. if (!ret)
  652. socket[i].flags |= IS_REGISTERED;
  653. #if 0 /* driver model ordering issue */
  654. class_device_create_file(&socket[i].socket.dev,
  655. &class_device_attr_info);
  656. class_device_create_file(&socket[i].socket.dev,
  657. &class_device_attr_exca);
  658. #endif
  659. }
  660. /* Finally, schedule a polling interrupt */
  661. if (poll_interval != 0) {
  662. poll_timer.function = pcc_interrupt_wrapper;
  663. poll_timer.data = 0;
  664. init_timer(&poll_timer);
  665. poll_timer.expires = jiffies + poll_interval;
  666. add_timer(&poll_timer);
  667. }
  668. return 0;
  669. } /* init_m32r_pcc */
  670. static void __exit exit_m32r_pcc(void)
  671. {
  672. int i;
  673. for (i = 0; i < pcc_sockets; i++)
  674. if (socket[i].flags & IS_REGISTERED)
  675. pcmcia_unregister_socket(&socket[i].socket);
  676. platform_device_unregister(&pcc_device);
  677. if (poll_interval != 0)
  678. del_timer_sync(&poll_timer);
  679. platform_driver_unregister(&pcc_driver);
  680. } /* exit_m32r_pcc */
  681. module_init(init_m32r_pcc);
  682. module_exit(exit_m32r_pcc);
  683. MODULE_LICENSE("Dual MPL/GPL");
  684. /*====================================================================*/