pci.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #include <linux/workqueue.h>
  4. #define PCI_CFG_SPACE_SIZE 256
  5. #define PCI_CFG_SPACE_EXP_SIZE 4096
  6. /* Functions internal to the PCI core code */
  7. extern int pci_uevent(struct device *dev, struct kobj_uevent_env *env);
  8. extern int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  9. extern void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  10. extern void pci_cleanup_rom(struct pci_dev *dev);
  11. #ifdef HAVE_PCI_MMAP
  12. extern int pci_mmap_fits(struct pci_dev *pdev, int resno,
  13. struct vm_area_struct *vma);
  14. #endif
  15. /**
  16. * struct pci_platform_pm_ops - Firmware PM callbacks
  17. *
  18. * @is_manageable: returns 'true' if given device is power manageable by the
  19. * platform firmware
  20. *
  21. * @set_state: invokes the platform firmware to set the device's power state
  22. *
  23. * @choose_state: returns PCI power state of given device preferred by the
  24. * platform; to be used during system-wide transitions from a
  25. * sleeping state to the working state and vice versa
  26. *
  27. * @can_wakeup: returns 'true' if given device is capable of waking up the
  28. * system from a sleeping state
  29. *
  30. * @sleep_wake: enables/disables the system wake up capability of given device
  31. *
  32. * If given platform is generally capable of power managing PCI devices, all of
  33. * these callbacks are mandatory.
  34. */
  35. struct pci_platform_pm_ops {
  36. bool (*is_manageable)(struct pci_dev *dev);
  37. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  38. pci_power_t (*choose_state)(struct pci_dev *dev);
  39. bool (*can_wakeup)(struct pci_dev *dev);
  40. int (*sleep_wake)(struct pci_dev *dev, bool enable);
  41. };
  42. extern int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
  43. extern void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  44. extern void pci_disable_enabled_device(struct pci_dev *dev);
  45. extern void pci_pm_init(struct pci_dev *dev);
  46. extern void platform_pci_wakeup_init(struct pci_dev *dev);
  47. extern void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  48. static inline bool pci_is_bridge(struct pci_dev *pci_dev)
  49. {
  50. return !!(pci_dev->subordinate);
  51. }
  52. extern int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
  53. extern int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
  54. extern int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
  55. extern int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
  56. extern int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
  57. extern int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
  58. struct pci_vpd_ops {
  59. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  60. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  61. void (*release)(struct pci_dev *dev);
  62. };
  63. struct pci_vpd {
  64. unsigned int len;
  65. const struct pci_vpd_ops *ops;
  66. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  67. };
  68. extern int pci_vpd_pci22_init(struct pci_dev *dev);
  69. static inline void pci_vpd_release(struct pci_dev *dev)
  70. {
  71. if (dev->vpd)
  72. dev->vpd->ops->release(dev);
  73. }
  74. /* PCI /proc functions */
  75. #ifdef CONFIG_PROC_FS
  76. extern int pci_proc_attach_device(struct pci_dev *dev);
  77. extern int pci_proc_detach_device(struct pci_dev *dev);
  78. extern int pci_proc_detach_bus(struct pci_bus *bus);
  79. #else
  80. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  81. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  82. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  83. #endif
  84. /* Functions for PCI Hotplug drivers to use */
  85. extern unsigned int pci_do_scan_bus(struct pci_bus *bus);
  86. #ifdef HAVE_PCI_LEGACY
  87. extern void pci_create_legacy_files(struct pci_bus *bus);
  88. extern void pci_remove_legacy_files(struct pci_bus *bus);
  89. #else
  90. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  91. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  92. #endif
  93. /* Lock for read/write access to pci device and bus lists */
  94. extern struct rw_semaphore pci_bus_sem;
  95. extern unsigned int pci_pm_d3_delay;
  96. #ifdef CONFIG_PCI_MSI
  97. void pci_no_msi(void);
  98. extern void pci_msi_init_pci_dev(struct pci_dev *dev);
  99. #else
  100. static inline void pci_no_msi(void) { }
  101. static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
  102. #endif
  103. #ifdef CONFIG_PCIEAER
  104. void pci_no_aer(void);
  105. #else
  106. static inline void pci_no_aer(void) { }
  107. #endif
  108. static inline int pci_no_d1d2(struct pci_dev *dev)
  109. {
  110. unsigned int parent_dstates = 0;
  111. if (dev->bus->self)
  112. parent_dstates = dev->bus->self->no_d1d2;
  113. return (dev->no_d1d2 || parent_dstates);
  114. }
  115. extern int pcie_mch_quirk;
  116. extern struct device_attribute pci_dev_attrs[];
  117. extern struct device_attribute dev_attr_cpuaffinity;
  118. extern struct device_attribute dev_attr_cpulistaffinity;
  119. #ifdef CONFIG_HOTPLUG
  120. extern struct bus_attribute pci_bus_attrs[];
  121. #else
  122. #define pci_bus_attrs NULL
  123. #endif
  124. /**
  125. * pci_match_one_device - Tell if a PCI device structure has a matching
  126. * PCI device id structure
  127. * @id: single PCI device id structure to match
  128. * @dev: the PCI device structure to match against
  129. *
  130. * Returns the matching pci_device_id structure or %NULL if there is no match.
  131. */
  132. static inline const struct pci_device_id *
  133. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  134. {
  135. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  136. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  137. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  138. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  139. !((id->class ^ dev->class) & id->class_mask))
  140. return id;
  141. return NULL;
  142. }
  143. struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
  144. /* PCI slot sysfs helper code */
  145. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  146. extern struct kset *pci_slots_kset;
  147. struct pci_slot_attribute {
  148. struct attribute attr;
  149. ssize_t (*show)(struct pci_slot *, char *);
  150. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  151. };
  152. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  153. enum pci_bar_type {
  154. pci_bar_unknown, /* Standard PCI BAR probe */
  155. pci_bar_io, /* An io port BAR */
  156. pci_bar_mem32, /* A 32-bit memory BAR */
  157. pci_bar_mem64, /* A 64-bit memory BAR */
  158. };
  159. extern int pci_setup_device(struct pci_dev *dev);
  160. extern int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  161. struct resource *res, unsigned int reg);
  162. extern int pci_resource_bar(struct pci_dev *dev, int resno,
  163. enum pci_bar_type *type);
  164. extern int pci_bus_add_child(struct pci_bus *bus);
  165. extern void pci_enable_ari(struct pci_dev *dev);
  166. /**
  167. * pci_ari_enabled - query ARI forwarding status
  168. * @bus: the PCI bus
  169. *
  170. * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
  171. */
  172. static inline int pci_ari_enabled(struct pci_bus *bus)
  173. {
  174. return bus->self && bus->self->ari_enabled;
  175. }
  176. #ifdef CONFIG_PCI_QUIRKS
  177. extern int pci_is_reassigndev(struct pci_dev *dev);
  178. resource_size_t pci_specified_resource_alignment(struct pci_dev *dev);
  179. extern void pci_disable_bridge_window(struct pci_dev *dev);
  180. #endif
  181. /* Single Root I/O Virtualization */
  182. struct pci_sriov {
  183. int pos; /* capability position */
  184. int nres; /* number of resources */
  185. u32 cap; /* SR-IOV Capabilities */
  186. u16 ctrl; /* SR-IOV Control */
  187. u16 total; /* total VFs associated with the PF */
  188. u16 initial; /* initial VFs associated with the PF */
  189. u16 nr_virtfn; /* number of VFs available */
  190. u16 offset; /* first VF Routing ID offset */
  191. u16 stride; /* following VF stride */
  192. u32 pgsz; /* page size for BAR alignment */
  193. u8 link; /* Function Dependency Link */
  194. struct pci_dev *dev; /* lowest numbered PF */
  195. struct pci_dev *self; /* this PF */
  196. struct mutex lock; /* lock for VF bus */
  197. struct work_struct mtask; /* VF Migration task */
  198. u8 __iomem *mstate; /* VF Migration State Array */
  199. };
  200. /* Address Translation Service */
  201. struct pci_ats {
  202. int pos; /* capability position */
  203. int stu; /* Smallest Translation Unit */
  204. int qdep; /* Invalidate Queue Depth */
  205. int ref_cnt; /* Physical Function reference count */
  206. int is_enabled:1; /* Enable bit is set */
  207. };
  208. #ifdef CONFIG_PCI_IOV
  209. extern int pci_iov_init(struct pci_dev *dev);
  210. extern void pci_iov_release(struct pci_dev *dev);
  211. extern int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  212. enum pci_bar_type *type);
  213. extern void pci_restore_iov_state(struct pci_dev *dev);
  214. extern int pci_iov_bus_range(struct pci_bus *bus);
  215. extern int pci_enable_ats(struct pci_dev *dev, int ps);
  216. extern void pci_disable_ats(struct pci_dev *dev);
  217. extern int pci_ats_queue_depth(struct pci_dev *dev);
  218. /**
  219. * pci_ats_enabled - query the ATS status
  220. * @dev: the PCI device
  221. *
  222. * Returns 1 if ATS capability is enabled, or 0 if not.
  223. */
  224. static inline int pci_ats_enabled(struct pci_dev *dev)
  225. {
  226. return dev->ats && dev->ats->is_enabled;
  227. }
  228. #else
  229. static inline int pci_iov_init(struct pci_dev *dev)
  230. {
  231. return -ENODEV;
  232. }
  233. static inline void pci_iov_release(struct pci_dev *dev)
  234. {
  235. }
  236. static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  237. enum pci_bar_type *type)
  238. {
  239. return 0;
  240. }
  241. static inline void pci_restore_iov_state(struct pci_dev *dev)
  242. {
  243. }
  244. static inline int pci_iov_bus_range(struct pci_bus *bus)
  245. {
  246. return 0;
  247. }
  248. static inline int pci_enable_ats(struct pci_dev *dev, int ps)
  249. {
  250. return -ENODEV;
  251. }
  252. static inline void pci_disable_ats(struct pci_dev *dev)
  253. {
  254. }
  255. static inline int pci_ats_queue_depth(struct pci_dev *dev)
  256. {
  257. return -ENODEV;
  258. }
  259. static inline int pci_ats_enabled(struct pci_dev *dev)
  260. {
  261. return 0;
  262. }
  263. #endif /* CONFIG_PCI_IOV */
  264. #endif /* DRIVERS_PCI_H */