msi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * File: msi.c
  3. * Purpose: PCI Message Signaled Interrupt (MSI)
  4. *
  5. * Copyright (C) 2003-2004 Intel
  6. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  7. */
  8. #include <linux/err.h>
  9. #include <linux/mm.h>
  10. #include <linux/irq.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/init.h>
  13. #include <linux/ioport.h>
  14. #include <linux/pci.h>
  15. #include <linux/proc_fs.h>
  16. #include <linux/msi.h>
  17. #include <linux/smp.h>
  18. #include <asm/errno.h>
  19. #include <asm/io.h>
  20. #include "pci.h"
  21. #include "msi.h"
  22. static int pci_msi_enable = 1;
  23. /* Arch hooks */
  24. #ifndef arch_msi_check_device
  25. int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
  26. {
  27. return 0;
  28. }
  29. #endif
  30. #ifndef arch_setup_msi_irqs
  31. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  32. {
  33. struct msi_desc *entry;
  34. int ret;
  35. /*
  36. * If an architecture wants to support multiple MSI, it needs to
  37. * override arch_setup_msi_irqs()
  38. */
  39. if (type == PCI_CAP_ID_MSI && nvec > 1)
  40. return 1;
  41. list_for_each_entry(entry, &dev->msi_list, list) {
  42. ret = arch_setup_msi_irq(dev, entry);
  43. if (ret < 0)
  44. return ret;
  45. if (ret > 0)
  46. return -ENOSPC;
  47. }
  48. return 0;
  49. }
  50. #endif
  51. #ifndef arch_teardown_msi_irqs
  52. void arch_teardown_msi_irqs(struct pci_dev *dev)
  53. {
  54. struct msi_desc *entry;
  55. list_for_each_entry(entry, &dev->msi_list, list) {
  56. int i, nvec;
  57. if (entry->irq == 0)
  58. continue;
  59. nvec = 1 << entry->msi_attrib.multiple;
  60. for (i = 0; i < nvec; i++)
  61. arch_teardown_msi_irq(entry->irq + i);
  62. }
  63. }
  64. #endif
  65. static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
  66. {
  67. u16 control;
  68. BUG_ON(!pos);
  69. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  70. control &= ~PCI_MSI_FLAGS_ENABLE;
  71. if (enable)
  72. control |= PCI_MSI_FLAGS_ENABLE;
  73. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  74. }
  75. static void msix_set_enable(struct pci_dev *dev, int enable)
  76. {
  77. int pos;
  78. u16 control;
  79. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  80. if (pos) {
  81. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  82. control &= ~PCI_MSIX_FLAGS_ENABLE;
  83. if (enable)
  84. control |= PCI_MSIX_FLAGS_ENABLE;
  85. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  86. }
  87. }
  88. static inline __attribute_const__ u32 msi_mask(unsigned x)
  89. {
  90. /* Don't shift by >= width of type */
  91. if (x >= 5)
  92. return 0xffffffff;
  93. return (1 << (1 << x)) - 1;
  94. }
  95. static inline __attribute_const__ u32 msi_capable_mask(u16 control)
  96. {
  97. return msi_mask((control >> 1) & 7);
  98. }
  99. static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
  100. {
  101. return msi_mask((control >> 4) & 7);
  102. }
  103. /*
  104. * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
  105. * mask all MSI interrupts by clearing the MSI enable bit does not work
  106. * reliably as devices without an INTx disable bit will then generate a
  107. * level IRQ which will never be cleared.
  108. */
  109. static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  110. {
  111. u32 mask_bits = desc->masked;
  112. if (!desc->msi_attrib.maskbit)
  113. return 0;
  114. mask_bits &= ~mask;
  115. mask_bits |= flag;
  116. pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
  117. return mask_bits;
  118. }
  119. static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  120. {
  121. desc->masked = __msi_mask_irq(desc, mask, flag);
  122. }
  123. /*
  124. * This internal function does not flush PCI writes to the device.
  125. * All users must ensure that they read from the device before either
  126. * assuming that the device state is up to date, or returning out of this
  127. * file. This saves a few milliseconds when initialising devices with lots
  128. * of MSI-X interrupts.
  129. */
  130. static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
  131. {
  132. u32 mask_bits = desc->masked;
  133. unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
  134. PCI_MSIX_ENTRY_VECTOR_CTRL;
  135. mask_bits &= ~1;
  136. mask_bits |= flag;
  137. writel(mask_bits, desc->mask_base + offset);
  138. return mask_bits;
  139. }
  140. static void msix_mask_irq(struct msi_desc *desc, u32 flag)
  141. {
  142. desc->masked = __msix_mask_irq(desc, flag);
  143. }
  144. static void msi_set_mask_bit(unsigned irq, u32 flag)
  145. {
  146. struct msi_desc *desc = get_irq_msi(irq);
  147. if (desc->msi_attrib.is_msix) {
  148. msix_mask_irq(desc, flag);
  149. readl(desc->mask_base); /* Flush write to device */
  150. } else {
  151. unsigned offset = irq - desc->dev->irq;
  152. msi_mask_irq(desc, 1 << offset, flag << offset);
  153. }
  154. }
  155. void mask_msi_irq(unsigned int irq)
  156. {
  157. msi_set_mask_bit(irq, 1);
  158. }
  159. void unmask_msi_irq(unsigned int irq)
  160. {
  161. msi_set_mask_bit(irq, 0);
  162. }
  163. void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
  164. {
  165. struct msi_desc *entry = get_irq_desc_msi(desc);
  166. if (entry->msi_attrib.is_msix) {
  167. void __iomem *base = entry->mask_base +
  168. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  169. msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
  170. msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
  171. msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
  172. } else {
  173. struct pci_dev *dev = entry->dev;
  174. int pos = entry->msi_attrib.pos;
  175. u16 data;
  176. pci_read_config_dword(dev, msi_lower_address_reg(pos),
  177. &msg->address_lo);
  178. if (entry->msi_attrib.is_64) {
  179. pci_read_config_dword(dev, msi_upper_address_reg(pos),
  180. &msg->address_hi);
  181. pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
  182. } else {
  183. msg->address_hi = 0;
  184. pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
  185. }
  186. msg->data = data;
  187. }
  188. }
  189. void read_msi_msg(unsigned int irq, struct msi_msg *msg)
  190. {
  191. struct irq_desc *desc = irq_to_desc(irq);
  192. read_msi_msg_desc(desc, msg);
  193. }
  194. void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
  195. {
  196. struct msi_desc *entry = get_irq_desc_msi(desc);
  197. if (entry->msi_attrib.is_msix) {
  198. void __iomem *base;
  199. base = entry->mask_base +
  200. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  201. writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
  202. writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
  203. writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
  204. } else {
  205. struct pci_dev *dev = entry->dev;
  206. int pos = entry->msi_attrib.pos;
  207. u16 msgctl;
  208. pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
  209. msgctl &= ~PCI_MSI_FLAGS_QSIZE;
  210. msgctl |= entry->msi_attrib.multiple << 4;
  211. pci_write_config_word(dev, msi_control_reg(pos), msgctl);
  212. pci_write_config_dword(dev, msi_lower_address_reg(pos),
  213. msg->address_lo);
  214. if (entry->msi_attrib.is_64) {
  215. pci_write_config_dword(dev, msi_upper_address_reg(pos),
  216. msg->address_hi);
  217. pci_write_config_word(dev, msi_data_reg(pos, 1),
  218. msg->data);
  219. } else {
  220. pci_write_config_word(dev, msi_data_reg(pos, 0),
  221. msg->data);
  222. }
  223. }
  224. entry->msg = *msg;
  225. }
  226. void write_msi_msg(unsigned int irq, struct msi_msg *msg)
  227. {
  228. struct irq_desc *desc = irq_to_desc(irq);
  229. write_msi_msg_desc(desc, msg);
  230. }
  231. static int msi_free_irqs(struct pci_dev* dev);
  232. static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
  233. {
  234. struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
  235. if (!desc)
  236. return NULL;
  237. INIT_LIST_HEAD(&desc->list);
  238. desc->dev = dev;
  239. return desc;
  240. }
  241. static void pci_intx_for_msi(struct pci_dev *dev, int enable)
  242. {
  243. if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
  244. pci_intx(dev, enable);
  245. }
  246. static void __pci_restore_msi_state(struct pci_dev *dev)
  247. {
  248. int pos;
  249. u16 control;
  250. struct msi_desc *entry;
  251. if (!dev->msi_enabled)
  252. return;
  253. entry = get_irq_msi(dev->irq);
  254. pos = entry->msi_attrib.pos;
  255. pci_intx_for_msi(dev, 0);
  256. msi_set_enable(dev, pos, 0);
  257. write_msi_msg(dev->irq, &entry->msg);
  258. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  259. msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
  260. control &= ~PCI_MSI_FLAGS_QSIZE;
  261. control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
  262. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  263. }
  264. static void __pci_restore_msix_state(struct pci_dev *dev)
  265. {
  266. int pos;
  267. struct msi_desc *entry;
  268. u16 control;
  269. if (!dev->msix_enabled)
  270. return;
  271. BUG_ON(list_empty(&dev->msi_list));
  272. entry = list_entry(dev->msi_list.next, struct msi_desc, list);
  273. pos = entry->msi_attrib.pos;
  274. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  275. /* route the table */
  276. pci_intx_for_msi(dev, 0);
  277. control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
  278. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  279. list_for_each_entry(entry, &dev->msi_list, list) {
  280. write_msi_msg(entry->irq, &entry->msg);
  281. msix_mask_irq(entry, entry->masked);
  282. }
  283. control &= ~PCI_MSIX_FLAGS_MASKALL;
  284. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  285. }
  286. void pci_restore_msi_state(struct pci_dev *dev)
  287. {
  288. __pci_restore_msi_state(dev);
  289. __pci_restore_msix_state(dev);
  290. }
  291. EXPORT_SYMBOL_GPL(pci_restore_msi_state);
  292. /**
  293. * msi_capability_init - configure device's MSI capability structure
  294. * @dev: pointer to the pci_dev data structure of MSI device function
  295. * @nvec: number of interrupts to allocate
  296. *
  297. * Setup the MSI capability structure of the device with the requested
  298. * number of interrupts. A return value of zero indicates the successful
  299. * setup of an entry with the new MSI irq. A negative return value indicates
  300. * an error, and a positive return value indicates the number of interrupts
  301. * which could have been allocated.
  302. */
  303. static int msi_capability_init(struct pci_dev *dev, int nvec)
  304. {
  305. struct msi_desc *entry;
  306. int pos, ret;
  307. u16 control;
  308. unsigned mask;
  309. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  310. msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
  311. pci_read_config_word(dev, msi_control_reg(pos), &control);
  312. /* MSI Entry Initialization */
  313. entry = alloc_msi_entry(dev);
  314. if (!entry)
  315. return -ENOMEM;
  316. entry->msi_attrib.is_msix = 0;
  317. entry->msi_attrib.is_64 = is_64bit_address(control);
  318. entry->msi_attrib.entry_nr = 0;
  319. entry->msi_attrib.maskbit = is_mask_bit_support(control);
  320. entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
  321. entry->msi_attrib.pos = pos;
  322. entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
  323. /* All MSIs are unmasked by default, Mask them all */
  324. if (entry->msi_attrib.maskbit)
  325. pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
  326. mask = msi_capable_mask(control);
  327. msi_mask_irq(entry, mask, mask);
  328. list_add_tail(&entry->list, &dev->msi_list);
  329. /* Configure MSI capability structure */
  330. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
  331. if (ret) {
  332. msi_mask_irq(entry, mask, ~mask);
  333. msi_free_irqs(dev);
  334. return ret;
  335. }
  336. /* Set MSI enabled bits */
  337. pci_intx_for_msi(dev, 0);
  338. msi_set_enable(dev, pos, 1);
  339. dev->msi_enabled = 1;
  340. dev->irq = entry->irq;
  341. return 0;
  342. }
  343. /**
  344. * msix_capability_init - configure device's MSI-X capability
  345. * @dev: pointer to the pci_dev data structure of MSI-X device function
  346. * @entries: pointer to an array of struct msix_entry entries
  347. * @nvec: number of @entries
  348. *
  349. * Setup the MSI-X capability structure of device function with a
  350. * single MSI-X irq. A return of zero indicates the successful setup of
  351. * requested MSI-X entries with allocated irqs or non-zero for otherwise.
  352. **/
  353. static int msix_capability_init(struct pci_dev *dev,
  354. struct msix_entry *entries, int nvec)
  355. {
  356. struct msi_desc *entry;
  357. int pos, i, j, nr_entries, ret;
  358. unsigned long phys_addr;
  359. u32 table_offset;
  360. u16 control;
  361. u8 bir;
  362. void __iomem *base;
  363. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  364. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  365. /* Ensure MSI-X is disabled while it is set up */
  366. control &= ~PCI_MSIX_FLAGS_ENABLE;
  367. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  368. /* Request & Map MSI-X table region */
  369. nr_entries = multi_msix_capable(control);
  370. pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
  371. bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
  372. table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
  373. phys_addr = pci_resource_start (dev, bir) + table_offset;
  374. base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
  375. if (base == NULL)
  376. return -ENOMEM;
  377. for (i = 0; i < nvec; i++) {
  378. entry = alloc_msi_entry(dev);
  379. if (!entry) {
  380. if (!i)
  381. iounmap(base);
  382. else
  383. msi_free_irqs(dev);
  384. /* No enough memory. Don't try again */
  385. return -ENOMEM;
  386. }
  387. j = entries[i].entry;
  388. entry->msi_attrib.is_msix = 1;
  389. entry->msi_attrib.is_64 = 1;
  390. entry->msi_attrib.entry_nr = j;
  391. entry->msi_attrib.default_irq = dev->irq;
  392. entry->msi_attrib.pos = pos;
  393. entry->mask_base = base;
  394. list_add_tail(&entry->list, &dev->msi_list);
  395. }
  396. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
  397. if (ret < 0) {
  398. /* If we had some success report the number of irqs
  399. * we succeeded in setting up. */
  400. int avail = 0;
  401. list_for_each_entry(entry, &dev->msi_list, list) {
  402. if (entry->irq != 0) {
  403. avail++;
  404. }
  405. }
  406. if (avail != 0)
  407. ret = avail;
  408. }
  409. if (ret) {
  410. msi_free_irqs(dev);
  411. return ret;
  412. }
  413. /*
  414. * Some devices require MSI-X to be enabled before we can touch the
  415. * MSI-X registers. We need to mask all the vectors to prevent
  416. * interrupts coming in before they're fully set up.
  417. */
  418. control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
  419. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  420. i = 0;
  421. list_for_each_entry(entry, &dev->msi_list, list) {
  422. entries[i].vector = entry->irq;
  423. set_irq_msi(entry->irq, entry);
  424. j = entries[i].entry;
  425. entry->masked = readl(base + j * PCI_MSIX_ENTRY_SIZE +
  426. PCI_MSIX_ENTRY_VECTOR_CTRL);
  427. msix_mask_irq(entry, 1);
  428. i++;
  429. }
  430. /* Set MSI-X enabled bits and unmask the function */
  431. pci_intx_for_msi(dev, 0);
  432. dev->msix_enabled = 1;
  433. control &= ~PCI_MSIX_FLAGS_MASKALL;
  434. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  435. return 0;
  436. }
  437. /**
  438. * pci_msi_check_device - check whether MSI may be enabled on a device
  439. * @dev: pointer to the pci_dev data structure of MSI device function
  440. * @nvec: how many MSIs have been requested ?
  441. * @type: are we checking for MSI or MSI-X ?
  442. *
  443. * Look at global flags, the device itself, and its parent busses
  444. * to determine if MSI/-X are supported for the device. If MSI/-X is
  445. * supported return 0, else return an error code.
  446. **/
  447. static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
  448. {
  449. struct pci_bus *bus;
  450. int ret;
  451. /* MSI must be globally enabled and supported by the device */
  452. if (!pci_msi_enable || !dev || dev->no_msi)
  453. return -EINVAL;
  454. /*
  455. * You can't ask to have 0 or less MSIs configured.
  456. * a) it's stupid ..
  457. * b) the list manipulation code assumes nvec >= 1.
  458. */
  459. if (nvec < 1)
  460. return -ERANGE;
  461. /* Any bridge which does NOT route MSI transactions from it's
  462. * secondary bus to it's primary bus must set NO_MSI flag on
  463. * the secondary pci_bus.
  464. * We expect only arch-specific PCI host bus controller driver
  465. * or quirks for specific PCI bridges to be setting NO_MSI.
  466. */
  467. for (bus = dev->bus; bus; bus = bus->parent)
  468. if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
  469. return -EINVAL;
  470. ret = arch_msi_check_device(dev, nvec, type);
  471. if (ret)
  472. return ret;
  473. if (!pci_find_capability(dev, type))
  474. return -EINVAL;
  475. return 0;
  476. }
  477. /**
  478. * pci_enable_msi_block - configure device's MSI capability structure
  479. * @dev: device to configure
  480. * @nvec: number of interrupts to configure
  481. *
  482. * Allocate IRQs for a device with the MSI capability.
  483. * This function returns a negative errno if an error occurs. If it
  484. * is unable to allocate the number of interrupts requested, it returns
  485. * the number of interrupts it might be able to allocate. If it successfully
  486. * allocates at least the number of interrupts requested, it returns 0 and
  487. * updates the @dev's irq member to the lowest new interrupt number; the
  488. * other interrupt numbers allocated to this device are consecutive.
  489. */
  490. int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
  491. {
  492. int status, pos, maxvec;
  493. u16 msgctl;
  494. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  495. if (!pos)
  496. return -EINVAL;
  497. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
  498. maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
  499. if (nvec > maxvec)
  500. return maxvec;
  501. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
  502. if (status)
  503. return status;
  504. WARN_ON(!!dev->msi_enabled);
  505. /* Check whether driver already requested MSI-X irqs */
  506. if (dev->msix_enabled) {
  507. dev_info(&dev->dev, "can't enable MSI "
  508. "(MSI-X already enabled)\n");
  509. return -EINVAL;
  510. }
  511. status = msi_capability_init(dev, nvec);
  512. return status;
  513. }
  514. EXPORT_SYMBOL(pci_enable_msi_block);
  515. void pci_msi_shutdown(struct pci_dev *dev)
  516. {
  517. struct msi_desc *desc;
  518. u32 mask;
  519. u16 ctrl;
  520. unsigned pos;
  521. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  522. return;
  523. BUG_ON(list_empty(&dev->msi_list));
  524. desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
  525. pos = desc->msi_attrib.pos;
  526. msi_set_enable(dev, pos, 0);
  527. pci_intx_for_msi(dev, 1);
  528. dev->msi_enabled = 0;
  529. /* Return the device with MSI unmasked as initial states */
  530. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
  531. mask = msi_capable_mask(ctrl);
  532. /* Keep cached state to be restored */
  533. __msi_mask_irq(desc, mask, ~mask);
  534. /* Restore dev->irq to its default pin-assertion irq */
  535. dev->irq = desc->msi_attrib.default_irq;
  536. }
  537. void pci_disable_msi(struct pci_dev* dev)
  538. {
  539. struct msi_desc *entry;
  540. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  541. return;
  542. pci_msi_shutdown(dev);
  543. entry = list_entry(dev->msi_list.next, struct msi_desc, list);
  544. if (entry->msi_attrib.is_msix)
  545. return;
  546. msi_free_irqs(dev);
  547. }
  548. EXPORT_SYMBOL(pci_disable_msi);
  549. static int msi_free_irqs(struct pci_dev* dev)
  550. {
  551. struct msi_desc *entry, *tmp;
  552. list_for_each_entry(entry, &dev->msi_list, list) {
  553. int i, nvec;
  554. if (!entry->irq)
  555. continue;
  556. nvec = 1 << entry->msi_attrib.multiple;
  557. for (i = 0; i < nvec; i++)
  558. BUG_ON(irq_has_action(entry->irq + i));
  559. }
  560. arch_teardown_msi_irqs(dev);
  561. list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
  562. if (entry->msi_attrib.is_msix) {
  563. if (list_is_last(&entry->list, &dev->msi_list))
  564. iounmap(entry->mask_base);
  565. }
  566. list_del(&entry->list);
  567. kfree(entry);
  568. }
  569. return 0;
  570. }
  571. /**
  572. * pci_msix_table_size - return the number of device's MSI-X table entries
  573. * @dev: pointer to the pci_dev data structure of MSI-X device function
  574. */
  575. int pci_msix_table_size(struct pci_dev *dev)
  576. {
  577. int pos;
  578. u16 control;
  579. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  580. if (!pos)
  581. return 0;
  582. pci_read_config_word(dev, msi_control_reg(pos), &control);
  583. return multi_msix_capable(control);
  584. }
  585. /**
  586. * pci_enable_msix - configure device's MSI-X capability structure
  587. * @dev: pointer to the pci_dev data structure of MSI-X device function
  588. * @entries: pointer to an array of MSI-X entries
  589. * @nvec: number of MSI-X irqs requested for allocation by device driver
  590. *
  591. * Setup the MSI-X capability structure of device function with the number
  592. * of requested irqs upon its software driver call to request for
  593. * MSI-X mode enabled on its hardware device function. A return of zero
  594. * indicates the successful configuration of MSI-X capability structure
  595. * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
  596. * Or a return of > 0 indicates that driver request is exceeding the number
  597. * of irqs or MSI-X vectors available. Driver should use the returned value to
  598. * re-send its request.
  599. **/
  600. int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
  601. {
  602. int status, nr_entries;
  603. int i, j;
  604. if (!entries)
  605. return -EINVAL;
  606. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
  607. if (status)
  608. return status;
  609. nr_entries = pci_msix_table_size(dev);
  610. if (nvec > nr_entries)
  611. return nr_entries;
  612. /* Check for any invalid entries */
  613. for (i = 0; i < nvec; i++) {
  614. if (entries[i].entry >= nr_entries)
  615. return -EINVAL; /* invalid entry */
  616. for (j = i + 1; j < nvec; j++) {
  617. if (entries[i].entry == entries[j].entry)
  618. return -EINVAL; /* duplicate entry */
  619. }
  620. }
  621. WARN_ON(!!dev->msix_enabled);
  622. /* Check whether driver already requested for MSI irq */
  623. if (dev->msi_enabled) {
  624. dev_info(&dev->dev, "can't enable MSI-X "
  625. "(MSI IRQ already assigned)\n");
  626. return -EINVAL;
  627. }
  628. status = msix_capability_init(dev, entries, nvec);
  629. return status;
  630. }
  631. EXPORT_SYMBOL(pci_enable_msix);
  632. static void msix_free_all_irqs(struct pci_dev *dev)
  633. {
  634. msi_free_irqs(dev);
  635. }
  636. void pci_msix_shutdown(struct pci_dev* dev)
  637. {
  638. struct msi_desc *entry;
  639. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  640. return;
  641. /* Return the device with MSI-X masked as initial states */
  642. list_for_each_entry(entry, &dev->msi_list, list) {
  643. /* Keep cached states to be restored */
  644. __msix_mask_irq(entry, 1);
  645. }
  646. msix_set_enable(dev, 0);
  647. pci_intx_for_msi(dev, 1);
  648. dev->msix_enabled = 0;
  649. }
  650. void pci_disable_msix(struct pci_dev* dev)
  651. {
  652. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  653. return;
  654. pci_msix_shutdown(dev);
  655. msix_free_all_irqs(dev);
  656. }
  657. EXPORT_SYMBOL(pci_disable_msix);
  658. /**
  659. * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
  660. * @dev: pointer to the pci_dev data structure of MSI(X) device function
  661. *
  662. * Being called during hotplug remove, from which the device function
  663. * is hot-removed. All previous assigned MSI/MSI-X irqs, if
  664. * allocated for this device function, are reclaimed to unused state,
  665. * which may be used later on.
  666. **/
  667. void msi_remove_pci_irq_vectors(struct pci_dev* dev)
  668. {
  669. if (!pci_msi_enable || !dev)
  670. return;
  671. if (dev->msi_enabled)
  672. msi_free_irqs(dev);
  673. if (dev->msix_enabled)
  674. msix_free_all_irqs(dev);
  675. }
  676. void pci_no_msi(void)
  677. {
  678. pci_msi_enable = 0;
  679. }
  680. /**
  681. * pci_msi_enabled - is MSI enabled?
  682. *
  683. * Returns true if MSI has not been disabled by the command-line option
  684. * pci=nomsi.
  685. **/
  686. int pci_msi_enabled(void)
  687. {
  688. return pci_msi_enable;
  689. }
  690. EXPORT_SYMBOL(pci_msi_enabled);
  691. void pci_msi_init_pci_dev(struct pci_dev *dev)
  692. {
  693. INIT_LIST_HEAD(&dev->msi_list);
  694. }