dmar.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307
  1. /*
  2. * Copyright (c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  15. * Place - Suite 330, Boston, MA 02111-1307 USA.
  16. *
  17. * Copyright (C) 2006-2008 Intel Corporation
  18. * Author: Ashok Raj <ashok.raj@intel.com>
  19. * Author: Shaohua Li <shaohua.li@intel.com>
  20. * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  21. *
  22. * This file implements early detection/parsing of Remapping Devices
  23. * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
  24. * tables.
  25. *
  26. * These routines are used by both DMA-remapping and Interrupt-remapping
  27. */
  28. #include <linux/pci.h>
  29. #include <linux/dmar.h>
  30. #include <linux/iova.h>
  31. #include <linux/intel-iommu.h>
  32. #include <linux/timer.h>
  33. #include <linux/irq.h>
  34. #include <linux/interrupt.h>
  35. #undef PREFIX
  36. #define PREFIX "DMAR:"
  37. /* No locks are needed as DMA remapping hardware unit
  38. * list is constructed at boot time and hotplug of
  39. * these units are not supported by the architecture.
  40. */
  41. LIST_HEAD(dmar_drhd_units);
  42. static struct acpi_table_header * __initdata dmar_tbl;
  43. static acpi_size dmar_tbl_size;
  44. static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
  45. {
  46. /*
  47. * add INCLUDE_ALL at the tail, so scan the list will find it at
  48. * the very end.
  49. */
  50. if (drhd->include_all)
  51. list_add_tail(&drhd->list, &dmar_drhd_units);
  52. else
  53. list_add(&drhd->list, &dmar_drhd_units);
  54. }
  55. static int __init dmar_parse_one_dev_scope(struct acpi_dmar_device_scope *scope,
  56. struct pci_dev **dev, u16 segment)
  57. {
  58. struct pci_bus *bus;
  59. struct pci_dev *pdev = NULL;
  60. struct acpi_dmar_pci_path *path;
  61. int count;
  62. bus = pci_find_bus(segment, scope->bus);
  63. path = (struct acpi_dmar_pci_path *)(scope + 1);
  64. count = (scope->length - sizeof(struct acpi_dmar_device_scope))
  65. / sizeof(struct acpi_dmar_pci_path);
  66. while (count) {
  67. if (pdev)
  68. pci_dev_put(pdev);
  69. /*
  70. * Some BIOSes list non-exist devices in DMAR table, just
  71. * ignore it
  72. */
  73. if (!bus) {
  74. printk(KERN_WARNING
  75. PREFIX "Device scope bus [%d] not found\n",
  76. scope->bus);
  77. break;
  78. }
  79. pdev = pci_get_slot(bus, PCI_DEVFN(path->dev, path->fn));
  80. if (!pdev) {
  81. printk(KERN_WARNING PREFIX
  82. "Device scope device [%04x:%02x:%02x.%02x] not found\n",
  83. segment, bus->number, path->dev, path->fn);
  84. break;
  85. }
  86. path ++;
  87. count --;
  88. bus = pdev->subordinate;
  89. }
  90. if (!pdev) {
  91. printk(KERN_WARNING PREFIX
  92. "Device scope device [%04x:%02x:%02x.%02x] not found\n",
  93. segment, scope->bus, path->dev, path->fn);
  94. *dev = NULL;
  95. return 0;
  96. }
  97. if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && \
  98. pdev->subordinate) || (scope->entry_type == \
  99. ACPI_DMAR_SCOPE_TYPE_BRIDGE && !pdev->subordinate)) {
  100. pci_dev_put(pdev);
  101. printk(KERN_WARNING PREFIX
  102. "Device scope type does not match for %s\n",
  103. pci_name(pdev));
  104. return -EINVAL;
  105. }
  106. *dev = pdev;
  107. return 0;
  108. }
  109. static int __init dmar_parse_dev_scope(void *start, void *end, int *cnt,
  110. struct pci_dev ***devices, u16 segment)
  111. {
  112. struct acpi_dmar_device_scope *scope;
  113. void * tmp = start;
  114. int index;
  115. int ret;
  116. *cnt = 0;
  117. while (start < end) {
  118. scope = start;
  119. if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
  120. scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
  121. (*cnt)++;
  122. else
  123. printk(KERN_WARNING PREFIX
  124. "Unsupported device scope\n");
  125. start += scope->length;
  126. }
  127. if (*cnt == 0)
  128. return 0;
  129. *devices = kcalloc(*cnt, sizeof(struct pci_dev *), GFP_KERNEL);
  130. if (!*devices)
  131. return -ENOMEM;
  132. start = tmp;
  133. index = 0;
  134. while (start < end) {
  135. scope = start;
  136. if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
  137. scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE) {
  138. ret = dmar_parse_one_dev_scope(scope,
  139. &(*devices)[index], segment);
  140. if (ret) {
  141. kfree(*devices);
  142. return ret;
  143. }
  144. index ++;
  145. }
  146. start += scope->length;
  147. }
  148. return 0;
  149. }
  150. /**
  151. * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
  152. * structure which uniquely represent one DMA remapping hardware unit
  153. * present in the platform
  154. */
  155. static int __init
  156. dmar_parse_one_drhd(struct acpi_dmar_header *header)
  157. {
  158. struct acpi_dmar_hardware_unit *drhd;
  159. struct dmar_drhd_unit *dmaru;
  160. int ret = 0;
  161. drhd = (struct acpi_dmar_hardware_unit *)header;
  162. if (!drhd->address) {
  163. /* Promote an attitude of violence to a BIOS engineer today */
  164. WARN(1, "Your BIOS is broken; DMAR reported at address zero!\n"
  165. "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
  166. dmi_get_system_info(DMI_BIOS_VENDOR),
  167. dmi_get_system_info(DMI_BIOS_VERSION),
  168. dmi_get_system_info(DMI_PRODUCT_VERSION));
  169. return -ENODEV;
  170. }
  171. dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
  172. if (!dmaru)
  173. return -ENOMEM;
  174. dmaru->hdr = header;
  175. dmaru->reg_base_addr = drhd->address;
  176. dmaru->segment = drhd->segment;
  177. dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
  178. ret = alloc_iommu(dmaru);
  179. if (ret) {
  180. kfree(dmaru);
  181. return ret;
  182. }
  183. dmar_register_drhd_unit(dmaru);
  184. return 0;
  185. }
  186. static int __init dmar_parse_dev(struct dmar_drhd_unit *dmaru)
  187. {
  188. struct acpi_dmar_hardware_unit *drhd;
  189. int ret = 0;
  190. drhd = (struct acpi_dmar_hardware_unit *) dmaru->hdr;
  191. if (dmaru->include_all)
  192. return 0;
  193. ret = dmar_parse_dev_scope((void *)(drhd + 1),
  194. ((void *)drhd) + drhd->header.length,
  195. &dmaru->devices_cnt, &dmaru->devices,
  196. drhd->segment);
  197. if (ret) {
  198. list_del(&dmaru->list);
  199. kfree(dmaru);
  200. }
  201. return ret;
  202. }
  203. #ifdef CONFIG_DMAR
  204. LIST_HEAD(dmar_rmrr_units);
  205. static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
  206. {
  207. list_add(&rmrr->list, &dmar_rmrr_units);
  208. }
  209. static int __init
  210. dmar_parse_one_rmrr(struct acpi_dmar_header *header)
  211. {
  212. struct acpi_dmar_reserved_memory *rmrr;
  213. struct dmar_rmrr_unit *rmrru;
  214. rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
  215. if (!rmrru)
  216. return -ENOMEM;
  217. rmrru->hdr = header;
  218. rmrr = (struct acpi_dmar_reserved_memory *)header;
  219. rmrru->base_address = rmrr->base_address;
  220. rmrru->end_address = rmrr->end_address;
  221. dmar_register_rmrr_unit(rmrru);
  222. return 0;
  223. }
  224. static int __init
  225. rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
  226. {
  227. struct acpi_dmar_reserved_memory *rmrr;
  228. int ret;
  229. rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
  230. ret = dmar_parse_dev_scope((void *)(rmrr + 1),
  231. ((void *)rmrr) + rmrr->header.length,
  232. &rmrru->devices_cnt, &rmrru->devices, rmrr->segment);
  233. if (ret || (rmrru->devices_cnt == 0)) {
  234. list_del(&rmrru->list);
  235. kfree(rmrru);
  236. }
  237. return ret;
  238. }
  239. static LIST_HEAD(dmar_atsr_units);
  240. static int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
  241. {
  242. struct acpi_dmar_atsr *atsr;
  243. struct dmar_atsr_unit *atsru;
  244. atsr = container_of(hdr, struct acpi_dmar_atsr, header);
  245. atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
  246. if (!atsru)
  247. return -ENOMEM;
  248. atsru->hdr = hdr;
  249. atsru->include_all = atsr->flags & 0x1;
  250. list_add(&atsru->list, &dmar_atsr_units);
  251. return 0;
  252. }
  253. static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
  254. {
  255. int rc;
  256. struct acpi_dmar_atsr *atsr;
  257. if (atsru->include_all)
  258. return 0;
  259. atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
  260. rc = dmar_parse_dev_scope((void *)(atsr + 1),
  261. (void *)atsr + atsr->header.length,
  262. &atsru->devices_cnt, &atsru->devices,
  263. atsr->segment);
  264. if (rc || !atsru->devices_cnt) {
  265. list_del(&atsru->list);
  266. kfree(atsru);
  267. }
  268. return rc;
  269. }
  270. int dmar_find_matched_atsr_unit(struct pci_dev *dev)
  271. {
  272. int i;
  273. struct pci_bus *bus;
  274. struct acpi_dmar_atsr *atsr;
  275. struct dmar_atsr_unit *atsru;
  276. list_for_each_entry(atsru, &dmar_atsr_units, list) {
  277. atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
  278. if (atsr->segment == pci_domain_nr(dev->bus))
  279. goto found;
  280. }
  281. return 0;
  282. found:
  283. for (bus = dev->bus; bus; bus = bus->parent) {
  284. struct pci_dev *bridge = bus->self;
  285. if (!bridge || !bridge->is_pcie ||
  286. bridge->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
  287. return 0;
  288. if (bridge->pcie_type == PCI_EXP_TYPE_ROOT_PORT) {
  289. for (i = 0; i < atsru->devices_cnt; i++)
  290. if (atsru->devices[i] == bridge)
  291. return 1;
  292. break;
  293. }
  294. }
  295. if (atsru->include_all)
  296. return 1;
  297. return 0;
  298. }
  299. #endif
  300. static void __init
  301. dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
  302. {
  303. struct acpi_dmar_hardware_unit *drhd;
  304. struct acpi_dmar_reserved_memory *rmrr;
  305. struct acpi_dmar_atsr *atsr;
  306. switch (header->type) {
  307. case ACPI_DMAR_TYPE_HARDWARE_UNIT:
  308. drhd = container_of(header, struct acpi_dmar_hardware_unit,
  309. header);
  310. printk (KERN_INFO PREFIX
  311. "DRHD base: %#016Lx flags: %#x\n",
  312. (unsigned long long)drhd->address, drhd->flags);
  313. break;
  314. case ACPI_DMAR_TYPE_RESERVED_MEMORY:
  315. rmrr = container_of(header, struct acpi_dmar_reserved_memory,
  316. header);
  317. printk (KERN_INFO PREFIX
  318. "RMRR base: %#016Lx end: %#016Lx\n",
  319. (unsigned long long)rmrr->base_address,
  320. (unsigned long long)rmrr->end_address);
  321. break;
  322. case ACPI_DMAR_TYPE_ATSR:
  323. atsr = container_of(header, struct acpi_dmar_atsr, header);
  324. printk(KERN_INFO PREFIX "ATSR flags: %#x\n", atsr->flags);
  325. break;
  326. }
  327. }
  328. /**
  329. * dmar_table_detect - checks to see if the platform supports DMAR devices
  330. */
  331. static int __init dmar_table_detect(void)
  332. {
  333. acpi_status status = AE_OK;
  334. /* if we could find DMAR table, then there are DMAR devices */
  335. status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
  336. (struct acpi_table_header **)&dmar_tbl,
  337. &dmar_tbl_size);
  338. if (ACPI_SUCCESS(status) && !dmar_tbl) {
  339. printk (KERN_WARNING PREFIX "Unable to map DMAR\n");
  340. status = AE_NOT_FOUND;
  341. }
  342. return (ACPI_SUCCESS(status) ? 1 : 0);
  343. }
  344. /**
  345. * parse_dmar_table - parses the DMA reporting table
  346. */
  347. static int __init
  348. parse_dmar_table(void)
  349. {
  350. struct acpi_table_dmar *dmar;
  351. struct acpi_dmar_header *entry_header;
  352. int ret = 0;
  353. /*
  354. * Do it again, earlier dmar_tbl mapping could be mapped with
  355. * fixed map.
  356. */
  357. dmar_table_detect();
  358. dmar = (struct acpi_table_dmar *)dmar_tbl;
  359. if (!dmar)
  360. return -ENODEV;
  361. if (dmar->width < PAGE_SHIFT - 1) {
  362. printk(KERN_WARNING PREFIX "Invalid DMAR haw\n");
  363. return -EINVAL;
  364. }
  365. printk (KERN_INFO PREFIX "Host address width %d\n",
  366. dmar->width + 1);
  367. entry_header = (struct acpi_dmar_header *)(dmar + 1);
  368. while (((unsigned long)entry_header) <
  369. (((unsigned long)dmar) + dmar_tbl->length)) {
  370. /* Avoid looping forever on bad ACPI tables */
  371. if (entry_header->length == 0) {
  372. printk(KERN_WARNING PREFIX
  373. "Invalid 0-length structure\n");
  374. ret = -EINVAL;
  375. break;
  376. }
  377. dmar_table_print_dmar_entry(entry_header);
  378. switch (entry_header->type) {
  379. case ACPI_DMAR_TYPE_HARDWARE_UNIT:
  380. ret = dmar_parse_one_drhd(entry_header);
  381. break;
  382. case ACPI_DMAR_TYPE_RESERVED_MEMORY:
  383. #ifdef CONFIG_DMAR
  384. ret = dmar_parse_one_rmrr(entry_header);
  385. #endif
  386. break;
  387. case ACPI_DMAR_TYPE_ATSR:
  388. #ifdef CONFIG_DMAR
  389. ret = dmar_parse_one_atsr(entry_header);
  390. #endif
  391. break;
  392. default:
  393. printk(KERN_WARNING PREFIX
  394. "Unknown DMAR structure type\n");
  395. ret = 0; /* for forward compatibility */
  396. break;
  397. }
  398. if (ret)
  399. break;
  400. entry_header = ((void *)entry_header + entry_header->length);
  401. }
  402. return ret;
  403. }
  404. int dmar_pci_device_match(struct pci_dev *devices[], int cnt,
  405. struct pci_dev *dev)
  406. {
  407. int index;
  408. while (dev) {
  409. for (index = 0; index < cnt; index++)
  410. if (dev == devices[index])
  411. return 1;
  412. /* Check our parent */
  413. dev = dev->bus->self;
  414. }
  415. return 0;
  416. }
  417. struct dmar_drhd_unit *
  418. dmar_find_matched_drhd_unit(struct pci_dev *dev)
  419. {
  420. struct dmar_drhd_unit *dmaru = NULL;
  421. struct acpi_dmar_hardware_unit *drhd;
  422. list_for_each_entry(dmaru, &dmar_drhd_units, list) {
  423. drhd = container_of(dmaru->hdr,
  424. struct acpi_dmar_hardware_unit,
  425. header);
  426. if (dmaru->include_all &&
  427. drhd->segment == pci_domain_nr(dev->bus))
  428. return dmaru;
  429. if (dmar_pci_device_match(dmaru->devices,
  430. dmaru->devices_cnt, dev))
  431. return dmaru;
  432. }
  433. return NULL;
  434. }
  435. int __init dmar_dev_scope_init(void)
  436. {
  437. struct dmar_drhd_unit *drhd, *drhd_n;
  438. int ret = -ENODEV;
  439. list_for_each_entry_safe(drhd, drhd_n, &dmar_drhd_units, list) {
  440. ret = dmar_parse_dev(drhd);
  441. if (ret)
  442. return ret;
  443. }
  444. #ifdef CONFIG_DMAR
  445. {
  446. struct dmar_rmrr_unit *rmrr, *rmrr_n;
  447. struct dmar_atsr_unit *atsr, *atsr_n;
  448. list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
  449. ret = rmrr_parse_dev(rmrr);
  450. if (ret)
  451. return ret;
  452. }
  453. list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
  454. ret = atsr_parse_dev(atsr);
  455. if (ret)
  456. return ret;
  457. }
  458. }
  459. #endif
  460. return ret;
  461. }
  462. int __init dmar_table_init(void)
  463. {
  464. static int dmar_table_initialized;
  465. int ret;
  466. if (dmar_table_initialized)
  467. return 0;
  468. dmar_table_initialized = 1;
  469. ret = parse_dmar_table();
  470. if (ret) {
  471. if (ret != -ENODEV)
  472. printk(KERN_INFO PREFIX "parse DMAR table failure.\n");
  473. return ret;
  474. }
  475. if (list_empty(&dmar_drhd_units)) {
  476. printk(KERN_INFO PREFIX "No DMAR devices found\n");
  477. return -ENODEV;
  478. }
  479. #ifdef CONFIG_DMAR
  480. if (list_empty(&dmar_rmrr_units))
  481. printk(KERN_INFO PREFIX "No RMRR found\n");
  482. if (list_empty(&dmar_atsr_units))
  483. printk(KERN_INFO PREFIX "No ATSR found\n");
  484. #endif
  485. #ifdef CONFIG_INTR_REMAP
  486. parse_ioapics_under_ir();
  487. #endif
  488. return 0;
  489. }
  490. void __init detect_intel_iommu(void)
  491. {
  492. int ret;
  493. ret = dmar_table_detect();
  494. {
  495. #ifdef CONFIG_INTR_REMAP
  496. struct acpi_table_dmar *dmar;
  497. /*
  498. * for now we will disable dma-remapping when interrupt
  499. * remapping is enabled.
  500. * When support for queued invalidation for IOTLB invalidation
  501. * is added, we will not need this any more.
  502. */
  503. dmar = (struct acpi_table_dmar *) dmar_tbl;
  504. if (ret && cpu_has_x2apic && dmar->flags & 0x1)
  505. printk(KERN_INFO
  506. "Queued invalidation will be enabled to support "
  507. "x2apic and Intr-remapping.\n");
  508. #endif
  509. #ifdef CONFIG_DMAR
  510. if (ret && !no_iommu && !iommu_detected && !swiotlb &&
  511. !dmar_disabled)
  512. iommu_detected = 1;
  513. #endif
  514. }
  515. early_acpi_os_unmap_memory(dmar_tbl, dmar_tbl_size);
  516. dmar_tbl = NULL;
  517. }
  518. int alloc_iommu(struct dmar_drhd_unit *drhd)
  519. {
  520. struct intel_iommu *iommu;
  521. int map_size;
  522. u32 ver;
  523. static int iommu_allocated = 0;
  524. int agaw = 0;
  525. int msagaw = 0;
  526. iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
  527. if (!iommu)
  528. return -ENOMEM;
  529. iommu->seq_id = iommu_allocated++;
  530. sprintf (iommu->name, "dmar%d", iommu->seq_id);
  531. iommu->reg = ioremap(drhd->reg_base_addr, VTD_PAGE_SIZE);
  532. if (!iommu->reg) {
  533. printk(KERN_ERR "IOMMU: can't map the region\n");
  534. goto error;
  535. }
  536. iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
  537. iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
  538. #ifdef CONFIG_DMAR
  539. agaw = iommu_calculate_agaw(iommu);
  540. if (agaw < 0) {
  541. printk(KERN_ERR
  542. "Cannot get a valid agaw for iommu (seq_id = %d)\n",
  543. iommu->seq_id);
  544. goto error;
  545. }
  546. msagaw = iommu_calculate_max_sagaw(iommu);
  547. if (msagaw < 0) {
  548. printk(KERN_ERR
  549. "Cannot get a valid max agaw for iommu (seq_id = %d)\n",
  550. iommu->seq_id);
  551. goto error;
  552. }
  553. #endif
  554. iommu->agaw = agaw;
  555. iommu->msagaw = msagaw;
  556. /* the registers might be more than one page */
  557. map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
  558. cap_max_fault_reg_offset(iommu->cap));
  559. map_size = VTD_PAGE_ALIGN(map_size);
  560. if (map_size > VTD_PAGE_SIZE) {
  561. iounmap(iommu->reg);
  562. iommu->reg = ioremap(drhd->reg_base_addr, map_size);
  563. if (!iommu->reg) {
  564. printk(KERN_ERR "IOMMU: can't map the region\n");
  565. goto error;
  566. }
  567. }
  568. ver = readl(iommu->reg + DMAR_VER_REG);
  569. pr_debug("IOMMU %llx: ver %d:%d cap %llx ecap %llx\n",
  570. (unsigned long long)drhd->reg_base_addr,
  571. DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
  572. (unsigned long long)iommu->cap,
  573. (unsigned long long)iommu->ecap);
  574. spin_lock_init(&iommu->register_lock);
  575. drhd->iommu = iommu;
  576. return 0;
  577. error:
  578. kfree(iommu);
  579. return -1;
  580. }
  581. void free_iommu(struct intel_iommu *iommu)
  582. {
  583. if (!iommu)
  584. return;
  585. #ifdef CONFIG_DMAR
  586. free_dmar_iommu(iommu);
  587. #endif
  588. if (iommu->reg)
  589. iounmap(iommu->reg);
  590. kfree(iommu);
  591. }
  592. /*
  593. * Reclaim all the submitted descriptors which have completed its work.
  594. */
  595. static inline void reclaim_free_desc(struct q_inval *qi)
  596. {
  597. while (qi->desc_status[qi->free_tail] == QI_DONE ||
  598. qi->desc_status[qi->free_tail] == QI_ABORT) {
  599. qi->desc_status[qi->free_tail] = QI_FREE;
  600. qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
  601. qi->free_cnt++;
  602. }
  603. }
  604. static int qi_check_fault(struct intel_iommu *iommu, int index)
  605. {
  606. u32 fault;
  607. int head, tail;
  608. struct q_inval *qi = iommu->qi;
  609. int wait_index = (index + 1) % QI_LENGTH;
  610. if (qi->desc_status[wait_index] == QI_ABORT)
  611. return -EAGAIN;
  612. fault = readl(iommu->reg + DMAR_FSTS_REG);
  613. /*
  614. * If IQE happens, the head points to the descriptor associated
  615. * with the error. No new descriptors are fetched until the IQE
  616. * is cleared.
  617. */
  618. if (fault & DMA_FSTS_IQE) {
  619. head = readl(iommu->reg + DMAR_IQH_REG);
  620. if ((head >> DMAR_IQ_SHIFT) == index) {
  621. printk(KERN_ERR "VT-d detected invalid descriptor: "
  622. "low=%llx, high=%llx\n",
  623. (unsigned long long)qi->desc[index].low,
  624. (unsigned long long)qi->desc[index].high);
  625. memcpy(&qi->desc[index], &qi->desc[wait_index],
  626. sizeof(struct qi_desc));
  627. __iommu_flush_cache(iommu, &qi->desc[index],
  628. sizeof(struct qi_desc));
  629. writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
  630. return -EINVAL;
  631. }
  632. }
  633. /*
  634. * If ITE happens, all pending wait_desc commands are aborted.
  635. * No new descriptors are fetched until the ITE is cleared.
  636. */
  637. if (fault & DMA_FSTS_ITE) {
  638. head = readl(iommu->reg + DMAR_IQH_REG);
  639. head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
  640. head |= 1;
  641. tail = readl(iommu->reg + DMAR_IQT_REG);
  642. tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
  643. writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
  644. do {
  645. if (qi->desc_status[head] == QI_IN_USE)
  646. qi->desc_status[head] = QI_ABORT;
  647. head = (head - 2 + QI_LENGTH) % QI_LENGTH;
  648. } while (head != tail);
  649. if (qi->desc_status[wait_index] == QI_ABORT)
  650. return -EAGAIN;
  651. }
  652. if (fault & DMA_FSTS_ICE)
  653. writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
  654. return 0;
  655. }
  656. /*
  657. * Submit the queued invalidation descriptor to the remapping
  658. * hardware unit and wait for its completion.
  659. */
  660. int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
  661. {
  662. int rc;
  663. struct q_inval *qi = iommu->qi;
  664. struct qi_desc *hw, wait_desc;
  665. int wait_index, index;
  666. unsigned long flags;
  667. if (!qi)
  668. return 0;
  669. hw = qi->desc;
  670. restart:
  671. rc = 0;
  672. spin_lock_irqsave(&qi->q_lock, flags);
  673. while (qi->free_cnt < 3) {
  674. spin_unlock_irqrestore(&qi->q_lock, flags);
  675. cpu_relax();
  676. spin_lock_irqsave(&qi->q_lock, flags);
  677. }
  678. index = qi->free_head;
  679. wait_index = (index + 1) % QI_LENGTH;
  680. qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
  681. hw[index] = *desc;
  682. wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
  683. QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
  684. wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
  685. hw[wait_index] = wait_desc;
  686. __iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
  687. __iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));
  688. qi->free_head = (qi->free_head + 2) % QI_LENGTH;
  689. qi->free_cnt -= 2;
  690. /*
  691. * update the HW tail register indicating the presence of
  692. * new descriptors.
  693. */
  694. writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
  695. while (qi->desc_status[wait_index] != QI_DONE) {
  696. /*
  697. * We will leave the interrupts disabled, to prevent interrupt
  698. * context to queue another cmd while a cmd is already submitted
  699. * and waiting for completion on this cpu. This is to avoid
  700. * a deadlock where the interrupt context can wait indefinitely
  701. * for free slots in the queue.
  702. */
  703. rc = qi_check_fault(iommu, index);
  704. if (rc)
  705. break;
  706. spin_unlock(&qi->q_lock);
  707. cpu_relax();
  708. spin_lock(&qi->q_lock);
  709. }
  710. qi->desc_status[index] = QI_DONE;
  711. reclaim_free_desc(qi);
  712. spin_unlock_irqrestore(&qi->q_lock, flags);
  713. if (rc == -EAGAIN)
  714. goto restart;
  715. return rc;
  716. }
  717. /*
  718. * Flush the global interrupt entry cache.
  719. */
  720. void qi_global_iec(struct intel_iommu *iommu)
  721. {
  722. struct qi_desc desc;
  723. desc.low = QI_IEC_TYPE;
  724. desc.high = 0;
  725. /* should never fail */
  726. qi_submit_sync(&desc, iommu);
  727. }
  728. void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
  729. u64 type)
  730. {
  731. struct qi_desc desc;
  732. desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
  733. | QI_CC_GRAN(type) | QI_CC_TYPE;
  734. desc.high = 0;
  735. qi_submit_sync(&desc, iommu);
  736. }
  737. void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
  738. unsigned int size_order, u64 type)
  739. {
  740. u8 dw = 0, dr = 0;
  741. struct qi_desc desc;
  742. int ih = 0;
  743. if (cap_write_drain(iommu->cap))
  744. dw = 1;
  745. if (cap_read_drain(iommu->cap))
  746. dr = 1;
  747. desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
  748. | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
  749. desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
  750. | QI_IOTLB_AM(size_order);
  751. qi_submit_sync(&desc, iommu);
  752. }
  753. void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
  754. u64 addr, unsigned mask)
  755. {
  756. struct qi_desc desc;
  757. if (mask) {
  758. BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
  759. addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
  760. desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
  761. } else
  762. desc.high = QI_DEV_IOTLB_ADDR(addr);
  763. if (qdep >= QI_DEV_IOTLB_MAX_INVS)
  764. qdep = 0;
  765. desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
  766. QI_DIOTLB_TYPE;
  767. qi_submit_sync(&desc, iommu);
  768. }
  769. /*
  770. * Disable Queued Invalidation interface.
  771. */
  772. void dmar_disable_qi(struct intel_iommu *iommu)
  773. {
  774. unsigned long flags;
  775. u32 sts;
  776. cycles_t start_time = get_cycles();
  777. if (!ecap_qis(iommu->ecap))
  778. return;
  779. spin_lock_irqsave(&iommu->register_lock, flags);
  780. sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
  781. if (!(sts & DMA_GSTS_QIES))
  782. goto end;
  783. /*
  784. * Give a chance to HW to complete the pending invalidation requests.
  785. */
  786. while ((readl(iommu->reg + DMAR_IQT_REG) !=
  787. readl(iommu->reg + DMAR_IQH_REG)) &&
  788. (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
  789. cpu_relax();
  790. iommu->gcmd &= ~DMA_GCMD_QIE;
  791. writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
  792. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
  793. !(sts & DMA_GSTS_QIES), sts);
  794. end:
  795. spin_unlock_irqrestore(&iommu->register_lock, flags);
  796. }
  797. /*
  798. * Enable queued invalidation.
  799. */
  800. static void __dmar_enable_qi(struct intel_iommu *iommu)
  801. {
  802. u32 sts;
  803. unsigned long flags;
  804. struct q_inval *qi = iommu->qi;
  805. qi->free_head = qi->free_tail = 0;
  806. qi->free_cnt = QI_LENGTH;
  807. spin_lock_irqsave(&iommu->register_lock, flags);
  808. /* write zero to the tail reg */
  809. writel(0, iommu->reg + DMAR_IQT_REG);
  810. dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
  811. iommu->gcmd |= DMA_GCMD_QIE;
  812. writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
  813. /* Make sure hardware complete it */
  814. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
  815. spin_unlock_irqrestore(&iommu->register_lock, flags);
  816. }
  817. /*
  818. * Enable Queued Invalidation interface. This is a must to support
  819. * interrupt-remapping. Also used by DMA-remapping, which replaces
  820. * register based IOTLB invalidation.
  821. */
  822. int dmar_enable_qi(struct intel_iommu *iommu)
  823. {
  824. struct q_inval *qi;
  825. if (!ecap_qis(iommu->ecap))
  826. return -ENOENT;
  827. /*
  828. * queued invalidation is already setup and enabled.
  829. */
  830. if (iommu->qi)
  831. return 0;
  832. iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
  833. if (!iommu->qi)
  834. return -ENOMEM;
  835. qi = iommu->qi;
  836. qi->desc = (void *)(get_zeroed_page(GFP_ATOMIC));
  837. if (!qi->desc) {
  838. kfree(qi);
  839. iommu->qi = 0;
  840. return -ENOMEM;
  841. }
  842. qi->desc_status = kmalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
  843. if (!qi->desc_status) {
  844. free_page((unsigned long) qi->desc);
  845. kfree(qi);
  846. iommu->qi = 0;
  847. return -ENOMEM;
  848. }
  849. qi->free_head = qi->free_tail = 0;
  850. qi->free_cnt = QI_LENGTH;
  851. spin_lock_init(&qi->q_lock);
  852. __dmar_enable_qi(iommu);
  853. return 0;
  854. }
  855. /* iommu interrupt handling. Most stuff are MSI-like. */
  856. enum faulttype {
  857. DMA_REMAP,
  858. INTR_REMAP,
  859. UNKNOWN,
  860. };
  861. static const char *dma_remap_fault_reasons[] =
  862. {
  863. "Software",
  864. "Present bit in root entry is clear",
  865. "Present bit in context entry is clear",
  866. "Invalid context entry",
  867. "Access beyond MGAW",
  868. "PTE Write access is not set",
  869. "PTE Read access is not set",
  870. "Next page table ptr is invalid",
  871. "Root table address invalid",
  872. "Context table ptr is invalid",
  873. "non-zero reserved fields in RTP",
  874. "non-zero reserved fields in CTP",
  875. "non-zero reserved fields in PTE",
  876. };
  877. static const char *intr_remap_fault_reasons[] =
  878. {
  879. "Detected reserved fields in the decoded interrupt-remapped request",
  880. "Interrupt index exceeded the interrupt-remapping table size",
  881. "Present field in the IRTE entry is clear",
  882. "Error accessing interrupt-remapping table pointed by IRTA_REG",
  883. "Detected reserved fields in the IRTE entry",
  884. "Blocked a compatibility format interrupt request",
  885. "Blocked an interrupt request due to source-id verification failure",
  886. };
  887. #define MAX_FAULT_REASON_IDX (ARRAY_SIZE(fault_reason_strings) - 1)
  888. const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
  889. {
  890. if (fault_reason >= 0x20 && (fault_reason <= 0x20 +
  891. ARRAY_SIZE(intr_remap_fault_reasons))) {
  892. *fault_type = INTR_REMAP;
  893. return intr_remap_fault_reasons[fault_reason - 0x20];
  894. } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
  895. *fault_type = DMA_REMAP;
  896. return dma_remap_fault_reasons[fault_reason];
  897. } else {
  898. *fault_type = UNKNOWN;
  899. return "Unknown";
  900. }
  901. }
  902. void dmar_msi_unmask(unsigned int irq)
  903. {
  904. struct intel_iommu *iommu = get_irq_data(irq);
  905. unsigned long flag;
  906. /* unmask it */
  907. spin_lock_irqsave(&iommu->register_lock, flag);
  908. writel(0, iommu->reg + DMAR_FECTL_REG);
  909. /* Read a reg to force flush the post write */
  910. readl(iommu->reg + DMAR_FECTL_REG);
  911. spin_unlock_irqrestore(&iommu->register_lock, flag);
  912. }
  913. void dmar_msi_mask(unsigned int irq)
  914. {
  915. unsigned long flag;
  916. struct intel_iommu *iommu = get_irq_data(irq);
  917. /* mask it */
  918. spin_lock_irqsave(&iommu->register_lock, flag);
  919. writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
  920. /* Read a reg to force flush the post write */
  921. readl(iommu->reg + DMAR_FECTL_REG);
  922. spin_unlock_irqrestore(&iommu->register_lock, flag);
  923. }
  924. void dmar_msi_write(int irq, struct msi_msg *msg)
  925. {
  926. struct intel_iommu *iommu = get_irq_data(irq);
  927. unsigned long flag;
  928. spin_lock_irqsave(&iommu->register_lock, flag);
  929. writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
  930. writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
  931. writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
  932. spin_unlock_irqrestore(&iommu->register_lock, flag);
  933. }
  934. void dmar_msi_read(int irq, struct msi_msg *msg)
  935. {
  936. struct intel_iommu *iommu = get_irq_data(irq);
  937. unsigned long flag;
  938. spin_lock_irqsave(&iommu->register_lock, flag);
  939. msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
  940. msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
  941. msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
  942. spin_unlock_irqrestore(&iommu->register_lock, flag);
  943. }
  944. static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
  945. u8 fault_reason, u16 source_id, unsigned long long addr)
  946. {
  947. const char *reason;
  948. int fault_type;
  949. reason = dmar_get_fault_reason(fault_reason, &fault_type);
  950. if (fault_type == INTR_REMAP)
  951. printk(KERN_ERR "INTR-REMAP: Request device [[%02x:%02x.%d] "
  952. "fault index %llx\n"
  953. "INTR-REMAP:[fault reason %02d] %s\n",
  954. (source_id >> 8), PCI_SLOT(source_id & 0xFF),
  955. PCI_FUNC(source_id & 0xFF), addr >> 48,
  956. fault_reason, reason);
  957. else
  958. printk(KERN_ERR
  959. "DMAR:[%s] Request device [%02x:%02x.%d] "
  960. "fault addr %llx \n"
  961. "DMAR:[fault reason %02d] %s\n",
  962. (type ? "DMA Read" : "DMA Write"),
  963. (source_id >> 8), PCI_SLOT(source_id & 0xFF),
  964. PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
  965. return 0;
  966. }
  967. #define PRIMARY_FAULT_REG_LEN (16)
  968. irqreturn_t dmar_fault(int irq, void *dev_id)
  969. {
  970. struct intel_iommu *iommu = dev_id;
  971. int reg, fault_index;
  972. u32 fault_status;
  973. unsigned long flag;
  974. spin_lock_irqsave(&iommu->register_lock, flag);
  975. fault_status = readl(iommu->reg + DMAR_FSTS_REG);
  976. if (fault_status)
  977. printk(KERN_ERR "DRHD: handling fault status reg %x\n",
  978. fault_status);
  979. /* TBD: ignore advanced fault log currently */
  980. if (!(fault_status & DMA_FSTS_PPF))
  981. goto clear_rest;
  982. fault_index = dma_fsts_fault_record_index(fault_status);
  983. reg = cap_fault_reg_offset(iommu->cap);
  984. while (1) {
  985. u8 fault_reason;
  986. u16 source_id;
  987. u64 guest_addr;
  988. int type;
  989. u32 data;
  990. /* highest 32 bits */
  991. data = readl(iommu->reg + reg +
  992. fault_index * PRIMARY_FAULT_REG_LEN + 12);
  993. if (!(data & DMA_FRCD_F))
  994. break;
  995. fault_reason = dma_frcd_fault_reason(data);
  996. type = dma_frcd_type(data);
  997. data = readl(iommu->reg + reg +
  998. fault_index * PRIMARY_FAULT_REG_LEN + 8);
  999. source_id = dma_frcd_source_id(data);
  1000. guest_addr = dmar_readq(iommu->reg + reg +
  1001. fault_index * PRIMARY_FAULT_REG_LEN);
  1002. guest_addr = dma_frcd_page_addr(guest_addr);
  1003. /* clear the fault */
  1004. writel(DMA_FRCD_F, iommu->reg + reg +
  1005. fault_index * PRIMARY_FAULT_REG_LEN + 12);
  1006. spin_unlock_irqrestore(&iommu->register_lock, flag);
  1007. dmar_fault_do_one(iommu, type, fault_reason,
  1008. source_id, guest_addr);
  1009. fault_index++;
  1010. if (fault_index > cap_num_fault_regs(iommu->cap))
  1011. fault_index = 0;
  1012. spin_lock_irqsave(&iommu->register_lock, flag);
  1013. }
  1014. clear_rest:
  1015. /* clear all the other faults */
  1016. fault_status = readl(iommu->reg + DMAR_FSTS_REG);
  1017. writel(fault_status, iommu->reg + DMAR_FSTS_REG);
  1018. spin_unlock_irqrestore(&iommu->register_lock, flag);
  1019. return IRQ_HANDLED;
  1020. }
  1021. int dmar_set_interrupt(struct intel_iommu *iommu)
  1022. {
  1023. int irq, ret;
  1024. /*
  1025. * Check if the fault interrupt is already initialized.
  1026. */
  1027. if (iommu->irq)
  1028. return 0;
  1029. irq = create_irq();
  1030. if (!irq) {
  1031. printk(KERN_ERR "IOMMU: no free vectors\n");
  1032. return -EINVAL;
  1033. }
  1034. set_irq_data(irq, iommu);
  1035. iommu->irq = irq;
  1036. ret = arch_setup_dmar_msi(irq);
  1037. if (ret) {
  1038. set_irq_data(irq, NULL);
  1039. iommu->irq = 0;
  1040. destroy_irq(irq);
  1041. return ret;
  1042. }
  1043. ret = request_irq(irq, dmar_fault, 0, iommu->name, iommu);
  1044. if (ret)
  1045. printk(KERN_ERR "IOMMU: can't request irq\n");
  1046. return ret;
  1047. }
  1048. int __init enable_drhd_fault_handling(void)
  1049. {
  1050. struct dmar_drhd_unit *drhd;
  1051. /*
  1052. * Enable fault control interrupt.
  1053. */
  1054. for_each_drhd_unit(drhd) {
  1055. int ret;
  1056. struct intel_iommu *iommu = drhd->iommu;
  1057. ret = dmar_set_interrupt(iommu);
  1058. if (ret) {
  1059. printk(KERN_ERR "DRHD %Lx: failed to enable fault, "
  1060. " interrupt, ret %d\n",
  1061. (unsigned long long)drhd->reg_base_addr, ret);
  1062. return -1;
  1063. }
  1064. }
  1065. return 0;
  1066. }
  1067. /*
  1068. * Re-enable Queued Invalidation interface.
  1069. */
  1070. int dmar_reenable_qi(struct intel_iommu *iommu)
  1071. {
  1072. if (!ecap_qis(iommu->ecap))
  1073. return -ENOENT;
  1074. if (!iommu->qi)
  1075. return -ENOENT;
  1076. /*
  1077. * First disable queued invalidation.
  1078. */
  1079. dmar_disable_qi(iommu);
  1080. /*
  1081. * Then enable queued invalidation again. Since there is no pending
  1082. * invalidation requests now, it's safe to re-enable queued
  1083. * invalidation.
  1084. */
  1085. __dmar_enable_qi(iommu);
  1086. return 0;
  1087. }