hw.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "../regd.h"
  28. #define ATHEROS_VENDOR_ID 0x168c
  29. #define AR5416_DEVID_PCI 0x0023
  30. #define AR5416_DEVID_PCIE 0x0024
  31. #define AR9160_DEVID_PCI 0x0027
  32. #define AR9280_DEVID_PCI 0x0029
  33. #define AR9280_DEVID_PCIE 0x002a
  34. #define AR9285_DEVID_PCIE 0x002b
  35. #define AR5416_AR9100_DEVID 0x000b
  36. #define AR_SUBVENDOR_ID_NOG 0x0e11
  37. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  38. #define AR5416_MAGIC 0x19641014
  39. /* Register read/write primitives */
  40. #define REG_WRITE(_ah, _reg, _val) ath9k_iowrite32((_ah), (_reg), (_val))
  41. #define REG_READ(_ah, _reg) ath9k_ioread32((_ah), (_reg))
  42. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  43. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  44. #define REG_RMW(_a, _r, _set, _clr) \
  45. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  46. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  47. REG_WRITE(_a, _r, \
  48. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  49. #define REG_SET_BIT(_a, _r, _f) \
  50. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  51. #define REG_CLR_BIT(_a, _r, _f) \
  52. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  53. #define DO_DELAY(x) do { \
  54. if ((++(x) % 64) == 0) \
  55. udelay(1); \
  56. } while (0)
  57. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  58. int r; \
  59. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  60. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  61. INI_RA((iniarray), r, (column))); \
  62. DO_DELAY(regWr); \
  63. } \
  64. } while (0)
  65. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  66. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  67. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  68. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  69. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  70. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  71. #define AR_GPIOD_MASK 0x00001FFF
  72. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  73. #define BASE_ACTIVATE_DELAY 100
  74. #define RTC_PLL_SETTLE_DELAY 1000
  75. #define COEF_SCALE_S 24
  76. #define HT40_CHANNEL_CENTER_SHIFT 10
  77. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  78. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  79. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  80. #define ATH9K_NUM_QUEUES 10
  81. #define MAX_RATE_POWER 63
  82. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  83. #define AH_TIME_QUANTUM 10
  84. #define AR_KEYTABLE_SIZE 128
  85. #define POWER_UP_TIME 200000
  86. #define SPUR_RSSI_THRESH 40
  87. #define CAB_TIMEOUT_VAL 10
  88. #define BEACON_TIMEOUT_VAL 10
  89. #define MIN_BEACON_TIMEOUT_VAL 1
  90. #define SLEEP_SLOP 3
  91. #define INIT_CONFIG_STATUS 0x00000000
  92. #define INIT_RSSI_THR 0x00000700
  93. #define INIT_BCON_CNTRL_REG 0x00000000
  94. #define TU_TO_USEC(_tu) ((_tu) << 10)
  95. enum wireless_mode {
  96. ATH9K_MODE_11A = 0,
  97. ATH9K_MODE_11B = 2,
  98. ATH9K_MODE_11G = 3,
  99. ATH9K_MODE_11NA_HT20 = 6,
  100. ATH9K_MODE_11NG_HT20 = 7,
  101. ATH9K_MODE_11NA_HT40PLUS = 8,
  102. ATH9K_MODE_11NA_HT40MINUS = 9,
  103. ATH9K_MODE_11NG_HT40PLUS = 10,
  104. ATH9K_MODE_11NG_HT40MINUS = 11,
  105. ATH9K_MODE_MAX
  106. };
  107. enum ath9k_hw_caps {
  108. ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
  109. ATH9K_HW_CAP_MIC_CKIP = BIT(1),
  110. ATH9K_HW_CAP_MIC_TKIP = BIT(2),
  111. ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
  112. ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
  113. ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
  114. ATH9K_HW_CAP_VEOL = BIT(6),
  115. ATH9K_HW_CAP_BSSIDMASK = BIT(7),
  116. ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
  117. ATH9K_HW_CAP_HT = BIT(9),
  118. ATH9K_HW_CAP_GTT = BIT(10),
  119. ATH9K_HW_CAP_FASTCC = BIT(11),
  120. ATH9K_HW_CAP_RFSILENT = BIT(12),
  121. ATH9K_HW_CAP_CST = BIT(13),
  122. ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
  123. ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
  124. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
  125. ATH9K_HW_CAP_BT_COEX = BIT(17)
  126. };
  127. enum ath9k_capability_type {
  128. ATH9K_CAP_CIPHER = 0,
  129. ATH9K_CAP_TKIP_MIC,
  130. ATH9K_CAP_TKIP_SPLIT,
  131. ATH9K_CAP_DIVERSITY,
  132. ATH9K_CAP_TXPOW,
  133. ATH9K_CAP_MCAST_KEYSRCH,
  134. ATH9K_CAP_DS
  135. };
  136. struct ath9k_hw_capabilities {
  137. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  138. DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
  139. u16 total_queues;
  140. u16 keycache_size;
  141. u16 low_5ghz_chan, high_5ghz_chan;
  142. u16 low_2ghz_chan, high_2ghz_chan;
  143. u16 rts_aggr_limit;
  144. u8 tx_chainmask;
  145. u8 rx_chainmask;
  146. u16 tx_triglevel_max;
  147. u16 reg_cap;
  148. u8 num_gpio_pins;
  149. u8 num_antcfg_2ghz;
  150. u8 num_antcfg_5ghz;
  151. };
  152. struct ath9k_ops_config {
  153. int dma_beacon_response_time;
  154. int sw_beacon_response_time;
  155. int additional_swba_backoff;
  156. int ack_6mb;
  157. int cwm_ignore_extcca;
  158. u8 pcie_powersave_enable;
  159. u8 pcie_clock_req;
  160. u32 pcie_waen;
  161. u8 analog_shiftreg;
  162. u8 ht_enable;
  163. u32 ofdm_trig_low;
  164. u32 ofdm_trig_high;
  165. u32 cck_trig_high;
  166. u32 cck_trig_low;
  167. u32 enable_ani;
  168. u16 diversity_control;
  169. u16 antenna_switch_swap;
  170. int serialize_regmode;
  171. bool intr_mitigation;
  172. #define SPUR_DISABLE 0
  173. #define SPUR_ENABLE_IOCTL 1
  174. #define SPUR_ENABLE_EEPROM 2
  175. #define AR_EEPROM_MODAL_SPURS 5
  176. #define AR_SPUR_5413_1 1640
  177. #define AR_SPUR_5413_2 1200
  178. #define AR_NO_SPUR 0x8000
  179. #define AR_BASE_FREQ_2GHZ 2300
  180. #define AR_BASE_FREQ_5GHZ 4900
  181. #define AR_SPUR_FEEQ_BOUND_HT40 19
  182. #define AR_SPUR_FEEQ_BOUND_HT20 10
  183. int spurmode;
  184. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  185. };
  186. enum ath9k_int {
  187. ATH9K_INT_RX = 0x00000001,
  188. ATH9K_INT_RXDESC = 0x00000002,
  189. ATH9K_INT_RXNOFRM = 0x00000008,
  190. ATH9K_INT_RXEOL = 0x00000010,
  191. ATH9K_INT_RXORN = 0x00000020,
  192. ATH9K_INT_TX = 0x00000040,
  193. ATH9K_INT_TXDESC = 0x00000080,
  194. ATH9K_INT_TIM_TIMER = 0x00000100,
  195. ATH9K_INT_TXURN = 0x00000800,
  196. ATH9K_INT_MIB = 0x00001000,
  197. ATH9K_INT_RXPHY = 0x00004000,
  198. ATH9K_INT_RXKCM = 0x00008000,
  199. ATH9K_INT_SWBA = 0x00010000,
  200. ATH9K_INT_BMISS = 0x00040000,
  201. ATH9K_INT_BNR = 0x00100000,
  202. ATH9K_INT_TIM = 0x00200000,
  203. ATH9K_INT_DTIM = 0x00400000,
  204. ATH9K_INT_DTIMSYNC = 0x00800000,
  205. ATH9K_INT_GPIO = 0x01000000,
  206. ATH9K_INT_CABEND = 0x02000000,
  207. ATH9K_INT_TSFOOR = 0x04000000,
  208. ATH9K_INT_CST = 0x10000000,
  209. ATH9K_INT_GTT = 0x20000000,
  210. ATH9K_INT_FATAL = 0x40000000,
  211. ATH9K_INT_GLOBAL = 0x80000000,
  212. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  213. ATH9K_INT_DTIM |
  214. ATH9K_INT_DTIMSYNC |
  215. ATH9K_INT_TSFOOR |
  216. ATH9K_INT_CABEND,
  217. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  218. ATH9K_INT_RXDESC |
  219. ATH9K_INT_RXEOL |
  220. ATH9K_INT_RXORN |
  221. ATH9K_INT_TXURN |
  222. ATH9K_INT_TXDESC |
  223. ATH9K_INT_MIB |
  224. ATH9K_INT_RXPHY |
  225. ATH9K_INT_RXKCM |
  226. ATH9K_INT_SWBA |
  227. ATH9K_INT_BMISS |
  228. ATH9K_INT_GPIO,
  229. ATH9K_INT_NOCARD = 0xffffffff
  230. };
  231. #define CHANNEL_CW_INT 0x00002
  232. #define CHANNEL_CCK 0x00020
  233. #define CHANNEL_OFDM 0x00040
  234. #define CHANNEL_2GHZ 0x00080
  235. #define CHANNEL_5GHZ 0x00100
  236. #define CHANNEL_PASSIVE 0x00200
  237. #define CHANNEL_DYN 0x00400
  238. #define CHANNEL_HALF 0x04000
  239. #define CHANNEL_QUARTER 0x08000
  240. #define CHANNEL_HT20 0x10000
  241. #define CHANNEL_HT40PLUS 0x20000
  242. #define CHANNEL_HT40MINUS 0x40000
  243. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  244. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  245. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  246. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  247. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  248. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  249. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  250. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  251. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  252. #define CHANNEL_ALL \
  253. (CHANNEL_OFDM| \
  254. CHANNEL_CCK| \
  255. CHANNEL_2GHZ | \
  256. CHANNEL_5GHZ | \
  257. CHANNEL_HT20 | \
  258. CHANNEL_HT40PLUS | \
  259. CHANNEL_HT40MINUS)
  260. struct ath9k_channel {
  261. struct ieee80211_channel *chan;
  262. u16 channel;
  263. u32 channelFlags;
  264. u32 chanmode;
  265. int32_t CalValid;
  266. bool oneTimeCalsDone;
  267. int8_t iCoff;
  268. int8_t qCoff;
  269. int16_t rawNoiseFloor;
  270. };
  271. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  272. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  273. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  274. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  275. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  276. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  277. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  278. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  279. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  280. #define IS_CHAN_A_5MHZ_SPACED(_c) \
  281. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  282. (((_c)->channel % 20) != 0) && \
  283. (((_c)->channel % 10) != 0))
  284. /* These macros check chanmode and not channelFlags */
  285. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  286. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  287. ((_c)->chanmode == CHANNEL_G_HT20))
  288. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  289. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  290. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  291. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  292. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  293. enum ath9k_power_mode {
  294. ATH9K_PM_AWAKE = 0,
  295. ATH9K_PM_FULL_SLEEP,
  296. ATH9K_PM_NETWORK_SLEEP,
  297. ATH9K_PM_UNDEFINED
  298. };
  299. enum ath9k_ant_setting {
  300. ATH9K_ANT_VARIABLE = 0,
  301. ATH9K_ANT_FIXED_A,
  302. ATH9K_ANT_FIXED_B
  303. };
  304. enum ath9k_tp_scale {
  305. ATH9K_TP_SCALE_MAX = 0,
  306. ATH9K_TP_SCALE_50,
  307. ATH9K_TP_SCALE_25,
  308. ATH9K_TP_SCALE_12,
  309. ATH9K_TP_SCALE_MIN
  310. };
  311. enum ser_reg_mode {
  312. SER_REG_MODE_OFF = 0,
  313. SER_REG_MODE_ON = 1,
  314. SER_REG_MODE_AUTO = 2,
  315. };
  316. struct ath9k_beacon_state {
  317. u32 bs_nexttbtt;
  318. u32 bs_nextdtim;
  319. u32 bs_intval;
  320. #define ATH9K_BEACON_PERIOD 0x0000ffff
  321. #define ATH9K_BEACON_ENA 0x00800000
  322. #define ATH9K_BEACON_RESET_TSF 0x01000000
  323. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  324. u32 bs_dtimperiod;
  325. u16 bs_cfpperiod;
  326. u16 bs_cfpmaxduration;
  327. u32 bs_cfpnext;
  328. u16 bs_timoffset;
  329. u16 bs_bmissthreshold;
  330. u32 bs_sleepduration;
  331. u32 bs_tsfoor_threshold;
  332. };
  333. struct chan_centers {
  334. u16 synth_center;
  335. u16 ctl_center;
  336. u16 ext_center;
  337. };
  338. enum {
  339. ATH9K_RESET_POWER_ON,
  340. ATH9K_RESET_WARM,
  341. ATH9K_RESET_COLD,
  342. };
  343. struct ath9k_hw_version {
  344. u32 magic;
  345. u16 devid;
  346. u16 subvendorid;
  347. u32 macVersion;
  348. u16 macRev;
  349. u16 phyRev;
  350. u16 analog5GhzRev;
  351. u16 analog2GhzRev;
  352. };
  353. struct ath_hw {
  354. struct ath_softc *ah_sc;
  355. struct ath9k_hw_version hw_version;
  356. struct ath9k_ops_config config;
  357. struct ath9k_hw_capabilities caps;
  358. struct ath_regulatory regulatory;
  359. struct ath9k_channel channels[38];
  360. struct ath9k_channel *curchan;
  361. union {
  362. struct ar5416_eeprom_def def;
  363. struct ar5416_eeprom_4k map4k;
  364. } eeprom;
  365. const struct eeprom_ops *eep_ops;
  366. enum ath9k_eep_map eep_map;
  367. bool sw_mgmt_crypto;
  368. bool is_pciexpress;
  369. u8 macaddr[ETH_ALEN];
  370. u16 tx_trig_level;
  371. u16 rfsilent;
  372. u32 rfkill_gpio;
  373. u32 rfkill_polarity;
  374. u32 btactive_gpio;
  375. u32 wlanactive_gpio;
  376. u32 ah_flags;
  377. enum nl80211_iftype opmode;
  378. enum ath9k_power_mode power_mode;
  379. enum ath9k_power_mode restore_mode;
  380. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  381. struct ar5416Stats stats;
  382. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  383. int16_t curchan_rad_index;
  384. u32 mask_reg;
  385. u32 txok_interrupt_mask;
  386. u32 txerr_interrupt_mask;
  387. u32 txdesc_interrupt_mask;
  388. u32 txeol_interrupt_mask;
  389. u32 txurn_interrupt_mask;
  390. bool chip_fullsleep;
  391. u32 atim_window;
  392. u16 antenna_switch_swap;
  393. enum ath9k_ant_setting diversity_control;
  394. /* Calibration */
  395. enum ath9k_cal_types supp_cals;
  396. struct ath9k_cal_list iq_caldata;
  397. struct ath9k_cal_list adcgain_caldata;
  398. struct ath9k_cal_list adcdc_calinitdata;
  399. struct ath9k_cal_list adcdc_caldata;
  400. struct ath9k_cal_list *cal_list;
  401. struct ath9k_cal_list *cal_list_last;
  402. struct ath9k_cal_list *cal_list_curr;
  403. #define totalPowerMeasI meas0.unsign
  404. #define totalPowerMeasQ meas1.unsign
  405. #define totalIqCorrMeas meas2.sign
  406. #define totalAdcIOddPhase meas0.unsign
  407. #define totalAdcIEvenPhase meas1.unsign
  408. #define totalAdcQOddPhase meas2.unsign
  409. #define totalAdcQEvenPhase meas3.unsign
  410. #define totalAdcDcOffsetIOddPhase meas0.sign
  411. #define totalAdcDcOffsetIEvenPhase meas1.sign
  412. #define totalAdcDcOffsetQOddPhase meas2.sign
  413. #define totalAdcDcOffsetQEvenPhase meas3.sign
  414. union {
  415. u32 unsign[AR5416_MAX_CHAINS];
  416. int32_t sign[AR5416_MAX_CHAINS];
  417. } meas0;
  418. union {
  419. u32 unsign[AR5416_MAX_CHAINS];
  420. int32_t sign[AR5416_MAX_CHAINS];
  421. } meas1;
  422. union {
  423. u32 unsign[AR5416_MAX_CHAINS];
  424. int32_t sign[AR5416_MAX_CHAINS];
  425. } meas2;
  426. union {
  427. u32 unsign[AR5416_MAX_CHAINS];
  428. int32_t sign[AR5416_MAX_CHAINS];
  429. } meas3;
  430. u16 cal_samples;
  431. u32 sta_id1_defaults;
  432. u32 misc_mode;
  433. enum {
  434. AUTO_32KHZ,
  435. USE_32KHZ,
  436. DONT_USE_32KHZ,
  437. } enable_32kHz_clock;
  438. /* RF */
  439. u32 *analogBank0Data;
  440. u32 *analogBank1Data;
  441. u32 *analogBank2Data;
  442. u32 *analogBank3Data;
  443. u32 *analogBank6Data;
  444. u32 *analogBank6TPCData;
  445. u32 *analogBank7Data;
  446. u32 *addac5416_21;
  447. u32 *bank6Temp;
  448. int16_t txpower_indexoffset;
  449. u32 beacon_interval;
  450. u32 slottime;
  451. u32 acktimeout;
  452. u32 ctstimeout;
  453. u32 globaltxtimeout;
  454. u8 gbeacon_rate;
  455. /* ANI */
  456. u32 proc_phyerr;
  457. bool has_hw_phycounters;
  458. u32 aniperiod;
  459. struct ar5416AniState *curani;
  460. struct ar5416AniState ani[255];
  461. int totalSizeDesired[5];
  462. int coarse_high[5];
  463. int coarse_low[5];
  464. int firpwr[5];
  465. enum ath9k_ani_cmd ani_function;
  466. u32 intr_txqs;
  467. enum ath9k_ht_extprotspacing extprotspacing;
  468. u8 txchainmask;
  469. u8 rxchainmask;
  470. u32 originalGain[22];
  471. int initPDADC;
  472. int PDADCdelta;
  473. struct ar5416IniArray iniModes;
  474. struct ar5416IniArray iniCommon;
  475. struct ar5416IniArray iniBank0;
  476. struct ar5416IniArray iniBB_RfGain;
  477. struct ar5416IniArray iniBank1;
  478. struct ar5416IniArray iniBank2;
  479. struct ar5416IniArray iniBank3;
  480. struct ar5416IniArray iniBank6;
  481. struct ar5416IniArray iniBank6TPC;
  482. struct ar5416IniArray iniBank7;
  483. struct ar5416IniArray iniAddac;
  484. struct ar5416IniArray iniPcieSerdes;
  485. struct ar5416IniArray iniModesAdditional;
  486. struct ar5416IniArray iniModesRxGain;
  487. struct ar5416IniArray iniModesTxGain;
  488. };
  489. /* Attach, Detach, Reset */
  490. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  491. void ath9k_hw_detach(struct ath_hw *ah);
  492. struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error);
  493. void ath9k_hw_rfdetach(struct ath_hw *ah);
  494. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  495. bool bChannelChange);
  496. void ath9k_hw_fill_cap_info(struct ath_hw *ah);
  497. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  498. u32 capability, u32 *result);
  499. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  500. u32 capability, u32 setting, int *status);
  501. /* Key Cache Management */
  502. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
  503. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
  504. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  505. const struct ath9k_keyval *k,
  506. const u8 *mac);
  507. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
  508. /* GPIO / RFKILL / Antennae */
  509. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  510. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  511. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  512. u32 ah_signal_type);
  513. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  514. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  515. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  516. bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
  517. enum ath9k_ant_setting settings,
  518. struct ath9k_channel *chan,
  519. u8 *tx_chainmask, u8 *rx_chainmask,
  520. u8 *antenna_cfgd);
  521. /* General Operation */
  522. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  523. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  524. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  525. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  526. const struct ath_rate_table *rates,
  527. u32 frameLen, u16 rateix, bool shortPreamble);
  528. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  529. struct ath9k_channel *chan,
  530. struct chan_centers *centers);
  531. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  532. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  533. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  534. bool ath9k_hw_disable(struct ath_hw *ah);
  535. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
  536. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
  537. void ath9k_hw_setopmode(struct ath_hw *ah);
  538. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  539. void ath9k_hw_setbssidmask(struct ath_softc *sc);
  540. void ath9k_hw_write_associd(struct ath_softc *sc);
  541. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  542. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  543. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  544. bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  545. bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
  546. void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode);
  547. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  548. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  549. const struct ath9k_beacon_state *bs);
  550. bool ath9k_hw_setpower(struct ath_hw *ah,
  551. enum ath9k_power_mode mode);
  552. void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore);
  553. /* Interrupt Handling */
  554. bool ath9k_hw_intrpend(struct ath_hw *ah);
  555. bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
  556. enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah);
  557. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
  558. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  559. #endif