ath9k.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include "hw.h"
  23. #include "rc.h"
  24. #include "debug.h"
  25. struct ath_node;
  26. /* Macro to expand scalars to 64-bit objects */
  27. #define ito64(x) (sizeof(x) == 8) ? \
  28. (((unsigned long long int)(x)) & (0xff)) : \
  29. (sizeof(x) == 16) ? \
  30. (((unsigned long long int)(x)) & 0xffff) : \
  31. ((sizeof(x) == 32) ? \
  32. (((unsigned long long int)(x)) & 0xffffffff) : \
  33. (unsigned long long int)(x))
  34. /* increment with wrap-around */
  35. #define INCR(_l, _sz) do { \
  36. (_l)++; \
  37. (_l) &= ((_sz) - 1); \
  38. } while (0)
  39. /* decrement with wrap-around */
  40. #define DECR(_l, _sz) do { \
  41. (_l)--; \
  42. (_l) &= ((_sz) - 1); \
  43. } while (0)
  44. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  45. #define ASSERT(exp) BUG_ON(!(exp))
  46. #define TSF_TO_TU(_h,_l) \
  47. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  48. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  49. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  50. struct ath_config {
  51. u32 ath_aggr_prot;
  52. u16 txpowlimit;
  53. u8 cabqReadytime;
  54. };
  55. /*************************/
  56. /* Descriptor Management */
  57. /*************************/
  58. #define ATH_TXBUF_RESET(_bf) do { \
  59. (_bf)->bf_stale = false; \
  60. (_bf)->bf_lastbf = NULL; \
  61. (_bf)->bf_next = NULL; \
  62. memset(&((_bf)->bf_state), 0, \
  63. sizeof(struct ath_buf_state)); \
  64. } while (0)
  65. #define ATH_RXBUF_RESET(_bf) do { \
  66. (_bf)->bf_stale = false; \
  67. } while (0)
  68. /**
  69. * enum buffer_type - Buffer type flags
  70. *
  71. * @BUF_HT: Send this buffer using HT capabilities
  72. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  73. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  74. * (used in aggregation scheduling)
  75. * @BUF_RETRY: Indicates whether the buffer is retried
  76. * @BUF_XRETRY: To denote excessive retries of the buffer
  77. */
  78. enum buffer_type {
  79. BUF_HT = BIT(1),
  80. BUF_AMPDU = BIT(2),
  81. BUF_AGGR = BIT(3),
  82. BUF_RETRY = BIT(4),
  83. BUF_XRETRY = BIT(5),
  84. };
  85. struct ath_buf_state {
  86. int bfs_nframes;
  87. u16 bfs_al;
  88. u16 bfs_frmlen;
  89. int bfs_seqno;
  90. int bfs_tidno;
  91. int bfs_retries;
  92. u8 bf_type;
  93. u32 bfs_keyix;
  94. enum ath9k_key_type bfs_keytype;
  95. };
  96. #define bf_nframes bf_state.bfs_nframes
  97. #define bf_al bf_state.bfs_al
  98. #define bf_frmlen bf_state.bfs_frmlen
  99. #define bf_retries bf_state.bfs_retries
  100. #define bf_seqno bf_state.bfs_seqno
  101. #define bf_tidno bf_state.bfs_tidno
  102. #define bf_keyix bf_state.bfs_keyix
  103. #define bf_keytype bf_state.bfs_keytype
  104. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  105. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  106. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  107. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  108. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  109. struct ath_buf {
  110. struct list_head list;
  111. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  112. an aggregate) */
  113. struct ath_buf *bf_next; /* next subframe in the aggregate */
  114. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  115. struct ath_desc *bf_desc; /* virtual addr of desc */
  116. dma_addr_t bf_daddr; /* physical addr of desc */
  117. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  118. bool bf_stale;
  119. u16 bf_flags;
  120. struct ath_buf_state bf_state;
  121. dma_addr_t bf_dmacontext;
  122. };
  123. struct ath_descdma {
  124. struct ath_desc *dd_desc;
  125. dma_addr_t dd_desc_paddr;
  126. u32 dd_desc_len;
  127. struct ath_buf *dd_bufptr;
  128. };
  129. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  130. struct list_head *head, const char *name,
  131. int nbuf, int ndesc);
  132. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  133. struct list_head *head);
  134. /***********/
  135. /* RX / TX */
  136. /***********/
  137. #define ATH_MAX_ANTENNA 3
  138. #define ATH_RXBUF 512
  139. #define WME_NUM_TID 16
  140. #define ATH_TXBUF 512
  141. #define ATH_TXMAXTRY 13
  142. #define ATH_11N_TXMAXTRY 10
  143. #define ATH_MGT_TXMAXTRY 4
  144. #define WME_BA_BMP_SIZE 64
  145. #define WME_MAX_BA WME_BA_BMP_SIZE
  146. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  147. #define TID_TO_WME_AC(_tid) \
  148. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  149. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  150. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  151. WME_AC_VO)
  152. #define WME_AC_BE 0
  153. #define WME_AC_BK 1
  154. #define WME_AC_VI 2
  155. #define WME_AC_VO 3
  156. #define WME_NUM_AC 4
  157. #define ADDBA_EXCHANGE_ATTEMPTS 10
  158. #define ATH_AGGR_DELIM_SZ 4
  159. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  160. /* number of delimiters for encryption padding */
  161. #define ATH_AGGR_ENCRYPTDELIM 10
  162. /* minimum h/w qdepth to be sustained to maximize aggregation */
  163. #define ATH_AGGR_MIN_QDEPTH 2
  164. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  165. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  166. #define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
  167. #define IEEE80211_SEQ_SEQ_SHIFT 4
  168. #define IEEE80211_SEQ_MAX 4096
  169. #define IEEE80211_MIN_AMPDU_BUF 0x8
  170. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  171. #define IEEE80211_WEP_IVLEN 3
  172. #define IEEE80211_WEP_KIDLEN 1
  173. #define IEEE80211_WEP_CRCLEN 4
  174. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  175. (IEEE80211_WEP_IVLEN + \
  176. IEEE80211_WEP_KIDLEN + \
  177. IEEE80211_WEP_CRCLEN))
  178. /* return whether a bit at index _n in bitmap _bm is set
  179. * _sz is the size of the bitmap */
  180. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  181. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  182. /* return block-ack bitmap index given sequence and starting sequence */
  183. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  184. /* returns delimiter padding required given the packet length */
  185. #define ATH_AGGR_GET_NDELIM(_len) \
  186. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  187. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  188. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  189. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  190. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  191. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  192. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  193. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  194. enum ATH_AGGR_STATUS {
  195. ATH_AGGR_DONE,
  196. ATH_AGGR_BAW_CLOSED,
  197. ATH_AGGR_LIMITED,
  198. };
  199. struct ath_txq {
  200. u32 axq_qnum;
  201. u32 *axq_link;
  202. struct list_head axq_q;
  203. spinlock_t axq_lock;
  204. u32 axq_depth;
  205. u8 axq_aggr_depth;
  206. u32 axq_totalqueued;
  207. bool stopped;
  208. struct ath_buf *axq_linkbuf;
  209. /* first desc of the last descriptor that contains CTS */
  210. struct ath_desc *axq_lastdsWithCTS;
  211. /* final desc of the gating desc that determines whether
  212. lastdsWithCTS has been DMA'ed or not */
  213. struct ath_desc *axq_gatingds;
  214. struct list_head axq_acq;
  215. };
  216. #define AGGR_CLEANUP BIT(1)
  217. #define AGGR_ADDBA_COMPLETE BIT(2)
  218. #define AGGR_ADDBA_PROGRESS BIT(3)
  219. struct ath_atx_tid {
  220. struct list_head list;
  221. struct list_head buf_q;
  222. struct ath_node *an;
  223. struct ath_atx_ac *ac;
  224. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
  225. u16 seq_start;
  226. u16 seq_next;
  227. u16 baw_size;
  228. int tidno;
  229. int baw_head; /* first un-acked tx buffer */
  230. int baw_tail; /* next unused tx buffer slot */
  231. int sched;
  232. int paused;
  233. u8 state;
  234. int addba_exchangeattempts;
  235. };
  236. struct ath_atx_ac {
  237. int sched;
  238. int qnum;
  239. struct list_head list;
  240. struct list_head tid_q;
  241. };
  242. struct ath_tx_control {
  243. struct ath_txq *txq;
  244. int if_id;
  245. enum ath9k_internal_frame_type frame_type;
  246. };
  247. #define ATH_TX_ERROR 0x01
  248. #define ATH_TX_XRETRY 0x02
  249. #define ATH_TX_BAR 0x04
  250. struct ath_node {
  251. struct ath_softc *an_sc;
  252. struct ath_atx_tid tid[WME_NUM_TID];
  253. struct ath_atx_ac ac[WME_NUM_AC];
  254. u16 maxampdu;
  255. u8 mpdudensity;
  256. };
  257. struct ath_tx {
  258. u16 seq_no;
  259. u32 txqsetup;
  260. int hwq_map[ATH9K_WME_AC_VO+1];
  261. spinlock_t txbuflock;
  262. struct list_head txbuf;
  263. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  264. struct ath_descdma txdma;
  265. };
  266. struct ath_rx {
  267. u8 defant;
  268. u8 rxotherant;
  269. u32 *rxlink;
  270. int bufsize;
  271. unsigned int rxfilter;
  272. spinlock_t rxflushlock;
  273. spinlock_t rxbuflock;
  274. struct list_head rxbuf;
  275. struct ath_descdma rxdma;
  276. };
  277. int ath_startrecv(struct ath_softc *sc);
  278. bool ath_stoprecv(struct ath_softc *sc);
  279. void ath_flushrecv(struct ath_softc *sc);
  280. u32 ath_calcrxfilter(struct ath_softc *sc);
  281. int ath_rx_init(struct ath_softc *sc, int nbufs);
  282. void ath_rx_cleanup(struct ath_softc *sc);
  283. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  284. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  285. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  286. int ath_tx_setup(struct ath_softc *sc, int haltype);
  287. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  288. void ath_draintxq(struct ath_softc *sc,
  289. struct ath_txq *txq, bool retry_tx);
  290. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  291. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  292. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  293. int ath_tx_init(struct ath_softc *sc, int nbufs);
  294. void ath_tx_cleanup(struct ath_softc *sc);
  295. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  296. int ath_txq_update(struct ath_softc *sc, int qnum,
  297. struct ath9k_tx_queue_info *q);
  298. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  299. struct ath_tx_control *txctl);
  300. void ath_tx_tasklet(struct ath_softc *sc);
  301. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  302. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  303. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  304. u16 tid, u16 *ssn);
  305. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  306. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  307. /********/
  308. /* VIFs */
  309. /********/
  310. struct ath_vif {
  311. int av_bslot;
  312. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  313. enum nl80211_iftype av_opmode;
  314. struct ath_buf *av_bcbuf;
  315. struct ath_tx_control av_btxctl;
  316. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  317. };
  318. /*******************/
  319. /* Beacon Handling */
  320. /*******************/
  321. /*
  322. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  323. * number of BSSIDs) if a given beacon does not go out even after waiting this
  324. * number of beacon intervals, the game's up.
  325. */
  326. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  327. #define ATH_BCBUF 4
  328. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  329. #define ATH_DEFAULT_BMISS_LIMIT 10
  330. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  331. struct ath_beacon_config {
  332. u16 beacon_interval;
  333. u16 listen_interval;
  334. u16 dtim_period;
  335. u16 bmiss_timeout;
  336. u8 dtim_count;
  337. };
  338. struct ath_beacon {
  339. enum {
  340. OK, /* no change needed */
  341. UPDATE, /* update pending */
  342. COMMIT /* beacon sent, commit change */
  343. } updateslot; /* slot time update fsm */
  344. u32 beaconq;
  345. u32 bmisscnt;
  346. u32 ast_be_xmit;
  347. u64 bc_tstamp;
  348. struct ieee80211_vif *bslot[ATH_BCBUF];
  349. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  350. int slottime;
  351. int slotupdate;
  352. struct ath9k_tx_queue_info beacon_qi;
  353. struct ath_descdma bdma;
  354. struct ath_txq *cabq;
  355. struct list_head bbuf;
  356. };
  357. void ath_beacon_tasklet(unsigned long data);
  358. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  359. int ath_beaconq_setup(struct ath_hw *ah);
  360. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  361. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  362. /*******/
  363. /* ANI */
  364. /*******/
  365. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  366. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  367. #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
  368. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  369. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  370. struct ath_ani {
  371. bool caldone;
  372. int16_t noise_floor;
  373. unsigned int longcal_timer;
  374. unsigned int shortcal_timer;
  375. unsigned int resetcal_timer;
  376. unsigned int checkani_timer;
  377. struct timer_list timer;
  378. };
  379. /********************/
  380. /* LED Control */
  381. /********************/
  382. #define ATH_LED_PIN 1
  383. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  384. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  385. enum ath_led_type {
  386. ATH_LED_RADIO,
  387. ATH_LED_ASSOC,
  388. ATH_LED_TX,
  389. ATH_LED_RX
  390. };
  391. struct ath_led {
  392. struct ath_softc *sc;
  393. struct led_classdev led_cdev;
  394. enum ath_led_type led_type;
  395. char name[32];
  396. bool registered;
  397. };
  398. /********************/
  399. /* Main driver core */
  400. /********************/
  401. /*
  402. * Default cache line size, in bytes.
  403. * Used when PCI device not fully initialized by bootrom/BIOS
  404. */
  405. #define DEFAULT_CACHELINE 32
  406. #define ATH_DEFAULT_NOISE_FLOOR -95
  407. #define ATH_REGCLASSIDS_MAX 10
  408. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  409. #define ATH_MAX_SW_RETRIES 10
  410. #define ATH_CHAN_MAX 255
  411. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  412. /*
  413. * The key cache is used for h/w cipher state and also for
  414. * tracking station state such as the current tx antenna.
  415. * We also setup a mapping table between key cache slot indices
  416. * and station state to short-circuit node lookups on rx.
  417. * Different parts have different size key caches. We handle
  418. * up to ATH_KEYMAX entries (could dynamically allocate state).
  419. */
  420. #define ATH_KEYMAX 128 /* max key cache size we handle */
  421. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  422. #define ATH_RSSI_DUMMY_MARKER 0x127
  423. #define ATH_RATE_DUMMY_MARKER 0
  424. #define SC_OP_INVALID BIT(0)
  425. #define SC_OP_BEACONS BIT(1)
  426. #define SC_OP_RXAGGR BIT(2)
  427. #define SC_OP_TXAGGR BIT(3)
  428. #define SC_OP_FULL_RESET BIT(4)
  429. #define SC_OP_PREAMBLE_SHORT BIT(5)
  430. #define SC_OP_PROTECT_ENABLE BIT(6)
  431. #define SC_OP_RXFLUSH BIT(7)
  432. #define SC_OP_LED_ASSOCIATED BIT(8)
  433. #define SC_OP_WAIT_FOR_BEACON BIT(12)
  434. #define SC_OP_LED_ON BIT(13)
  435. #define SC_OP_SCANNING BIT(14)
  436. #define SC_OP_TSF_RESET BIT(15)
  437. #define SC_OP_WAIT_FOR_CAB BIT(16)
  438. #define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
  439. #define SC_OP_WAIT_FOR_TX_ACK BIT(18)
  440. #define SC_OP_BEACON_SYNC BIT(19)
  441. struct ath_bus_ops {
  442. void (*read_cachesize)(struct ath_softc *sc, int *csz);
  443. void (*cleanup)(struct ath_softc *sc);
  444. bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
  445. };
  446. struct ath_wiphy;
  447. struct ath_softc {
  448. struct ieee80211_hw *hw;
  449. struct device *dev;
  450. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  451. struct ath_wiphy *pri_wiphy;
  452. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  453. * have NULL entries */
  454. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  455. int chan_idx;
  456. int chan_is_ht;
  457. struct ath_wiphy *next_wiphy;
  458. struct work_struct chan_work;
  459. int wiphy_select_failures;
  460. unsigned long wiphy_select_first_fail;
  461. struct delayed_work wiphy_work;
  462. unsigned long wiphy_scheduler_int;
  463. int wiphy_scheduler_index;
  464. struct tasklet_struct intr_tq;
  465. struct tasklet_struct bcon_tasklet;
  466. struct ath_hw *sc_ah;
  467. void __iomem *mem;
  468. int irq;
  469. spinlock_t sc_resetlock;
  470. spinlock_t sc_serial_rw;
  471. struct mutex mutex;
  472. u8 curbssid[ETH_ALEN];
  473. u8 bssidmask[ETH_ALEN];
  474. u32 intrstatus;
  475. u32 sc_flags; /* SC_OP_* */
  476. u16 curtxpow;
  477. u16 curaid;
  478. u16 cachelsz;
  479. u8 nbcnvifs;
  480. u16 nvifs;
  481. u8 tx_chainmask;
  482. u8 rx_chainmask;
  483. u32 keymax;
  484. DECLARE_BITMAP(keymap, ATH_KEYMAX);
  485. u8 splitmic;
  486. atomic_t ps_usecount;
  487. enum ath9k_int imask;
  488. enum ath9k_ht_extprotspacing ht_extprotspacing;
  489. enum ath9k_ht_macmode tx_chan_width;
  490. struct ath_config config;
  491. struct ath_rx rx;
  492. struct ath_tx tx;
  493. struct ath_beacon beacon;
  494. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  495. const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  496. const struct ath_rate_table *cur_rate_table;
  497. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  498. struct ath_led radio_led;
  499. struct ath_led assoc_led;
  500. struct ath_led tx_led;
  501. struct ath_led rx_led;
  502. struct delayed_work ath_led_blink_work;
  503. int led_on_duration;
  504. int led_off_duration;
  505. int led_on_cnt;
  506. int led_off_cnt;
  507. int beacon_interval;
  508. struct ath_ani ani;
  509. struct ath9k_node_stats nodestats;
  510. #ifdef CONFIG_ATH9K_DEBUG
  511. struct ath9k_debug debug;
  512. #endif
  513. struct ath_bus_ops *bus_ops;
  514. struct ath_beacon_config cur_beacon_conf;
  515. };
  516. struct ath_wiphy {
  517. struct ath_softc *sc; /* shared for all virtual wiphys */
  518. struct ieee80211_hw *hw;
  519. enum ath_wiphy_state {
  520. ATH_WIPHY_INACTIVE,
  521. ATH_WIPHY_ACTIVE,
  522. ATH_WIPHY_PAUSING,
  523. ATH_WIPHY_PAUSED,
  524. ATH_WIPHY_SCAN,
  525. } state;
  526. int chan_idx;
  527. int chan_is_ht;
  528. };
  529. int ath_reset(struct ath_softc *sc, bool retry_tx);
  530. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  531. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  532. int ath_cabq_update(struct ath_softc *);
  533. static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
  534. {
  535. sc->bus_ops->read_cachesize(sc, csz);
  536. }
  537. static inline void ath_bus_cleanup(struct ath_softc *sc)
  538. {
  539. sc->bus_ops->cleanup(sc);
  540. }
  541. extern struct ieee80211_ops ath9k_ops;
  542. irqreturn_t ath_isr(int irq, void *dev);
  543. void ath_cleanup(struct ath_softc *sc);
  544. int ath_attach(u16 devid, struct ath_softc *sc);
  545. void ath_detach(struct ath_softc *sc);
  546. const char *ath_mac_bb_name(u32 mac_bb_version);
  547. const char *ath_rf_name(u16 rf_version);
  548. void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  549. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  550. struct ath9k_channel *ichan);
  551. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  552. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  553. struct ath9k_channel *hchan);
  554. void ath_radio_enable(struct ath_softc *sc);
  555. void ath_radio_disable(struct ath_softc *sc);
  556. #ifdef CONFIG_PCI
  557. int ath_pci_init(void);
  558. void ath_pci_exit(void);
  559. #else
  560. static inline int ath_pci_init(void) { return 0; };
  561. static inline void ath_pci_exit(void) {};
  562. #endif
  563. #ifdef CONFIG_ATHEROS_AR71XX
  564. int ath_ahb_init(void);
  565. void ath_ahb_exit(void);
  566. #else
  567. static inline int ath_ahb_init(void) { return 0; };
  568. static inline void ath_ahb_exit(void) {};
  569. #endif
  570. static inline void ath9k_ps_wakeup(struct ath_softc *sc)
  571. {
  572. if (atomic_inc_return(&sc->ps_usecount) == 1)
  573. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
  574. sc->sc_ah->restore_mode = sc->sc_ah->power_mode;
  575. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  576. }
  577. }
  578. static inline void ath9k_ps_restore(struct ath_softc *sc)
  579. {
  580. if (atomic_dec_and_test(&sc->ps_usecount))
  581. if ((sc->hw->conf.flags & IEEE80211_CONF_PS) &&
  582. !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
  583. SC_OP_WAIT_FOR_CAB |
  584. SC_OP_WAIT_FOR_PSPOLL_DATA |
  585. SC_OP_WAIT_FOR_TX_ACK)))
  586. ath9k_hw_setpower(sc->sc_ah,
  587. sc->sc_ah->restore_mode);
  588. }
  589. void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
  590. int ath9k_wiphy_add(struct ath_softc *sc);
  591. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  592. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
  593. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  594. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  595. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  596. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  597. void ath9k_wiphy_chan_work(struct work_struct *work);
  598. bool ath9k_wiphy_started(struct ath_softc *sc);
  599. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  600. struct ath_wiphy *selected);
  601. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  602. void ath9k_wiphy_work(struct work_struct *work);
  603. void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val);
  604. unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset);
  605. #endif /* ATH9K_H */