eeprom.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. *
  17. */
  18. /*
  19. * Common ar5xxx EEPROM data offsets (set these on AR5K_EEPROM_BASE)
  20. */
  21. #define AR5K_EEPROM_MAGIC 0x003d /* EEPROM Magic number */
  22. #define AR5K_EEPROM_MAGIC_VALUE 0x5aa5 /* Default - found on EEPROM */
  23. #define AR5K_EEPROM_MAGIC_5212 0x0000145c /* 5212 */
  24. #define AR5K_EEPROM_MAGIC_5211 0x0000145b /* 5211 */
  25. #define AR5K_EEPROM_MAGIC_5210 0x0000145a /* 5210 */
  26. #define AR5K_EEPROM_IS_HB63 0x000b /* Talon detect */
  27. #define AR5K_EEPROM_RFKILL 0x0f
  28. #define AR5K_EEPROM_RFKILL_GPIO_SEL 0x0000001c
  29. #define AR5K_EEPROM_RFKILL_GPIO_SEL_S 2
  30. #define AR5K_EEPROM_RFKILL_POLARITY 0x00000002
  31. #define AR5K_EEPROM_RFKILL_POLARITY_S 1
  32. #define AR5K_EEPROM_REG_DOMAIN 0x00bf /* EEPROM regdom */
  33. #define AR5K_EEPROM_CHECKSUM 0x00c0 /* EEPROM checksum */
  34. #define AR5K_EEPROM_INFO_BASE 0x00c0 /* EEPROM header */
  35. #define AR5K_EEPROM_INFO_MAX (0x400 - AR5K_EEPROM_INFO_BASE)
  36. #define AR5K_EEPROM_INFO_CKSUM 0xffff
  37. #define AR5K_EEPROM_INFO(_n) (AR5K_EEPROM_INFO_BASE + (_n))
  38. #define AR5K_EEPROM_VERSION AR5K_EEPROM_INFO(1) /* EEPROM Version */
  39. #define AR5K_EEPROM_VERSION_3_0 0x3000 /* No idea what's going on before this version */
  40. #define AR5K_EEPROM_VERSION_3_1 0x3001 /* ob/db values for 2Ghz (ar5211_rfregs) */
  41. #define AR5K_EEPROM_VERSION_3_2 0x3002 /* different frequency representation (eeprom_bin2freq) */
  42. #define AR5K_EEPROM_VERSION_3_3 0x3003 /* offsets changed, has 32 CTLs (see below) and ee_false_detect (eeprom_read_modes) */
  43. #define AR5K_EEPROM_VERSION_3_4 0x3004 /* has ee_i_gain, ee_cck_ofdm_power_delta (eeprom_read_modes) */
  44. #define AR5K_EEPROM_VERSION_4_0 0x4000 /* has ee_misc, ee_cal_pier, ee_turbo_max_power and ee_xr_power (eeprom_init) */
  45. #define AR5K_EEPROM_VERSION_4_1 0x4001 /* has ee_margin_tx_rx (eeprom_init) */
  46. #define AR5K_EEPROM_VERSION_4_2 0x4002 /* has ee_cck_ofdm_gain_delta (eeprom_init) */
  47. #define AR5K_EEPROM_VERSION_4_3 0x4003 /* power calibration changes */
  48. #define AR5K_EEPROM_VERSION_4_4 0x4004
  49. #define AR5K_EEPROM_VERSION_4_5 0x4005
  50. #define AR5K_EEPROM_VERSION_4_6 0x4006 /* has ee_scaled_cck_delta */
  51. #define AR5K_EEPROM_VERSION_4_7 0x3007 /* 4007 ? */
  52. #define AR5K_EEPROM_VERSION_4_9 0x4009 /* EAR futureproofing */
  53. #define AR5K_EEPROM_VERSION_5_0 0x5000 /* Has 2413 PDADC calibration etc */
  54. #define AR5K_EEPROM_VERSION_5_1 0x5001 /* Has capability values */
  55. #define AR5K_EEPROM_VERSION_5_3 0x5003 /* Has spur mitigation tables */
  56. #define AR5K_EEPROM_MODE_11A 0
  57. #define AR5K_EEPROM_MODE_11B 1
  58. #define AR5K_EEPROM_MODE_11G 2
  59. #define AR5K_EEPROM_HDR AR5K_EEPROM_INFO(2) /* Header that contains the device caps */
  60. #define AR5K_EEPROM_HDR_11A(_v) (((_v) >> AR5K_EEPROM_MODE_11A) & 0x1)
  61. #define AR5K_EEPROM_HDR_11B(_v) (((_v) >> AR5K_EEPROM_MODE_11B) & 0x1)
  62. #define AR5K_EEPROM_HDR_11G(_v) (((_v) >> AR5K_EEPROM_MODE_11G) & 0x1)
  63. #define AR5K_EEPROM_HDR_T_2GHZ_DIS(_v) (((_v) >> 3) & 0x1) /* Disable turbo for 2Ghz (?) */
  64. #define AR5K_EEPROM_HDR_T_5GHZ_DBM(_v) (((_v) >> 4) & 0x7f) /* Max turbo power for a/XR mode (eeprom_init) */
  65. #define AR5K_EEPROM_HDR_DEVICE(_v) (((_v) >> 11) & 0x7)
  66. #define AR5K_EEPROM_HDR_RFKILL(_v) (((_v) >> 14) & 0x1) /* Device has RFKill support */
  67. #define AR5K_EEPROM_HDR_T_5GHZ_DIS(_v) (((_v) >> 15) & 0x1) /* Disable turbo for 5Ghz */
  68. /* Newer EEPROMs are using a different offset */
  69. #define AR5K_EEPROM_OFF(_v, _v3_0, _v3_3) \
  70. (((_v) >= AR5K_EEPROM_VERSION_3_3) ? _v3_3 : _v3_0)
  71. #define AR5K_EEPROM_ANT_GAIN(_v) AR5K_EEPROM_OFF(_v, 0x00c4, 0x00c3)
  72. #define AR5K_EEPROM_ANT_GAIN_5GHZ(_v) ((s8)(((_v) >> 8) & 0xff))
  73. #define AR5K_EEPROM_ANT_GAIN_2GHZ(_v) ((s8)((_v) & 0xff))
  74. /* Misc values available since EEPROM 4.0 */
  75. #define AR5K_EEPROM_MISC0 AR5K_EEPROM_INFO(4)
  76. #define AR5K_EEPROM_EARSTART(_v) ((_v) & 0xfff)
  77. #define AR5K_EEPROM_HDR_XR2_DIS(_v) (((_v) >> 12) & 0x1)
  78. #define AR5K_EEPROM_HDR_XR5_DIS(_v) (((_v) >> 13) & 0x1)
  79. #define AR5K_EEPROM_EEMAP(_v) (((_v) >> 14) & 0x3)
  80. #define AR5K_EEPROM_MISC1 AR5K_EEPROM_INFO(5)
  81. #define AR5K_EEPROM_TARGET_PWRSTART(_v) ((_v) & 0xfff)
  82. #define AR5K_EEPROM_HAS32KHZCRYSTAL(_v) (((_v) >> 14) & 0x1)
  83. #define AR5K_EEPROM_HAS32KHZCRYSTAL_OLD(_v) (((_v) >> 15) & 0x1)
  84. #define AR5K_EEPROM_MISC2 AR5K_EEPROM_INFO(6)
  85. #define AR5K_EEPROM_EEP_FILE_VERSION(_v) (((_v) >> 8) & 0xff)
  86. #define AR5K_EEPROM_EAR_FILE_VERSION(_v) ((_v) & 0xff)
  87. #define AR5K_EEPROM_MISC3 AR5K_EEPROM_INFO(7)
  88. #define AR5K_EEPROM_ART_BUILD_NUM(_v) (((_v) >> 10) & 0x3f)
  89. #define AR5K_EEPROM_EAR_FILE_ID(_v) ((_v) & 0xff)
  90. #define AR5K_EEPROM_MISC4 AR5K_EEPROM_INFO(8)
  91. #define AR5K_EEPROM_CAL_DATA_START(_v) (((_v) >> 4) & 0xfff)
  92. #define AR5K_EEPROM_MASK_R0(_v) (((_v) >> 2) & 0x3)
  93. #define AR5K_EEPROM_MASK_R1(_v) ((_v) & 0x3)
  94. #define AR5K_EEPROM_MISC5 AR5K_EEPROM_INFO(9)
  95. #define AR5K_EEPROM_COMP_DIS(_v) ((_v) & 0x1)
  96. #define AR5K_EEPROM_AES_DIS(_v) (((_v) >> 1) & 0x1)
  97. #define AR5K_EEPROM_FF_DIS(_v) (((_v) >> 2) & 0x1)
  98. #define AR5K_EEPROM_BURST_DIS(_v) (((_v) >> 3) & 0x1)
  99. #define AR5K_EEPROM_MAX_QCU(_v) (((_v) >> 4) & 0xf)
  100. #define AR5K_EEPROM_HEAVY_CLIP_EN(_v) (((_v) >> 8) & 0x1)
  101. #define AR5K_EEPROM_KEY_CACHE_SIZE(_v) (((_v) >> 12) & 0xf)
  102. #define AR5K_EEPROM_MISC6 AR5K_EEPROM_INFO(10)
  103. #define AR5K_EEPROM_TX_CHAIN_DIS ((_v) & 0x8)
  104. #define AR5K_EEPROM_RX_CHAIN_DIS (((_v) >> 3) & 0x8)
  105. #define AR5K_EEPROM_FCC_MID_EN (((_v) >> 6) & 0x1)
  106. #define AR5K_EEPROM_JAP_U1EVEN_EN (((_v) >> 7) & 0x1)
  107. #define AR5K_EEPROM_JAP_U2_EN (((_v) >> 8) & 0x1)
  108. #define AR5K_EEPROM_JAP_U1ODD_EN (((_v) >> 9) & 0x1)
  109. #define AR5K_EEPROM_JAP_11A_NEW_EN (((_v) >> 10) & 0x1)
  110. /* calibration settings */
  111. #define AR5K_EEPROM_MODES_11A(_v) AR5K_EEPROM_OFF(_v, 0x00c5, 0x00d4)
  112. #define AR5K_EEPROM_MODES_11B(_v) AR5K_EEPROM_OFF(_v, 0x00d0, 0x00f2)
  113. #define AR5K_EEPROM_MODES_11G(_v) AR5K_EEPROM_OFF(_v, 0x00da, 0x010d)
  114. #define AR5K_EEPROM_CTL(_v) AR5K_EEPROM_OFF(_v, 0x00e4, 0x0128) /* Conformance test limits */
  115. #define AR5K_EEPROM_GROUPS_START(_v) AR5K_EEPROM_OFF(_v, 0x0100, 0x0150) /* Start of Groups */
  116. #define AR5K_EEPROM_GROUP1_OFFSET 0x0
  117. #define AR5K_EEPROM_GROUP2_OFFSET 0x5
  118. #define AR5K_EEPROM_GROUP3_OFFSET 0x37
  119. #define AR5K_EEPROM_GROUP4_OFFSET 0x46
  120. #define AR5K_EEPROM_GROUP5_OFFSET 0x55
  121. #define AR5K_EEPROM_GROUP6_OFFSET 0x65
  122. #define AR5K_EEPROM_GROUP7_OFFSET 0x69
  123. #define AR5K_EEPROM_GROUP8_OFFSET 0x6f
  124. #define AR5K_EEPROM_TARGET_PWR_OFF_11A(_v) AR5K_EEPROM_OFF(_v, AR5K_EEPROM_GROUPS_START(_v) + \
  125. AR5K_EEPROM_GROUP5_OFFSET, 0x0000)
  126. #define AR5K_EEPROM_TARGET_PWR_OFF_11B(_v) AR5K_EEPROM_OFF(_v, AR5K_EEPROM_GROUPS_START(_v) + \
  127. AR5K_EEPROM_GROUP6_OFFSET, 0x0010)
  128. #define AR5K_EEPROM_TARGET_PWR_OFF_11G(_v) AR5K_EEPROM_OFF(_v, AR5K_EEPROM_GROUPS_START(_v) + \
  129. AR5K_EEPROM_GROUP7_OFFSET, 0x0014)
  130. /* [3.1 - 3.3] */
  131. #define AR5K_EEPROM_OBDB0_2GHZ 0x00ec
  132. #define AR5K_EEPROM_OBDB1_2GHZ 0x00ed
  133. #define AR5K_EEPROM_PROTECT 0x003f /* EEPROM protect status */
  134. #define AR5K_EEPROM_PROTECT_RD_0_31 0x0001 /* Read protection bit for offsets 0x0 - 0x1f */
  135. #define AR5K_EEPROM_PROTECT_WR_0_31 0x0002 /* Write protection bit for offsets 0x0 - 0x1f */
  136. #define AR5K_EEPROM_PROTECT_RD_32_63 0x0004 /* 0x20 - 0x3f */
  137. #define AR5K_EEPROM_PROTECT_WR_32_63 0x0008
  138. #define AR5K_EEPROM_PROTECT_RD_64_127 0x0010 /* 0x40 - 0x7f */
  139. #define AR5K_EEPROM_PROTECT_WR_64_127 0x0020
  140. #define AR5K_EEPROM_PROTECT_RD_128_191 0x0040 /* 0x80 - 0xbf (regdom) */
  141. #define AR5K_EEPROM_PROTECT_WR_128_191 0x0080
  142. #define AR5K_EEPROM_PROTECT_RD_192_207 0x0100 /* 0xc0 - 0xcf */
  143. #define AR5K_EEPROM_PROTECT_WR_192_207 0x0200
  144. #define AR5K_EEPROM_PROTECT_RD_208_223 0x0400 /* 0xd0 - 0xdf */
  145. #define AR5K_EEPROM_PROTECT_WR_208_223 0x0800
  146. #define AR5K_EEPROM_PROTECT_RD_224_239 0x1000 /* 0xe0 - 0xef */
  147. #define AR5K_EEPROM_PROTECT_WR_224_239 0x2000
  148. #define AR5K_EEPROM_PROTECT_RD_240_255 0x4000 /* 0xf0 - 0xff */
  149. #define AR5K_EEPROM_PROTECT_WR_240_255 0x8000
  150. /* Some EEPROM defines */
  151. #define AR5K_EEPROM_EEP_SCALE 100
  152. #define AR5K_EEPROM_EEP_DELTA 10
  153. #define AR5K_EEPROM_N_MODES 3
  154. #define AR5K_EEPROM_N_5GHZ_CHAN 10
  155. #define AR5K_EEPROM_N_2GHZ_CHAN 3
  156. #define AR5K_EEPROM_N_2GHZ_CHAN_2413 4
  157. #define AR5K_EEPROM_N_2GHZ_CHAN_MAX 4
  158. #define AR5K_EEPROM_MAX_CHAN 10
  159. #define AR5K_EEPROM_N_PWR_POINTS_5111 11
  160. #define AR5K_EEPROM_N_PCDAC 11
  161. #define AR5K_EEPROM_N_PHASE_CAL 5
  162. #define AR5K_EEPROM_N_TEST_FREQ 8
  163. #define AR5K_EEPROM_N_EDGES 8
  164. #define AR5K_EEPROM_N_INTERCEPTS 11
  165. #define AR5K_EEPROM_FREQ_M(_v) AR5K_EEPROM_OFF(_v, 0x7f, 0xff)
  166. #define AR5K_EEPROM_PCDAC_M 0x3f
  167. #define AR5K_EEPROM_PCDAC_START 1
  168. #define AR5K_EEPROM_PCDAC_STOP 63
  169. #define AR5K_EEPROM_PCDAC_STEP 1
  170. #define AR5K_EEPROM_NON_EDGE_M 0x40
  171. #define AR5K_EEPROM_CHANNEL_POWER 8
  172. #define AR5K_EEPROM_N_OBDB 4
  173. #define AR5K_EEPROM_OBDB_DIS 0xffff
  174. #define AR5K_EEPROM_CHANNEL_DIS 0xff
  175. #define AR5K_EEPROM_SCALE_OC_DELTA(_x) (((_x) * 2) / 10)
  176. #define AR5K_EEPROM_N_CTLS(_v) AR5K_EEPROM_OFF(_v, 16, 32)
  177. #define AR5K_EEPROM_MAX_CTLS 32
  178. #define AR5K_EEPROM_N_PD_CURVES 4
  179. #define AR5K_EEPROM_N_XPD0_POINTS 4
  180. #define AR5K_EEPROM_N_XPD3_POINTS 3
  181. #define AR5K_EEPROM_N_PD_GAINS 4
  182. #define AR5K_EEPROM_N_PD_POINTS 5
  183. #define AR5K_EEPROM_N_INTERCEPT_10_2GHZ 35
  184. #define AR5K_EEPROM_N_INTERCEPT_10_5GHZ 55
  185. #define AR5K_EEPROM_POWER_M 0x3f
  186. #define AR5K_EEPROM_POWER_MIN 0
  187. #define AR5K_EEPROM_POWER_MAX 3150
  188. #define AR5K_EEPROM_POWER_STEP 50
  189. #define AR5K_EEPROM_POWER_TABLE_SIZE 64
  190. #define AR5K_EEPROM_N_POWER_LOC_11B 4
  191. #define AR5K_EEPROM_N_POWER_LOC_11G 6
  192. #define AR5K_EEPROM_I_GAIN 10
  193. #define AR5K_EEPROM_CCK_OFDM_DELTA 15
  194. #define AR5K_EEPROM_N_IQ_CAL 2
  195. /* 5GHz/2GHz */
  196. enum ath5k_eeprom_freq_bands{
  197. AR5K_EEPROM_BAND_5GHZ = 0,
  198. AR5K_EEPROM_BAND_2GHZ = 1,
  199. AR5K_EEPROM_N_FREQ_BANDS,
  200. };
  201. /* Spur chans per freq band */
  202. #define AR5K_EEPROM_N_SPUR_CHANS 5
  203. /* fbin value for chan 2464 x2 */
  204. #define AR5K_EEPROM_5413_SPUR_CHAN_1 1640
  205. /* fbin value for chan 2420 x2 */
  206. #define AR5K_EEPROM_5413_SPUR_CHAN_2 1200
  207. #define AR5K_EEPROM_SPUR_CHAN_MASK 0x3FFF
  208. #define AR5K_EEPROM_NO_SPUR 0x8000
  209. #define AR5K_SPUR_CHAN_WIDTH 87
  210. #define AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz 3125
  211. #define AR5K_SPUR_SYMBOL_WIDTH_TURBO_100Hz 6250
  212. #define AR5K_EEPROM_READ(_o, _v) do { \
  213. ret = ath5k_hw_eeprom_read(ah, (_o), &(_v)); \
  214. if (ret) \
  215. return ret; \
  216. } while (0)
  217. #define AR5K_EEPROM_READ_HDR(_o, _v) \
  218. AR5K_EEPROM_READ(_o, ah->ah_capabilities.cap_eeprom._v); \
  219. enum ath5k_ant_table {
  220. AR5K_ANT_CTL = 0, /* Idle switch table settings */
  221. AR5K_ANT_SWTABLE_A = 1, /* Switch table for antenna A */
  222. AR5K_ANT_SWTABLE_B = 2, /* Switch table for antenna B */
  223. AR5K_ANT_MAX,
  224. };
  225. enum ath5k_ctl_mode {
  226. AR5K_CTL_11A = 0,
  227. AR5K_CTL_11B = 1,
  228. AR5K_CTL_11G = 2,
  229. AR5K_CTL_TURBO = 3,
  230. AR5K_CTL_TURBOG = 4,
  231. AR5K_CTL_2GHT20 = 5,
  232. AR5K_CTL_5GHT20 = 6,
  233. AR5K_CTL_2GHT40 = 7,
  234. AR5K_CTL_5GHT40 = 8,
  235. AR5K_CTL_MODE_M = 15,
  236. };
  237. /* Default CTL ids for the 3 main reg domains.
  238. * Atheros only uses these by default but vendors
  239. * can have up to 32 different CTLs for different
  240. * scenarios. Note that theese values are ORed with
  241. * the mode id (above) so we can have up to 24 CTL
  242. * datasets out of these 3 main regdomains. That leaves
  243. * 8 ids that can be used by vendors and since 0x20 is
  244. * missing from HAL sources i guess this is the set of
  245. * custom CTLs vendors can use. */
  246. #define AR5K_CTL_FCC 0x10
  247. #define AR5K_CTL_CUSTOM 0x20
  248. #define AR5K_CTL_ETSI 0x30
  249. #define AR5K_CTL_MKK 0x40
  250. /* Indicates a CTL with only mode set and
  251. * no reg domain mapping, such CTLs are used
  252. * for world roaming domains or simply when
  253. * a reg domain is not set */
  254. #define AR5K_CTL_NO_REGDOMAIN 0xf0
  255. /* Indicates an empty (invalid) CTL */
  256. #define AR5K_CTL_NO_CTL 0xff
  257. /* Per channel calibration data, used for power table setup */
  258. struct ath5k_chan_pcal_info_rf5111 {
  259. /* Power levels in half dbm units
  260. * for one power curve. */
  261. u8 pwr[AR5K_EEPROM_N_PWR_POINTS_5111];
  262. /* PCDAC table steps
  263. * for the above values */
  264. u8 pcdac[AR5K_EEPROM_N_PWR_POINTS_5111];
  265. /* Starting PCDAC step */
  266. u8 pcdac_min;
  267. /* Final PCDAC step */
  268. u8 pcdac_max;
  269. };
  270. struct ath5k_chan_pcal_info_rf5112 {
  271. /* Power levels in quarter dBm units
  272. * for lower (0) and higher (3)
  273. * level curves in 0.25dB units */
  274. s8 pwr_x0[AR5K_EEPROM_N_XPD0_POINTS];
  275. s8 pwr_x3[AR5K_EEPROM_N_XPD3_POINTS];
  276. /* PCDAC table steps
  277. * for the above values */
  278. u8 pcdac_x0[AR5K_EEPROM_N_XPD0_POINTS];
  279. u8 pcdac_x3[AR5K_EEPROM_N_XPD3_POINTS];
  280. };
  281. struct ath5k_chan_pcal_info_rf2413 {
  282. /* Starting pwr/pddac values */
  283. s8 pwr_i[AR5K_EEPROM_N_PD_GAINS];
  284. u8 pddac_i[AR5K_EEPROM_N_PD_GAINS];
  285. /* (pwr,pddac) points
  286. * power levels in 0.5dB units */
  287. s8 pwr[AR5K_EEPROM_N_PD_GAINS]
  288. [AR5K_EEPROM_N_PD_POINTS];
  289. u8 pddac[AR5K_EEPROM_N_PD_GAINS]
  290. [AR5K_EEPROM_N_PD_POINTS];
  291. };
  292. enum ath5k_powertable_type {
  293. AR5K_PWRTABLE_PWR_TO_PCDAC = 0,
  294. AR5K_PWRTABLE_LINEAR_PCDAC = 1,
  295. AR5K_PWRTABLE_PWR_TO_PDADC = 2,
  296. };
  297. struct ath5k_pdgain_info {
  298. u8 pd_points;
  299. u8 *pd_step;
  300. /* Power values are in
  301. * 0.25dB units */
  302. s16 *pd_pwr;
  303. };
  304. struct ath5k_chan_pcal_info {
  305. /* Frequency */
  306. u16 freq;
  307. /* Tx power boundaries */
  308. s16 max_pwr;
  309. s16 min_pwr;
  310. union {
  311. struct ath5k_chan_pcal_info_rf5111 rf5111_info;
  312. struct ath5k_chan_pcal_info_rf5112 rf5112_info;
  313. struct ath5k_chan_pcal_info_rf2413 rf2413_info;
  314. };
  315. /* Raw values used by phy code
  316. * Curves are stored in order from lower
  317. * gain to higher gain (max txpower -> min txpower) */
  318. struct ath5k_pdgain_info *pd_curves;
  319. };
  320. /* Per rate calibration data for each mode,
  321. * used for rate power table setup.
  322. * Note: Values in 0.5dB units */
  323. struct ath5k_rate_pcal_info {
  324. u16 freq; /* Frequency */
  325. /* Power level for 6-24Mbit/s rates or
  326. * 1Mb rate */
  327. u16 target_power_6to24;
  328. /* Power level for 36Mbit rate or
  329. * 2Mb rate */
  330. u16 target_power_36;
  331. /* Power level for 48Mbit rate or
  332. * 5.5Mbit rate */
  333. u16 target_power_48;
  334. /* Power level for 54Mbit rate or
  335. * 11Mbit rate */
  336. u16 target_power_54;
  337. };
  338. /* Power edges for conformance test limits */
  339. struct ath5k_edge_power {
  340. u16 freq;
  341. u16 edge; /* in half dBm */
  342. bool flag;
  343. };
  344. /* EEPROM calibration data */
  345. struct ath5k_eeprom_info {
  346. /* Header information */
  347. u16 ee_magic;
  348. u16 ee_protect;
  349. u16 ee_regdomain;
  350. u16 ee_version;
  351. u16 ee_header;
  352. u16 ee_ant_gain;
  353. u8 ee_rfkill_pin;
  354. bool ee_rfkill_pol;
  355. bool ee_is_hb63;
  356. u16 ee_misc0;
  357. u16 ee_misc1;
  358. u16 ee_misc2;
  359. u16 ee_misc3;
  360. u16 ee_misc4;
  361. u16 ee_misc5;
  362. u16 ee_misc6;
  363. u16 ee_cck_ofdm_gain_delta;
  364. u16 ee_cck_ofdm_power_delta;
  365. u16 ee_scaled_cck_delta;
  366. /* RF Calibration settings (reset, rfregs) */
  367. u16 ee_i_cal[AR5K_EEPROM_N_MODES];
  368. u16 ee_q_cal[AR5K_EEPROM_N_MODES];
  369. u16 ee_fixed_bias[AR5K_EEPROM_N_MODES];
  370. u16 ee_turbo_max_power[AR5K_EEPROM_N_MODES];
  371. u16 ee_xr_power[AR5K_EEPROM_N_MODES];
  372. u16 ee_switch_settling[AR5K_EEPROM_N_MODES];
  373. u16 ee_atn_tx_rx[AR5K_EEPROM_N_MODES];
  374. u16 ee_ant_control[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_PCDAC];
  375. u16 ee_ob[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB];
  376. u16 ee_db[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB];
  377. u16 ee_tx_end2xlna_enable[AR5K_EEPROM_N_MODES];
  378. u16 ee_tx_end2xpa_disable[AR5K_EEPROM_N_MODES];
  379. u16 ee_tx_frm2xpa_enable[AR5K_EEPROM_N_MODES];
  380. u16 ee_thr_62[AR5K_EEPROM_N_MODES];
  381. u16 ee_xlna_gain[AR5K_EEPROM_N_MODES];
  382. u16 ee_xpd[AR5K_EEPROM_N_MODES];
  383. u16 ee_x_gain[AR5K_EEPROM_N_MODES];
  384. u16 ee_i_gain[AR5K_EEPROM_N_MODES];
  385. u16 ee_margin_tx_rx[AR5K_EEPROM_N_MODES];
  386. u16 ee_switch_settling_turbo[AR5K_EEPROM_N_MODES];
  387. u16 ee_margin_tx_rx_turbo[AR5K_EEPROM_N_MODES];
  388. u16 ee_atn_tx_rx_turbo[AR5K_EEPROM_N_MODES];
  389. /* Power calibration data */
  390. u16 ee_false_detect[AR5K_EEPROM_N_MODES];
  391. /* Number of pd gain curves per mode */
  392. u8 ee_pd_gains[AR5K_EEPROM_N_MODES];
  393. /* Back mapping pdcurve number -> pdcurve index in pd->pd_curves */
  394. u8 ee_pdc_to_idx[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_PD_GAINS];
  395. u8 ee_n_piers[AR5K_EEPROM_N_MODES];
  396. struct ath5k_chan_pcal_info ee_pwr_cal_a[AR5K_EEPROM_N_5GHZ_CHAN];
  397. struct ath5k_chan_pcal_info ee_pwr_cal_b[AR5K_EEPROM_N_2GHZ_CHAN_MAX];
  398. struct ath5k_chan_pcal_info ee_pwr_cal_g[AR5K_EEPROM_N_2GHZ_CHAN_MAX];
  399. /* Per rate target power levels */
  400. u8 ee_rate_target_pwr_num[AR5K_EEPROM_N_MODES];
  401. struct ath5k_rate_pcal_info ee_rate_tpwr_a[AR5K_EEPROM_N_5GHZ_CHAN];
  402. struct ath5k_rate_pcal_info ee_rate_tpwr_b[AR5K_EEPROM_N_2GHZ_CHAN_MAX];
  403. struct ath5k_rate_pcal_info ee_rate_tpwr_g[AR5K_EEPROM_N_2GHZ_CHAN_MAX];
  404. /* Conformance test limits (Unused) */
  405. u8 ee_ctls;
  406. u8 ee_ctl[AR5K_EEPROM_MAX_CTLS];
  407. struct ath5k_edge_power ee_ctl_pwr[AR5K_EEPROM_N_EDGES * AR5K_EEPROM_MAX_CTLS];
  408. /* Noise Floor Calibration settings */
  409. s16 ee_noise_floor_thr[AR5K_EEPROM_N_MODES];
  410. s8 ee_adc_desired_size[AR5K_EEPROM_N_MODES];
  411. s8 ee_pga_desired_size[AR5K_EEPROM_N_MODES];
  412. s8 ee_adc_desired_size_turbo[AR5K_EEPROM_N_MODES];
  413. s8 ee_pga_desired_size_turbo[AR5K_EEPROM_N_MODES];
  414. s8 ee_pd_gain_overlap;
  415. /* Spur mitigation data (fbin values for spur channels) */
  416. u16 ee_spur_chans[AR5K_EEPROM_N_SPUR_CHANS][AR5K_EEPROM_N_FREQ_BANDS];
  417. /* Antenna raw switch tables */
  418. u32 ee_antenna[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  419. };