base.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct pci_dev *pdev,
  185. pm_message_t state);
  186. static int ath5k_pci_resume(struct pci_dev *pdev);
  187. #else
  188. #define ath5k_pci_suspend NULL
  189. #define ath5k_pci_resume NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .suspend = ath5k_pci_suspend,
  197. .resume = ath5k_pci_resume,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  204. static int ath5k_reset_wake(struct ath5k_softc *sc);
  205. static int ath5k_start(struct ieee80211_hw *hw);
  206. static void ath5k_stop(struct ieee80211_hw *hw);
  207. static int ath5k_add_interface(struct ieee80211_hw *hw,
  208. struct ieee80211_if_init_conf *conf);
  209. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_if_init_conf *conf);
  211. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  226. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  227. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  228. struct ieee80211_vif *vif);
  229. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif,
  231. struct ieee80211_bss_conf *bss_conf,
  232. u32 changes);
  233. static const struct ieee80211_ops ath5k_hw_ops = {
  234. .tx = ath5k_tx,
  235. .start = ath5k_start,
  236. .stop = ath5k_stop,
  237. .add_interface = ath5k_add_interface,
  238. .remove_interface = ath5k_remove_interface,
  239. .config = ath5k_config,
  240. .configure_filter = ath5k_configure_filter,
  241. .set_key = ath5k_set_key,
  242. .get_stats = ath5k_get_stats,
  243. .conf_tx = NULL,
  244. .get_tx_stats = ath5k_get_tx_stats,
  245. .get_tsf = ath5k_get_tsf,
  246. .set_tsf = ath5k_set_tsf,
  247. .reset_tsf = ath5k_reset_tsf,
  248. .bss_info_changed = ath5k_bss_info_changed,
  249. };
  250. /*
  251. * Prototypes - Internal functions
  252. */
  253. /* Attach detach */
  254. static int ath5k_attach(struct pci_dev *pdev,
  255. struct ieee80211_hw *hw);
  256. static void ath5k_detach(struct pci_dev *pdev,
  257. struct ieee80211_hw *hw);
  258. /* Channel/mode setup */
  259. static inline short ath5k_ieee2mhz(short chan);
  260. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  261. struct ieee80211_channel *channels,
  262. unsigned int mode,
  263. unsigned int max);
  264. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  265. static int ath5k_chan_set(struct ath5k_softc *sc,
  266. struct ieee80211_channel *chan);
  267. static void ath5k_setcurmode(struct ath5k_softc *sc,
  268. unsigned int mode);
  269. static void ath5k_mode_setup(struct ath5k_softc *sc);
  270. /* Descriptor setup */
  271. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  272. struct pci_dev *pdev);
  273. static void ath5k_desc_free(struct ath5k_softc *sc,
  274. struct pci_dev *pdev);
  275. /* Buffers setup */
  276. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  277. struct ath5k_buf *bf);
  278. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  279. struct ath5k_buf *bf);
  280. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  281. struct ath5k_buf *bf)
  282. {
  283. BUG_ON(!bf);
  284. if (!bf->skb)
  285. return;
  286. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  287. PCI_DMA_TODEVICE);
  288. dev_kfree_skb_any(bf->skb);
  289. bf->skb = NULL;
  290. }
  291. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  292. struct ath5k_buf *bf)
  293. {
  294. BUG_ON(!bf);
  295. if (!bf->skb)
  296. return;
  297. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  298. PCI_DMA_FROMDEVICE);
  299. dev_kfree_skb_any(bf->skb);
  300. bf->skb = NULL;
  301. }
  302. /* Queues setup */
  303. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  304. int qtype, int subtype);
  305. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  306. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  307. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  308. struct ath5k_txq *txq);
  309. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  310. static void ath5k_txq_release(struct ath5k_softc *sc);
  311. /* Rx handling */
  312. static int ath5k_rx_start(struct ath5k_softc *sc);
  313. static void ath5k_rx_stop(struct ath5k_softc *sc);
  314. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  315. struct ath5k_desc *ds,
  316. struct sk_buff *skb,
  317. struct ath5k_rx_status *rs);
  318. static void ath5k_tasklet_rx(unsigned long data);
  319. /* Tx handling */
  320. static void ath5k_tx_processq(struct ath5k_softc *sc,
  321. struct ath5k_txq *txq);
  322. static void ath5k_tasklet_tx(unsigned long data);
  323. /* Beacon handling */
  324. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  325. struct ath5k_buf *bf);
  326. static void ath5k_beacon_send(struct ath5k_softc *sc);
  327. static void ath5k_beacon_config(struct ath5k_softc *sc);
  328. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  329. static void ath5k_tasklet_beacon(unsigned long data);
  330. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  331. {
  332. u64 tsf = ath5k_hw_get_tsf64(ah);
  333. if ((tsf & 0x7fff) < rstamp)
  334. tsf -= 0x8000;
  335. return (tsf & ~0x7fff) | rstamp;
  336. }
  337. /* Interrupt handling */
  338. static int ath5k_init(struct ath5k_softc *sc);
  339. static int ath5k_stop_locked(struct ath5k_softc *sc);
  340. static int ath5k_stop_hw(struct ath5k_softc *sc);
  341. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  342. static void ath5k_tasklet_reset(unsigned long data);
  343. static void ath5k_calibrate(unsigned long data);
  344. /*
  345. * Module init/exit functions
  346. */
  347. static int __init
  348. init_ath5k_pci(void)
  349. {
  350. int ret;
  351. ath5k_debug_init();
  352. ret = pci_register_driver(&ath5k_pci_driver);
  353. if (ret) {
  354. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  355. return ret;
  356. }
  357. return 0;
  358. }
  359. static void __exit
  360. exit_ath5k_pci(void)
  361. {
  362. pci_unregister_driver(&ath5k_pci_driver);
  363. ath5k_debug_finish();
  364. }
  365. module_init(init_ath5k_pci);
  366. module_exit(exit_ath5k_pci);
  367. /********************\
  368. * PCI Initialization *
  369. \********************/
  370. static const char *
  371. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  372. {
  373. const char *name = "xxxxx";
  374. unsigned int i;
  375. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  376. if (srev_names[i].sr_type != type)
  377. continue;
  378. if ((val & 0xf0) == srev_names[i].sr_val)
  379. name = srev_names[i].sr_name;
  380. if ((val & 0xff) == srev_names[i].sr_val) {
  381. name = srev_names[i].sr_name;
  382. break;
  383. }
  384. }
  385. return name;
  386. }
  387. static int __devinit
  388. ath5k_pci_probe(struct pci_dev *pdev,
  389. const struct pci_device_id *id)
  390. {
  391. void __iomem *mem;
  392. struct ath5k_softc *sc;
  393. struct ieee80211_hw *hw;
  394. int ret;
  395. u8 csz;
  396. ret = pci_enable_device(pdev);
  397. if (ret) {
  398. dev_err(&pdev->dev, "can't enable device\n");
  399. goto err;
  400. }
  401. /* XXX 32-bit addressing only */
  402. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  403. if (ret) {
  404. dev_err(&pdev->dev, "32-bit DMA not available\n");
  405. goto err_dis;
  406. }
  407. /*
  408. * Cache line size is used to size and align various
  409. * structures used to communicate with the hardware.
  410. */
  411. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  412. if (csz == 0) {
  413. /*
  414. * Linux 2.4.18 (at least) writes the cache line size
  415. * register as a 16-bit wide register which is wrong.
  416. * We must have this setup properly for rx buffer
  417. * DMA to work so force a reasonable value here if it
  418. * comes up zero.
  419. */
  420. csz = L1_CACHE_BYTES / sizeof(u32);
  421. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  422. }
  423. /*
  424. * The default setting of latency timer yields poor results,
  425. * set it to the value used by other systems. It may be worth
  426. * tweaking this setting more.
  427. */
  428. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  429. /* Enable bus mastering */
  430. pci_set_master(pdev);
  431. /*
  432. * Disable the RETRY_TIMEOUT register (0x41) to keep
  433. * PCI Tx retries from interfering with C3 CPU state.
  434. */
  435. pci_write_config_byte(pdev, 0x41, 0);
  436. ret = pci_request_region(pdev, 0, "ath5k");
  437. if (ret) {
  438. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  439. goto err_dis;
  440. }
  441. mem = pci_iomap(pdev, 0, 0);
  442. if (!mem) {
  443. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  444. ret = -EIO;
  445. goto err_reg;
  446. }
  447. /*
  448. * Allocate hw (mac80211 main struct)
  449. * and hw->priv (driver private data)
  450. */
  451. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  452. if (hw == NULL) {
  453. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  454. ret = -ENOMEM;
  455. goto err_map;
  456. }
  457. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  458. /* Initialize driver private data */
  459. SET_IEEE80211_DEV(hw, &pdev->dev);
  460. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  461. IEEE80211_HW_SIGNAL_DBM |
  462. IEEE80211_HW_NOISE_DBM;
  463. hw->wiphy->interface_modes =
  464. BIT(NL80211_IFTYPE_AP) |
  465. BIT(NL80211_IFTYPE_STATION) |
  466. BIT(NL80211_IFTYPE_ADHOC) |
  467. BIT(NL80211_IFTYPE_MESH_POINT);
  468. hw->extra_tx_headroom = 2;
  469. hw->channel_change_time = 5000;
  470. sc = hw->priv;
  471. sc->hw = hw;
  472. sc->pdev = pdev;
  473. ath5k_debug_init_device(sc);
  474. /*
  475. * Mark the device as detached to avoid processing
  476. * interrupts until setup is complete.
  477. */
  478. __set_bit(ATH_STAT_INVALID, sc->status);
  479. sc->iobase = mem; /* So we can unmap it on detach */
  480. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  481. sc->opmode = NL80211_IFTYPE_STATION;
  482. sc->bintval = 1000;
  483. mutex_init(&sc->lock);
  484. spin_lock_init(&sc->rxbuflock);
  485. spin_lock_init(&sc->txbuflock);
  486. spin_lock_init(&sc->block);
  487. /* Set private data */
  488. pci_set_drvdata(pdev, hw);
  489. /* Setup interrupt handler */
  490. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  491. if (ret) {
  492. ATH5K_ERR(sc, "request_irq failed\n");
  493. goto err_free;
  494. }
  495. /* Initialize device */
  496. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  497. if (IS_ERR(sc->ah)) {
  498. ret = PTR_ERR(sc->ah);
  499. goto err_irq;
  500. }
  501. /* set up multi-rate retry capabilities */
  502. if (sc->ah->ah_version == AR5K_AR5212) {
  503. hw->max_rates = 4;
  504. hw->max_rate_tries = 11;
  505. }
  506. /* Finish private driver data initialization */
  507. ret = ath5k_attach(pdev, hw);
  508. if (ret)
  509. goto err_ah;
  510. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  511. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  512. sc->ah->ah_mac_srev,
  513. sc->ah->ah_phy_revision);
  514. if (!sc->ah->ah_single_chip) {
  515. /* Single chip radio (!RF5111) */
  516. if (sc->ah->ah_radio_5ghz_revision &&
  517. !sc->ah->ah_radio_2ghz_revision) {
  518. /* No 5GHz support -> report 2GHz radio */
  519. if (!test_bit(AR5K_MODE_11A,
  520. sc->ah->ah_capabilities.cap_mode)) {
  521. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  522. ath5k_chip_name(AR5K_VERSION_RAD,
  523. sc->ah->ah_radio_5ghz_revision),
  524. sc->ah->ah_radio_5ghz_revision);
  525. /* No 2GHz support (5110 and some
  526. * 5Ghz only cards) -> report 5Ghz radio */
  527. } else if (!test_bit(AR5K_MODE_11B,
  528. sc->ah->ah_capabilities.cap_mode)) {
  529. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  530. ath5k_chip_name(AR5K_VERSION_RAD,
  531. sc->ah->ah_radio_5ghz_revision),
  532. sc->ah->ah_radio_5ghz_revision);
  533. /* Multiband radio */
  534. } else {
  535. ATH5K_INFO(sc, "RF%s multiband radio found"
  536. " (0x%x)\n",
  537. ath5k_chip_name(AR5K_VERSION_RAD,
  538. sc->ah->ah_radio_5ghz_revision),
  539. sc->ah->ah_radio_5ghz_revision);
  540. }
  541. }
  542. /* Multi chip radio (RF5111 - RF2111) ->
  543. * report both 2GHz/5GHz radios */
  544. else if (sc->ah->ah_radio_5ghz_revision &&
  545. sc->ah->ah_radio_2ghz_revision){
  546. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  547. ath5k_chip_name(AR5K_VERSION_RAD,
  548. sc->ah->ah_radio_5ghz_revision),
  549. sc->ah->ah_radio_5ghz_revision);
  550. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  551. ath5k_chip_name(AR5K_VERSION_RAD,
  552. sc->ah->ah_radio_2ghz_revision),
  553. sc->ah->ah_radio_2ghz_revision);
  554. }
  555. }
  556. /* ready to process interrupts */
  557. __clear_bit(ATH_STAT_INVALID, sc->status);
  558. return 0;
  559. err_ah:
  560. ath5k_hw_detach(sc->ah);
  561. err_irq:
  562. free_irq(pdev->irq, sc);
  563. err_free:
  564. ieee80211_free_hw(hw);
  565. err_map:
  566. pci_iounmap(pdev, mem);
  567. err_reg:
  568. pci_release_region(pdev, 0);
  569. err_dis:
  570. pci_disable_device(pdev);
  571. err:
  572. return ret;
  573. }
  574. static void __devexit
  575. ath5k_pci_remove(struct pci_dev *pdev)
  576. {
  577. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  578. struct ath5k_softc *sc = hw->priv;
  579. ath5k_debug_finish_device(sc);
  580. ath5k_detach(pdev, hw);
  581. ath5k_hw_detach(sc->ah);
  582. free_irq(pdev->irq, sc);
  583. pci_iounmap(pdev, sc->iobase);
  584. pci_release_region(pdev, 0);
  585. pci_disable_device(pdev);
  586. ieee80211_free_hw(hw);
  587. }
  588. #ifdef CONFIG_PM
  589. static int
  590. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  591. {
  592. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  593. struct ath5k_softc *sc = hw->priv;
  594. ath5k_led_off(sc);
  595. free_irq(pdev->irq, sc);
  596. pci_save_state(pdev);
  597. pci_disable_device(pdev);
  598. pci_set_power_state(pdev, PCI_D3hot);
  599. return 0;
  600. }
  601. static int
  602. ath5k_pci_resume(struct pci_dev *pdev)
  603. {
  604. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  605. struct ath5k_softc *sc = hw->priv;
  606. int err;
  607. pci_restore_state(pdev);
  608. err = pci_enable_device(pdev);
  609. if (err)
  610. return err;
  611. /*
  612. * Suspend/Resume resets the PCI configuration space, so we have to
  613. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  614. * PCI Tx retries from interfering with C3 CPU state
  615. */
  616. pci_write_config_byte(pdev, 0x41, 0);
  617. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  618. if (err) {
  619. ATH5K_ERR(sc, "request_irq failed\n");
  620. goto err_no_irq;
  621. }
  622. ath5k_led_enable(sc);
  623. return 0;
  624. err_no_irq:
  625. pci_disable_device(pdev);
  626. return err;
  627. }
  628. #endif /* CONFIG_PM */
  629. /***********************\
  630. * Driver Initialization *
  631. \***********************/
  632. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  633. {
  634. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  635. struct ath5k_softc *sc = hw->priv;
  636. struct ath_regulatory *reg = &sc->ah->ah_regulatory;
  637. return ath_reg_notifier_apply(wiphy, request, reg);
  638. }
  639. static int
  640. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  641. {
  642. struct ath5k_softc *sc = hw->priv;
  643. struct ath5k_hw *ah = sc->ah;
  644. u8 mac[ETH_ALEN] = {};
  645. int ret;
  646. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  647. /*
  648. * Check if the MAC has multi-rate retry support.
  649. * We do this by trying to setup a fake extended
  650. * descriptor. MAC's that don't have support will
  651. * return false w/o doing anything. MAC's that do
  652. * support it will return true w/o doing anything.
  653. */
  654. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  655. if (ret < 0)
  656. goto err;
  657. if (ret > 0)
  658. __set_bit(ATH_STAT_MRRETRY, sc->status);
  659. /*
  660. * Collect the channel list. The 802.11 layer
  661. * is resposible for filtering this list based
  662. * on settings like the phy mode and regulatory
  663. * domain restrictions.
  664. */
  665. ret = ath5k_setup_bands(hw);
  666. if (ret) {
  667. ATH5K_ERR(sc, "can't get channels\n");
  668. goto err;
  669. }
  670. /* NB: setup here so ath5k_rate_update is happy */
  671. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  672. ath5k_setcurmode(sc, AR5K_MODE_11A);
  673. else
  674. ath5k_setcurmode(sc, AR5K_MODE_11B);
  675. /*
  676. * Allocate tx+rx descriptors and populate the lists.
  677. */
  678. ret = ath5k_desc_alloc(sc, pdev);
  679. if (ret) {
  680. ATH5K_ERR(sc, "can't allocate descriptors\n");
  681. goto err;
  682. }
  683. /*
  684. * Allocate hardware transmit queues: one queue for
  685. * beacon frames and one data queue for each QoS
  686. * priority. Note that hw functions handle reseting
  687. * these queues at the needed time.
  688. */
  689. ret = ath5k_beaconq_setup(ah);
  690. if (ret < 0) {
  691. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  692. goto err_desc;
  693. }
  694. sc->bhalq = ret;
  695. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  696. if (IS_ERR(sc->txq)) {
  697. ATH5K_ERR(sc, "can't setup xmit queue\n");
  698. ret = PTR_ERR(sc->txq);
  699. goto err_bhal;
  700. }
  701. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  702. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  703. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  704. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  705. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  706. ret = ath5k_eeprom_read_mac(ah, mac);
  707. if (ret) {
  708. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  709. sc->pdev->device);
  710. goto err_queues;
  711. }
  712. SET_IEEE80211_PERM_ADDR(hw, mac);
  713. /* All MAC address bits matter for ACKs */
  714. memset(sc->bssidmask, 0xff, ETH_ALEN);
  715. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  716. ah->ah_regulatory.current_rd =
  717. ah->ah_capabilities.cap_eeprom.ee_regdomain;
  718. ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
  719. if (ret) {
  720. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  721. goto err_queues;
  722. }
  723. ret = ieee80211_register_hw(hw);
  724. if (ret) {
  725. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  726. goto err_queues;
  727. }
  728. if (!ath_is_world_regd(&sc->ah->ah_regulatory))
  729. regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
  730. ath5k_init_leds(sc);
  731. return 0;
  732. err_queues:
  733. ath5k_txq_release(sc);
  734. err_bhal:
  735. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  736. err_desc:
  737. ath5k_desc_free(sc, pdev);
  738. err:
  739. return ret;
  740. }
  741. static void
  742. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  743. {
  744. struct ath5k_softc *sc = hw->priv;
  745. /*
  746. * NB: the order of these is important:
  747. * o call the 802.11 layer before detaching ath5k_hw to
  748. * insure callbacks into the driver to delete global
  749. * key cache entries can be handled
  750. * o reclaim the tx queue data structures after calling
  751. * the 802.11 layer as we'll get called back to reclaim
  752. * node state and potentially want to use them
  753. * o to cleanup the tx queues the hal is called, so detach
  754. * it last
  755. * XXX: ??? detach ath5k_hw ???
  756. * Other than that, it's straightforward...
  757. */
  758. ieee80211_unregister_hw(hw);
  759. ath5k_desc_free(sc, pdev);
  760. ath5k_txq_release(sc);
  761. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  762. ath5k_unregister_leds(sc);
  763. /*
  764. * NB: can't reclaim these until after ieee80211_ifdetach
  765. * returns because we'll get called back to reclaim node
  766. * state and potentially want to use them.
  767. */
  768. }
  769. /********************\
  770. * Channel/mode setup *
  771. \********************/
  772. /*
  773. * Convert IEEE channel number to MHz frequency.
  774. */
  775. static inline short
  776. ath5k_ieee2mhz(short chan)
  777. {
  778. if (chan <= 14 || chan >= 27)
  779. return ieee80211chan2mhz(chan);
  780. else
  781. return 2212 + chan * 20;
  782. }
  783. /*
  784. * Returns true for the channel numbers used without all_channels modparam.
  785. */
  786. static bool ath5k_is_standard_channel(short chan)
  787. {
  788. return ((chan <= 14) ||
  789. /* UNII 1,2 */
  790. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  791. /* midband */
  792. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  793. /* UNII-3 */
  794. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  795. }
  796. static unsigned int
  797. ath5k_copy_channels(struct ath5k_hw *ah,
  798. struct ieee80211_channel *channels,
  799. unsigned int mode,
  800. unsigned int max)
  801. {
  802. unsigned int i, count, size, chfreq, freq, ch;
  803. if (!test_bit(mode, ah->ah_modes))
  804. return 0;
  805. switch (mode) {
  806. case AR5K_MODE_11A:
  807. case AR5K_MODE_11A_TURBO:
  808. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  809. size = 220 ;
  810. chfreq = CHANNEL_5GHZ;
  811. break;
  812. case AR5K_MODE_11B:
  813. case AR5K_MODE_11G:
  814. case AR5K_MODE_11G_TURBO:
  815. size = 26;
  816. chfreq = CHANNEL_2GHZ;
  817. break;
  818. default:
  819. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  820. return 0;
  821. }
  822. for (i = 0, count = 0; i < size && max > 0; i++) {
  823. ch = i + 1 ;
  824. freq = ath5k_ieee2mhz(ch);
  825. /* Check if channel is supported by the chipset */
  826. if (!ath5k_channel_ok(ah, freq, chfreq))
  827. continue;
  828. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  829. continue;
  830. /* Write channel info and increment counter */
  831. channels[count].center_freq = freq;
  832. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  833. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  834. switch (mode) {
  835. case AR5K_MODE_11A:
  836. case AR5K_MODE_11G:
  837. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  838. break;
  839. case AR5K_MODE_11A_TURBO:
  840. case AR5K_MODE_11G_TURBO:
  841. channels[count].hw_value = chfreq |
  842. CHANNEL_OFDM | CHANNEL_TURBO;
  843. break;
  844. case AR5K_MODE_11B:
  845. channels[count].hw_value = CHANNEL_B;
  846. }
  847. count++;
  848. max--;
  849. }
  850. return count;
  851. }
  852. static void
  853. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  854. {
  855. u8 i;
  856. for (i = 0; i < AR5K_MAX_RATES; i++)
  857. sc->rate_idx[b->band][i] = -1;
  858. for (i = 0; i < b->n_bitrates; i++) {
  859. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  860. if (b->bitrates[i].hw_value_short)
  861. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  862. }
  863. }
  864. static int
  865. ath5k_setup_bands(struct ieee80211_hw *hw)
  866. {
  867. struct ath5k_softc *sc = hw->priv;
  868. struct ath5k_hw *ah = sc->ah;
  869. struct ieee80211_supported_band *sband;
  870. int max_c, count_c = 0;
  871. int i;
  872. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  873. max_c = ARRAY_SIZE(sc->channels);
  874. /* 2GHz band */
  875. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  876. sband->band = IEEE80211_BAND_2GHZ;
  877. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  878. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  879. /* G mode */
  880. memcpy(sband->bitrates, &ath5k_rates[0],
  881. sizeof(struct ieee80211_rate) * 12);
  882. sband->n_bitrates = 12;
  883. sband->channels = sc->channels;
  884. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  885. AR5K_MODE_11G, max_c);
  886. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  887. count_c = sband->n_channels;
  888. max_c -= count_c;
  889. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  890. /* B mode */
  891. memcpy(sband->bitrates, &ath5k_rates[0],
  892. sizeof(struct ieee80211_rate) * 4);
  893. sband->n_bitrates = 4;
  894. /* 5211 only supports B rates and uses 4bit rate codes
  895. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  896. * fix them up here:
  897. */
  898. if (ah->ah_version == AR5K_AR5211) {
  899. for (i = 0; i < 4; i++) {
  900. sband->bitrates[i].hw_value =
  901. sband->bitrates[i].hw_value & 0xF;
  902. sband->bitrates[i].hw_value_short =
  903. sband->bitrates[i].hw_value_short & 0xF;
  904. }
  905. }
  906. sband->channels = sc->channels;
  907. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  908. AR5K_MODE_11B, max_c);
  909. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  910. count_c = sband->n_channels;
  911. max_c -= count_c;
  912. }
  913. ath5k_setup_rate_idx(sc, sband);
  914. /* 5GHz band, A mode */
  915. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  916. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  917. sband->band = IEEE80211_BAND_5GHZ;
  918. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  919. memcpy(sband->bitrates, &ath5k_rates[4],
  920. sizeof(struct ieee80211_rate) * 8);
  921. sband->n_bitrates = 8;
  922. sband->channels = &sc->channels[count_c];
  923. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  924. AR5K_MODE_11A, max_c);
  925. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  926. }
  927. ath5k_setup_rate_idx(sc, sband);
  928. ath5k_debug_dump_bands(sc);
  929. return 0;
  930. }
  931. /*
  932. * Set/change channels. If the channel is really being changed,
  933. * it's done by reseting the chip. To accomplish this we must
  934. * first cleanup any pending DMA, then restart stuff after a la
  935. * ath5k_init.
  936. *
  937. * Called with sc->lock.
  938. */
  939. static int
  940. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  941. {
  942. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  943. sc->curchan->center_freq, chan->center_freq);
  944. if (chan->center_freq != sc->curchan->center_freq ||
  945. chan->hw_value != sc->curchan->hw_value) {
  946. /*
  947. * To switch channels clear any pending DMA operations;
  948. * wait long enough for the RX fifo to drain, reset the
  949. * hardware at the new frequency, and then re-enable
  950. * the relevant bits of the h/w.
  951. */
  952. return ath5k_reset(sc, chan);
  953. }
  954. return 0;
  955. }
  956. static void
  957. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  958. {
  959. sc->curmode = mode;
  960. if (mode == AR5K_MODE_11A) {
  961. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  962. } else {
  963. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  964. }
  965. }
  966. static void
  967. ath5k_mode_setup(struct ath5k_softc *sc)
  968. {
  969. struct ath5k_hw *ah = sc->ah;
  970. u32 rfilt;
  971. /* configure rx filter */
  972. rfilt = sc->filter_flags;
  973. ath5k_hw_set_rx_filter(ah, rfilt);
  974. if (ath5k_hw_hasbssidmask(ah))
  975. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  976. /* configure operational mode */
  977. ath5k_hw_set_opmode(ah);
  978. ath5k_hw_set_mcast_filter(ah, 0, 0);
  979. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  980. }
  981. static inline int
  982. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  983. {
  984. int rix;
  985. /* return base rate on errors */
  986. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  987. "hw_rix out of bounds: %x\n", hw_rix))
  988. return 0;
  989. rix = sc->rate_idx[sc->curband->band][hw_rix];
  990. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  991. rix = 0;
  992. return rix;
  993. }
  994. /***************\
  995. * Buffers setup *
  996. \***************/
  997. static
  998. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  999. {
  1000. struct sk_buff *skb;
  1001. unsigned int off;
  1002. /*
  1003. * Allocate buffer with headroom_needed space for the
  1004. * fake physical layer header at the start.
  1005. */
  1006. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  1007. if (!skb) {
  1008. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1009. sc->rxbufsize + sc->cachelsz - 1);
  1010. return NULL;
  1011. }
  1012. /*
  1013. * Cache-line-align. This is important (for the
  1014. * 5210 at least) as not doing so causes bogus data
  1015. * in rx'd frames.
  1016. */
  1017. off = ((unsigned long)skb->data) % sc->cachelsz;
  1018. if (off != 0)
  1019. skb_reserve(skb, sc->cachelsz - off);
  1020. *skb_addr = pci_map_single(sc->pdev,
  1021. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1022. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1023. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1024. dev_kfree_skb(skb);
  1025. return NULL;
  1026. }
  1027. return skb;
  1028. }
  1029. static int
  1030. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1031. {
  1032. struct ath5k_hw *ah = sc->ah;
  1033. struct sk_buff *skb = bf->skb;
  1034. struct ath5k_desc *ds;
  1035. if (!skb) {
  1036. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1037. if (!skb)
  1038. return -ENOMEM;
  1039. bf->skb = skb;
  1040. }
  1041. /*
  1042. * Setup descriptors. For receive we always terminate
  1043. * the descriptor list with a self-linked entry so we'll
  1044. * not get overrun under high load (as can happen with a
  1045. * 5212 when ANI processing enables PHY error frames).
  1046. *
  1047. * To insure the last descriptor is self-linked we create
  1048. * each descriptor as self-linked and add it to the end. As
  1049. * each additional descriptor is added the previous self-linked
  1050. * entry is ``fixed'' naturally. This should be safe even
  1051. * if DMA is happening. When processing RX interrupts we
  1052. * never remove/process the last, self-linked, entry on the
  1053. * descriptor list. This insures the hardware always has
  1054. * someplace to write a new frame.
  1055. */
  1056. ds = bf->desc;
  1057. ds->ds_link = bf->daddr; /* link to self */
  1058. ds->ds_data = bf->skbaddr;
  1059. ah->ah_setup_rx_desc(ah, ds,
  1060. skb_tailroom(skb), /* buffer size */
  1061. 0);
  1062. if (sc->rxlink != NULL)
  1063. *sc->rxlink = bf->daddr;
  1064. sc->rxlink = &ds->ds_link;
  1065. return 0;
  1066. }
  1067. static int
  1068. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1069. {
  1070. struct ath5k_hw *ah = sc->ah;
  1071. struct ath5k_txq *txq = sc->txq;
  1072. struct ath5k_desc *ds = bf->desc;
  1073. struct sk_buff *skb = bf->skb;
  1074. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1075. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1076. struct ieee80211_rate *rate;
  1077. unsigned int mrr_rate[3], mrr_tries[3];
  1078. int i, ret;
  1079. u16 hw_rate;
  1080. u16 cts_rate = 0;
  1081. u16 duration = 0;
  1082. u8 rc_flags;
  1083. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1084. /* XXX endianness */
  1085. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1086. PCI_DMA_TODEVICE);
  1087. rate = ieee80211_get_tx_rate(sc->hw, info);
  1088. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1089. flags |= AR5K_TXDESC_NOACK;
  1090. rc_flags = info->control.rates[0].flags;
  1091. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1092. rate->hw_value_short : rate->hw_value;
  1093. pktlen = skb->len;
  1094. /* FIXME: If we are in g mode and rate is a CCK rate
  1095. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1096. * from tx power (value is in dB units already) */
  1097. if (info->control.hw_key) {
  1098. keyidx = info->control.hw_key->hw_key_idx;
  1099. pktlen += info->control.hw_key->icv_len;
  1100. }
  1101. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1102. flags |= AR5K_TXDESC_RTSENA;
  1103. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1104. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1105. sc->vif, pktlen, info));
  1106. }
  1107. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1108. flags |= AR5K_TXDESC_CTSENA;
  1109. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1110. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1111. sc->vif, pktlen, info));
  1112. }
  1113. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1114. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1115. (sc->power_level * 2),
  1116. hw_rate,
  1117. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1118. cts_rate, duration);
  1119. if (ret)
  1120. goto err_unmap;
  1121. memset(mrr_rate, 0, sizeof(mrr_rate));
  1122. memset(mrr_tries, 0, sizeof(mrr_tries));
  1123. for (i = 0; i < 3; i++) {
  1124. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1125. if (!rate)
  1126. break;
  1127. mrr_rate[i] = rate->hw_value;
  1128. mrr_tries[i] = info->control.rates[i + 1].count;
  1129. }
  1130. ah->ah_setup_mrr_tx_desc(ah, ds,
  1131. mrr_rate[0], mrr_tries[0],
  1132. mrr_rate[1], mrr_tries[1],
  1133. mrr_rate[2], mrr_tries[2]);
  1134. ds->ds_link = 0;
  1135. ds->ds_data = bf->skbaddr;
  1136. spin_lock_bh(&txq->lock);
  1137. list_add_tail(&bf->list, &txq->q);
  1138. sc->tx_stats[txq->qnum].len++;
  1139. if (txq->link == NULL) /* is this first packet? */
  1140. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1141. else /* no, so only link it */
  1142. *txq->link = bf->daddr;
  1143. txq->link = &ds->ds_link;
  1144. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1145. mmiowb();
  1146. spin_unlock_bh(&txq->lock);
  1147. return 0;
  1148. err_unmap:
  1149. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1150. return ret;
  1151. }
  1152. /*******************\
  1153. * Descriptors setup *
  1154. \*******************/
  1155. static int
  1156. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1157. {
  1158. struct ath5k_desc *ds;
  1159. struct ath5k_buf *bf;
  1160. dma_addr_t da;
  1161. unsigned int i;
  1162. int ret;
  1163. /* allocate descriptors */
  1164. sc->desc_len = sizeof(struct ath5k_desc) *
  1165. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1166. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1167. if (sc->desc == NULL) {
  1168. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1169. ret = -ENOMEM;
  1170. goto err;
  1171. }
  1172. ds = sc->desc;
  1173. da = sc->desc_daddr;
  1174. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1175. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1176. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1177. sizeof(struct ath5k_buf), GFP_KERNEL);
  1178. if (bf == NULL) {
  1179. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1180. ret = -ENOMEM;
  1181. goto err_free;
  1182. }
  1183. sc->bufptr = bf;
  1184. INIT_LIST_HEAD(&sc->rxbuf);
  1185. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1186. bf->desc = ds;
  1187. bf->daddr = da;
  1188. list_add_tail(&bf->list, &sc->rxbuf);
  1189. }
  1190. INIT_LIST_HEAD(&sc->txbuf);
  1191. sc->txbuf_len = ATH_TXBUF;
  1192. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1193. da += sizeof(*ds)) {
  1194. bf->desc = ds;
  1195. bf->daddr = da;
  1196. list_add_tail(&bf->list, &sc->txbuf);
  1197. }
  1198. /* beacon buffer */
  1199. bf->desc = ds;
  1200. bf->daddr = da;
  1201. sc->bbuf = bf;
  1202. return 0;
  1203. err_free:
  1204. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1205. err:
  1206. sc->desc = NULL;
  1207. return ret;
  1208. }
  1209. static void
  1210. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1211. {
  1212. struct ath5k_buf *bf;
  1213. ath5k_txbuf_free(sc, sc->bbuf);
  1214. list_for_each_entry(bf, &sc->txbuf, list)
  1215. ath5k_txbuf_free(sc, bf);
  1216. list_for_each_entry(bf, &sc->rxbuf, list)
  1217. ath5k_rxbuf_free(sc, bf);
  1218. /* Free memory associated with all descriptors */
  1219. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1220. kfree(sc->bufptr);
  1221. sc->bufptr = NULL;
  1222. }
  1223. /**************\
  1224. * Queues setup *
  1225. \**************/
  1226. static struct ath5k_txq *
  1227. ath5k_txq_setup(struct ath5k_softc *sc,
  1228. int qtype, int subtype)
  1229. {
  1230. struct ath5k_hw *ah = sc->ah;
  1231. struct ath5k_txq *txq;
  1232. struct ath5k_txq_info qi = {
  1233. .tqi_subtype = subtype,
  1234. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1235. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1236. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1237. };
  1238. int qnum;
  1239. /*
  1240. * Enable interrupts only for EOL and DESC conditions.
  1241. * We mark tx descriptors to receive a DESC interrupt
  1242. * when a tx queue gets deep; otherwise waiting for the
  1243. * EOL to reap descriptors. Note that this is done to
  1244. * reduce interrupt load and this only defers reaping
  1245. * descriptors, never transmitting frames. Aside from
  1246. * reducing interrupts this also permits more concurrency.
  1247. * The only potential downside is if the tx queue backs
  1248. * up in which case the top half of the kernel may backup
  1249. * due to a lack of tx descriptors.
  1250. */
  1251. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1252. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1253. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1254. if (qnum < 0) {
  1255. /*
  1256. * NB: don't print a message, this happens
  1257. * normally on parts with too few tx queues
  1258. */
  1259. return ERR_PTR(qnum);
  1260. }
  1261. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1262. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1263. qnum, ARRAY_SIZE(sc->txqs));
  1264. ath5k_hw_release_tx_queue(ah, qnum);
  1265. return ERR_PTR(-EINVAL);
  1266. }
  1267. txq = &sc->txqs[qnum];
  1268. if (!txq->setup) {
  1269. txq->qnum = qnum;
  1270. txq->link = NULL;
  1271. INIT_LIST_HEAD(&txq->q);
  1272. spin_lock_init(&txq->lock);
  1273. txq->setup = true;
  1274. }
  1275. return &sc->txqs[qnum];
  1276. }
  1277. static int
  1278. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1279. {
  1280. struct ath5k_txq_info qi = {
  1281. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1282. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1283. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1284. /* NB: for dynamic turbo, don't enable any other interrupts */
  1285. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1286. };
  1287. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1288. }
  1289. static int
  1290. ath5k_beaconq_config(struct ath5k_softc *sc)
  1291. {
  1292. struct ath5k_hw *ah = sc->ah;
  1293. struct ath5k_txq_info qi;
  1294. int ret;
  1295. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1296. if (ret)
  1297. return ret;
  1298. if (sc->opmode == NL80211_IFTYPE_AP ||
  1299. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1300. /*
  1301. * Always burst out beacon and CAB traffic
  1302. * (aifs = cwmin = cwmax = 0)
  1303. */
  1304. qi.tqi_aifs = 0;
  1305. qi.tqi_cw_min = 0;
  1306. qi.tqi_cw_max = 0;
  1307. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1308. /*
  1309. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1310. */
  1311. qi.tqi_aifs = 0;
  1312. qi.tqi_cw_min = 0;
  1313. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1314. }
  1315. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1316. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1317. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1318. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1319. if (ret) {
  1320. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1321. "hardware queue!\n", __func__);
  1322. return ret;
  1323. }
  1324. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1325. }
  1326. static void
  1327. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1328. {
  1329. struct ath5k_buf *bf, *bf0;
  1330. /*
  1331. * NB: this assumes output has been stopped and
  1332. * we do not need to block ath5k_tx_tasklet
  1333. */
  1334. spin_lock_bh(&txq->lock);
  1335. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1336. ath5k_debug_printtxbuf(sc, bf);
  1337. ath5k_txbuf_free(sc, bf);
  1338. spin_lock_bh(&sc->txbuflock);
  1339. sc->tx_stats[txq->qnum].len--;
  1340. list_move_tail(&bf->list, &sc->txbuf);
  1341. sc->txbuf_len++;
  1342. spin_unlock_bh(&sc->txbuflock);
  1343. }
  1344. txq->link = NULL;
  1345. spin_unlock_bh(&txq->lock);
  1346. }
  1347. /*
  1348. * Drain the transmit queues and reclaim resources.
  1349. */
  1350. static void
  1351. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1352. {
  1353. struct ath5k_hw *ah = sc->ah;
  1354. unsigned int i;
  1355. /* XXX return value */
  1356. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1357. /* don't touch the hardware if marked invalid */
  1358. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1359. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1360. ath5k_hw_get_txdp(ah, sc->bhalq));
  1361. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1362. if (sc->txqs[i].setup) {
  1363. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1364. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1365. "link %p\n",
  1366. sc->txqs[i].qnum,
  1367. ath5k_hw_get_txdp(ah,
  1368. sc->txqs[i].qnum),
  1369. sc->txqs[i].link);
  1370. }
  1371. }
  1372. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1373. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1374. if (sc->txqs[i].setup)
  1375. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1376. }
  1377. static void
  1378. ath5k_txq_release(struct ath5k_softc *sc)
  1379. {
  1380. struct ath5k_txq *txq = sc->txqs;
  1381. unsigned int i;
  1382. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1383. if (txq->setup) {
  1384. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1385. txq->setup = false;
  1386. }
  1387. }
  1388. /*************\
  1389. * RX Handling *
  1390. \*************/
  1391. /*
  1392. * Enable the receive h/w following a reset.
  1393. */
  1394. static int
  1395. ath5k_rx_start(struct ath5k_softc *sc)
  1396. {
  1397. struct ath5k_hw *ah = sc->ah;
  1398. struct ath5k_buf *bf;
  1399. int ret;
  1400. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1401. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1402. sc->cachelsz, sc->rxbufsize);
  1403. spin_lock_bh(&sc->rxbuflock);
  1404. sc->rxlink = NULL;
  1405. list_for_each_entry(bf, &sc->rxbuf, list) {
  1406. ret = ath5k_rxbuf_setup(sc, bf);
  1407. if (ret != 0) {
  1408. spin_unlock_bh(&sc->rxbuflock);
  1409. goto err;
  1410. }
  1411. }
  1412. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1413. ath5k_hw_set_rxdp(ah, bf->daddr);
  1414. spin_unlock_bh(&sc->rxbuflock);
  1415. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1416. ath5k_mode_setup(sc); /* set filters, etc. */
  1417. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1418. return 0;
  1419. err:
  1420. return ret;
  1421. }
  1422. /*
  1423. * Disable the receive h/w in preparation for a reset.
  1424. */
  1425. static void
  1426. ath5k_rx_stop(struct ath5k_softc *sc)
  1427. {
  1428. struct ath5k_hw *ah = sc->ah;
  1429. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1430. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1431. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1432. ath5k_debug_printrxbuffs(sc, ah);
  1433. sc->rxlink = NULL; /* just in case */
  1434. }
  1435. static unsigned int
  1436. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1437. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1438. {
  1439. struct ieee80211_hdr *hdr = (void *)skb->data;
  1440. unsigned int keyix, hlen;
  1441. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1442. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1443. return RX_FLAG_DECRYPTED;
  1444. /* Apparently when a default key is used to decrypt the packet
  1445. the hw does not set the index used to decrypt. In such cases
  1446. get the index from the packet. */
  1447. hlen = ieee80211_hdrlen(hdr->frame_control);
  1448. if (ieee80211_has_protected(hdr->frame_control) &&
  1449. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1450. skb->len >= hlen + 4) {
  1451. keyix = skb->data[hlen + 3] >> 6;
  1452. if (test_bit(keyix, sc->keymap))
  1453. return RX_FLAG_DECRYPTED;
  1454. }
  1455. return 0;
  1456. }
  1457. static void
  1458. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1459. struct ieee80211_rx_status *rxs)
  1460. {
  1461. u64 tsf, bc_tstamp;
  1462. u32 hw_tu;
  1463. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1464. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1465. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1466. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1467. /*
  1468. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1469. * have updated the local TSF. We have to work around various
  1470. * hardware bugs, though...
  1471. */
  1472. tsf = ath5k_hw_get_tsf64(sc->ah);
  1473. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1474. hw_tu = TSF_TO_TU(tsf);
  1475. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1476. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1477. (unsigned long long)bc_tstamp,
  1478. (unsigned long long)rxs->mactime,
  1479. (unsigned long long)(rxs->mactime - bc_tstamp),
  1480. (unsigned long long)tsf);
  1481. /*
  1482. * Sometimes the HW will give us a wrong tstamp in the rx
  1483. * status, causing the timestamp extension to go wrong.
  1484. * (This seems to happen especially with beacon frames bigger
  1485. * than 78 byte (incl. FCS))
  1486. * But we know that the receive timestamp must be later than the
  1487. * timestamp of the beacon since HW must have synced to that.
  1488. *
  1489. * NOTE: here we assume mactime to be after the frame was
  1490. * received, not like mac80211 which defines it at the start.
  1491. */
  1492. if (bc_tstamp > rxs->mactime) {
  1493. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1494. "fixing mactime from %llx to %llx\n",
  1495. (unsigned long long)rxs->mactime,
  1496. (unsigned long long)tsf);
  1497. rxs->mactime = tsf;
  1498. }
  1499. /*
  1500. * Local TSF might have moved higher than our beacon timers,
  1501. * in that case we have to update them to continue sending
  1502. * beacons. This also takes care of synchronizing beacon sending
  1503. * times with other stations.
  1504. */
  1505. if (hw_tu >= sc->nexttbtt)
  1506. ath5k_beacon_update_timers(sc, bc_tstamp);
  1507. }
  1508. }
  1509. static void
  1510. ath5k_tasklet_rx(unsigned long data)
  1511. {
  1512. struct ieee80211_rx_status rxs = {};
  1513. struct ath5k_rx_status rs = {};
  1514. struct sk_buff *skb, *next_skb;
  1515. dma_addr_t next_skb_addr;
  1516. struct ath5k_softc *sc = (void *)data;
  1517. struct ath5k_buf *bf;
  1518. struct ath5k_desc *ds;
  1519. int ret;
  1520. int hdrlen;
  1521. int padsize;
  1522. spin_lock(&sc->rxbuflock);
  1523. if (list_empty(&sc->rxbuf)) {
  1524. ATH5K_WARN(sc, "empty rx buf pool\n");
  1525. goto unlock;
  1526. }
  1527. do {
  1528. rxs.flag = 0;
  1529. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1530. BUG_ON(bf->skb == NULL);
  1531. skb = bf->skb;
  1532. ds = bf->desc;
  1533. /* bail if HW is still using self-linked descriptor */
  1534. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1535. break;
  1536. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1537. if (unlikely(ret == -EINPROGRESS))
  1538. break;
  1539. else if (unlikely(ret)) {
  1540. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1541. spin_unlock(&sc->rxbuflock);
  1542. return;
  1543. }
  1544. if (unlikely(rs.rs_more)) {
  1545. ATH5K_WARN(sc, "unsupported jumbo\n");
  1546. goto next;
  1547. }
  1548. if (unlikely(rs.rs_status)) {
  1549. if (rs.rs_status & AR5K_RXERR_PHY)
  1550. goto next;
  1551. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1552. /*
  1553. * Decrypt error. If the error occurred
  1554. * because there was no hardware key, then
  1555. * let the frame through so the upper layers
  1556. * can process it. This is necessary for 5210
  1557. * parts which have no way to setup a ``clear''
  1558. * key cache entry.
  1559. *
  1560. * XXX do key cache faulting
  1561. */
  1562. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1563. !(rs.rs_status & AR5K_RXERR_CRC))
  1564. goto accept;
  1565. }
  1566. if (rs.rs_status & AR5K_RXERR_MIC) {
  1567. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1568. goto accept;
  1569. }
  1570. /* let crypto-error packets fall through in MNTR */
  1571. if ((rs.rs_status &
  1572. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1573. sc->opmode != NL80211_IFTYPE_MONITOR)
  1574. goto next;
  1575. }
  1576. accept:
  1577. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1578. /*
  1579. * If we can't replace bf->skb with a new skb under memory
  1580. * pressure, just skip this packet
  1581. */
  1582. if (!next_skb)
  1583. goto next;
  1584. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1585. PCI_DMA_FROMDEVICE);
  1586. skb_put(skb, rs.rs_datalen);
  1587. /* The MAC header is padded to have 32-bit boundary if the
  1588. * packet payload is non-zero. The general calculation for
  1589. * padsize would take into account odd header lengths:
  1590. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1591. * even-length headers are used, padding can only be 0 or 2
  1592. * bytes and we can optimize this a bit. In addition, we must
  1593. * not try to remove padding from short control frames that do
  1594. * not have payload. */
  1595. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1596. padsize = ath5k_pad_size(hdrlen);
  1597. if (padsize) {
  1598. memmove(skb->data + padsize, skb->data, hdrlen);
  1599. skb_pull(skb, padsize);
  1600. }
  1601. /*
  1602. * always extend the mac timestamp, since this information is
  1603. * also needed for proper IBSS merging.
  1604. *
  1605. * XXX: it might be too late to do it here, since rs_tstamp is
  1606. * 15bit only. that means TSF extension has to be done within
  1607. * 32768usec (about 32ms). it might be necessary to move this to
  1608. * the interrupt handler, like it is done in madwifi.
  1609. *
  1610. * Unfortunately we don't know when the hardware takes the rx
  1611. * timestamp (beginning of phy frame, data frame, end of rx?).
  1612. * The only thing we know is that it is hardware specific...
  1613. * On AR5213 it seems the rx timestamp is at the end of the
  1614. * frame, but i'm not sure.
  1615. *
  1616. * NOTE: mac80211 defines mactime at the beginning of the first
  1617. * data symbol. Since we don't have any time references it's
  1618. * impossible to comply to that. This affects IBSS merge only
  1619. * right now, so it's not too bad...
  1620. */
  1621. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1622. rxs.flag |= RX_FLAG_TSFT;
  1623. rxs.freq = sc->curchan->center_freq;
  1624. rxs.band = sc->curband->band;
  1625. rxs.noise = sc->ah->ah_noise_floor;
  1626. rxs.signal = rxs.noise + rs.rs_rssi;
  1627. /* An rssi of 35 indicates you should be able use
  1628. * 54 Mbps reliably. A more elaborate scheme can be used
  1629. * here but it requires a map of SNR/throughput for each
  1630. * possible mode used */
  1631. rxs.qual = rs.rs_rssi * 100 / 35;
  1632. /* rssi can be more than 35 though, anything above that
  1633. * should be considered at 100% */
  1634. if (rxs.qual > 100)
  1635. rxs.qual = 100;
  1636. rxs.antenna = rs.rs_antenna;
  1637. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1638. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1639. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1640. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1641. rxs.flag |= RX_FLAG_SHORTPRE;
  1642. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1643. /* check beacons in IBSS mode */
  1644. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1645. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1646. __ieee80211_rx(sc->hw, skb, &rxs);
  1647. bf->skb = next_skb;
  1648. bf->skbaddr = next_skb_addr;
  1649. next:
  1650. list_move_tail(&bf->list, &sc->rxbuf);
  1651. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1652. unlock:
  1653. spin_unlock(&sc->rxbuflock);
  1654. }
  1655. /*************\
  1656. * TX Handling *
  1657. \*************/
  1658. static void
  1659. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1660. {
  1661. struct ath5k_tx_status ts = {};
  1662. struct ath5k_buf *bf, *bf0;
  1663. struct ath5k_desc *ds;
  1664. struct sk_buff *skb;
  1665. struct ieee80211_tx_info *info;
  1666. int i, ret;
  1667. spin_lock(&txq->lock);
  1668. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1669. ds = bf->desc;
  1670. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1671. if (unlikely(ret == -EINPROGRESS))
  1672. break;
  1673. else if (unlikely(ret)) {
  1674. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1675. ret, txq->qnum);
  1676. break;
  1677. }
  1678. skb = bf->skb;
  1679. info = IEEE80211_SKB_CB(skb);
  1680. bf->skb = NULL;
  1681. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1682. PCI_DMA_TODEVICE);
  1683. ieee80211_tx_info_clear_status(info);
  1684. for (i = 0; i < 4; i++) {
  1685. struct ieee80211_tx_rate *r =
  1686. &info->status.rates[i];
  1687. if (ts.ts_rate[i]) {
  1688. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1689. r->count = ts.ts_retry[i];
  1690. } else {
  1691. r->idx = -1;
  1692. r->count = 0;
  1693. }
  1694. }
  1695. /* count the successful attempt as well */
  1696. info->status.rates[ts.ts_final_idx].count++;
  1697. if (unlikely(ts.ts_status)) {
  1698. sc->ll_stats.dot11ACKFailureCount++;
  1699. if (ts.ts_status & AR5K_TXERR_FILT)
  1700. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1701. } else {
  1702. info->flags |= IEEE80211_TX_STAT_ACK;
  1703. info->status.ack_signal = ts.ts_rssi;
  1704. }
  1705. ieee80211_tx_status(sc->hw, skb);
  1706. sc->tx_stats[txq->qnum].count++;
  1707. spin_lock(&sc->txbuflock);
  1708. sc->tx_stats[txq->qnum].len--;
  1709. list_move_tail(&bf->list, &sc->txbuf);
  1710. sc->txbuf_len++;
  1711. spin_unlock(&sc->txbuflock);
  1712. }
  1713. if (likely(list_empty(&txq->q)))
  1714. txq->link = NULL;
  1715. spin_unlock(&txq->lock);
  1716. if (sc->txbuf_len > ATH_TXBUF / 5)
  1717. ieee80211_wake_queues(sc->hw);
  1718. }
  1719. static void
  1720. ath5k_tasklet_tx(unsigned long data)
  1721. {
  1722. struct ath5k_softc *sc = (void *)data;
  1723. ath5k_tx_processq(sc, sc->txq);
  1724. }
  1725. /*****************\
  1726. * Beacon handling *
  1727. \*****************/
  1728. /*
  1729. * Setup the beacon frame for transmit.
  1730. */
  1731. static int
  1732. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1733. {
  1734. struct sk_buff *skb = bf->skb;
  1735. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1736. struct ath5k_hw *ah = sc->ah;
  1737. struct ath5k_desc *ds;
  1738. int ret = 0;
  1739. u8 antenna;
  1740. u32 flags;
  1741. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1742. PCI_DMA_TODEVICE);
  1743. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1744. "skbaddr %llx\n", skb, skb->data, skb->len,
  1745. (unsigned long long)bf->skbaddr);
  1746. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1747. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1748. return -EIO;
  1749. }
  1750. ds = bf->desc;
  1751. antenna = ah->ah_tx_ant;
  1752. flags = AR5K_TXDESC_NOACK;
  1753. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1754. ds->ds_link = bf->daddr; /* self-linked */
  1755. flags |= AR5K_TXDESC_VEOL;
  1756. } else
  1757. ds->ds_link = 0;
  1758. /*
  1759. * If we use multiple antennas on AP and use
  1760. * the Sectored AP scenario, switch antenna every
  1761. * 4 beacons to make sure everybody hears our AP.
  1762. * When a client tries to associate, hw will keep
  1763. * track of the tx antenna to be used for this client
  1764. * automaticaly, based on ACKed packets.
  1765. *
  1766. * Note: AP still listens and transmits RTS on the
  1767. * default antenna which is supposed to be an omni.
  1768. *
  1769. * Note2: On sectored scenarios it's possible to have
  1770. * multiple antennas (1omni -the default- and 14 sectors)
  1771. * so if we choose to actually support this mode we need
  1772. * to allow user to set how many antennas we have and tweak
  1773. * the code below to send beacons on all of them.
  1774. */
  1775. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1776. antenna = sc->bsent & 4 ? 2 : 1;
  1777. /* FIXME: If we are in g mode and rate is a CCK rate
  1778. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1779. * from tx power (value is in dB units already) */
  1780. ds->ds_data = bf->skbaddr;
  1781. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1782. ieee80211_get_hdrlen_from_skb(skb),
  1783. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1784. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1785. 1, AR5K_TXKEYIX_INVALID,
  1786. antenna, flags, 0, 0);
  1787. if (ret)
  1788. goto err_unmap;
  1789. return 0;
  1790. err_unmap:
  1791. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1792. return ret;
  1793. }
  1794. static void ath5k_beacon_disable(struct ath5k_softc *sc)
  1795. {
  1796. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1797. ath5k_hw_set_imr(sc->ah, sc->imask);
  1798. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1799. }
  1800. /*
  1801. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1802. * frame contents are done as needed and the slot time is
  1803. * also adjusted based on current state.
  1804. *
  1805. * This is called from software irq context (beacontq or restq
  1806. * tasklets) or user context from ath5k_beacon_config.
  1807. */
  1808. static void
  1809. ath5k_beacon_send(struct ath5k_softc *sc)
  1810. {
  1811. struct ath5k_buf *bf = sc->bbuf;
  1812. struct ath5k_hw *ah = sc->ah;
  1813. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1814. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1815. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1816. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1817. return;
  1818. }
  1819. /*
  1820. * Check if the previous beacon has gone out. If
  1821. * not don't don't try to post another, skip this
  1822. * period and wait for the next. Missed beacons
  1823. * indicate a problem and should not occur. If we
  1824. * miss too many consecutive beacons reset the device.
  1825. */
  1826. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1827. sc->bmisscount++;
  1828. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1829. "missed %u consecutive beacons\n", sc->bmisscount);
  1830. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1831. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1832. "stuck beacon time (%u missed)\n",
  1833. sc->bmisscount);
  1834. tasklet_schedule(&sc->restq);
  1835. }
  1836. return;
  1837. }
  1838. if (unlikely(sc->bmisscount != 0)) {
  1839. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1840. "resume beacon xmit after %u misses\n",
  1841. sc->bmisscount);
  1842. sc->bmisscount = 0;
  1843. }
  1844. /*
  1845. * Stop any current dma and put the new frame on the queue.
  1846. * This should never fail since we check above that no frames
  1847. * are still pending on the queue.
  1848. */
  1849. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1850. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1851. /* NB: hw still stops DMA, so proceed */
  1852. }
  1853. /* refresh the beacon for AP mode */
  1854. if (sc->opmode == NL80211_IFTYPE_AP)
  1855. ath5k_beacon_update(sc->hw, sc->vif);
  1856. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1857. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1858. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1859. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1860. sc->bsent++;
  1861. }
  1862. /**
  1863. * ath5k_beacon_update_timers - update beacon timers
  1864. *
  1865. * @sc: struct ath5k_softc pointer we are operating on
  1866. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1867. * beacon timer update based on the current HW TSF.
  1868. *
  1869. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1870. * of a received beacon or the current local hardware TSF and write it to the
  1871. * beacon timer registers.
  1872. *
  1873. * This is called in a variety of situations, e.g. when a beacon is received,
  1874. * when a TSF update has been detected, but also when an new IBSS is created or
  1875. * when we otherwise know we have to update the timers, but we keep it in this
  1876. * function to have it all together in one place.
  1877. */
  1878. static void
  1879. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1880. {
  1881. struct ath5k_hw *ah = sc->ah;
  1882. u32 nexttbtt, intval, hw_tu, bc_tu;
  1883. u64 hw_tsf;
  1884. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1885. if (WARN_ON(!intval))
  1886. return;
  1887. /* beacon TSF converted to TU */
  1888. bc_tu = TSF_TO_TU(bc_tsf);
  1889. /* current TSF converted to TU */
  1890. hw_tsf = ath5k_hw_get_tsf64(ah);
  1891. hw_tu = TSF_TO_TU(hw_tsf);
  1892. #define FUDGE 3
  1893. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1894. if (bc_tsf == -1) {
  1895. /*
  1896. * no beacons received, called internally.
  1897. * just need to refresh timers based on HW TSF.
  1898. */
  1899. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1900. } else if (bc_tsf == 0) {
  1901. /*
  1902. * no beacon received, probably called by ath5k_reset_tsf().
  1903. * reset TSF to start with 0.
  1904. */
  1905. nexttbtt = intval;
  1906. intval |= AR5K_BEACON_RESET_TSF;
  1907. } else if (bc_tsf > hw_tsf) {
  1908. /*
  1909. * beacon received, SW merge happend but HW TSF not yet updated.
  1910. * not possible to reconfigure timers yet, but next time we
  1911. * receive a beacon with the same BSSID, the hardware will
  1912. * automatically update the TSF and then we need to reconfigure
  1913. * the timers.
  1914. */
  1915. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1916. "need to wait for HW TSF sync\n");
  1917. return;
  1918. } else {
  1919. /*
  1920. * most important case for beacon synchronization between STA.
  1921. *
  1922. * beacon received and HW TSF has been already updated by HW.
  1923. * update next TBTT based on the TSF of the beacon, but make
  1924. * sure it is ahead of our local TSF timer.
  1925. */
  1926. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1927. }
  1928. #undef FUDGE
  1929. sc->nexttbtt = nexttbtt;
  1930. intval |= AR5K_BEACON_ENA;
  1931. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1932. /*
  1933. * debugging output last in order to preserve the time critical aspect
  1934. * of this function
  1935. */
  1936. if (bc_tsf == -1)
  1937. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1938. "reconfigured timers based on HW TSF\n");
  1939. else if (bc_tsf == 0)
  1940. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1941. "reset HW TSF and timers\n");
  1942. else
  1943. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1944. "updated timers based on beacon TSF\n");
  1945. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1946. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1947. (unsigned long long) bc_tsf,
  1948. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1949. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1950. intval & AR5K_BEACON_PERIOD,
  1951. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1952. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1953. }
  1954. /**
  1955. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1956. *
  1957. * @sc: struct ath5k_softc pointer we are operating on
  1958. *
  1959. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1960. * interrupts to detect TSF updates only.
  1961. */
  1962. static void
  1963. ath5k_beacon_config(struct ath5k_softc *sc)
  1964. {
  1965. struct ath5k_hw *ah = sc->ah;
  1966. unsigned long flags;
  1967. ath5k_hw_set_imr(ah, 0);
  1968. sc->bmisscount = 0;
  1969. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1970. if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1971. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1972. sc->opmode == NL80211_IFTYPE_AP) {
  1973. /*
  1974. * In IBSS mode we use a self-linked tx descriptor and let the
  1975. * hardware send the beacons automatically. We have to load it
  1976. * only once here.
  1977. * We use the SWBA interrupt only to keep track of the beacon
  1978. * timers in order to detect automatic TSF updates.
  1979. */
  1980. ath5k_beaconq_config(sc);
  1981. sc->imask |= AR5K_INT_SWBA;
  1982. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1983. if (ath5k_hw_hasveol(ah)) {
  1984. spin_lock_irqsave(&sc->block, flags);
  1985. ath5k_beacon_send(sc);
  1986. spin_unlock_irqrestore(&sc->block, flags);
  1987. }
  1988. } else
  1989. ath5k_beacon_update_timers(sc, -1);
  1990. }
  1991. ath5k_hw_set_imr(ah, sc->imask);
  1992. }
  1993. static void ath5k_tasklet_beacon(unsigned long data)
  1994. {
  1995. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1996. /*
  1997. * Software beacon alert--time to send a beacon.
  1998. *
  1999. * In IBSS mode we use this interrupt just to
  2000. * keep track of the next TBTT (target beacon
  2001. * transmission time) in order to detect wether
  2002. * automatic TSF updates happened.
  2003. */
  2004. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2005. /* XXX: only if VEOL suppported */
  2006. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2007. sc->nexttbtt += sc->bintval;
  2008. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2009. "SWBA nexttbtt: %x hw_tu: %x "
  2010. "TSF: %llx\n",
  2011. sc->nexttbtt,
  2012. TSF_TO_TU(tsf),
  2013. (unsigned long long) tsf);
  2014. } else {
  2015. spin_lock(&sc->block);
  2016. ath5k_beacon_send(sc);
  2017. spin_unlock(&sc->block);
  2018. }
  2019. }
  2020. /********************\
  2021. * Interrupt handling *
  2022. \********************/
  2023. static int
  2024. ath5k_init(struct ath5k_softc *sc)
  2025. {
  2026. struct ath5k_hw *ah = sc->ah;
  2027. int ret, i;
  2028. mutex_lock(&sc->lock);
  2029. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2030. /*
  2031. * Stop anything previously setup. This is safe
  2032. * no matter this is the first time through or not.
  2033. */
  2034. ath5k_stop_locked(sc);
  2035. /*
  2036. * The basic interface to setting the hardware in a good
  2037. * state is ``reset''. On return the hardware is known to
  2038. * be powered up and with interrupts disabled. This must
  2039. * be followed by initialization of the appropriate bits
  2040. * and then setup of the interrupt mask.
  2041. */
  2042. sc->curchan = sc->hw->conf.channel;
  2043. sc->curband = &sc->sbands[sc->curchan->band];
  2044. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2045. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2046. AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  2047. ret = ath5k_reset(sc, NULL);
  2048. if (ret)
  2049. goto done;
  2050. ath5k_rfkill_hw_start(ah);
  2051. /*
  2052. * Reset the key cache since some parts do not reset the
  2053. * contents on initial power up or resume from suspend.
  2054. */
  2055. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2056. ath5k_hw_reset_key(ah, i);
  2057. /* Set ack to be sent at low bit-rates */
  2058. ath5k_hw_set_ack_bitrate_high(ah, false);
  2059. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2060. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2061. ret = 0;
  2062. done:
  2063. mmiowb();
  2064. mutex_unlock(&sc->lock);
  2065. return ret;
  2066. }
  2067. static int
  2068. ath5k_stop_locked(struct ath5k_softc *sc)
  2069. {
  2070. struct ath5k_hw *ah = sc->ah;
  2071. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2072. test_bit(ATH_STAT_INVALID, sc->status));
  2073. /*
  2074. * Shutdown the hardware and driver:
  2075. * stop output from above
  2076. * disable interrupts
  2077. * turn off timers
  2078. * turn off the radio
  2079. * clear transmit machinery
  2080. * clear receive machinery
  2081. * drain and release tx queues
  2082. * reclaim beacon resources
  2083. * power down hardware
  2084. *
  2085. * Note that some of this work is not possible if the
  2086. * hardware is gone (invalid).
  2087. */
  2088. ieee80211_stop_queues(sc->hw);
  2089. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2090. ath5k_led_off(sc);
  2091. ath5k_hw_set_imr(ah, 0);
  2092. synchronize_irq(sc->pdev->irq);
  2093. }
  2094. ath5k_txq_cleanup(sc);
  2095. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2096. ath5k_rx_stop(sc);
  2097. ath5k_hw_phy_disable(ah);
  2098. } else
  2099. sc->rxlink = NULL;
  2100. return 0;
  2101. }
  2102. /*
  2103. * Stop the device, grabbing the top-level lock to protect
  2104. * against concurrent entry through ath5k_init (which can happen
  2105. * if another thread does a system call and the thread doing the
  2106. * stop is preempted).
  2107. */
  2108. static int
  2109. ath5k_stop_hw(struct ath5k_softc *sc)
  2110. {
  2111. int ret;
  2112. mutex_lock(&sc->lock);
  2113. ret = ath5k_stop_locked(sc);
  2114. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2115. /*
  2116. * Set the chip in full sleep mode. Note that we are
  2117. * careful to do this only when bringing the interface
  2118. * completely to a stop. When the chip is in this state
  2119. * it must be carefully woken up or references to
  2120. * registers in the PCI clock domain may freeze the bus
  2121. * (and system). This varies by chip and is mostly an
  2122. * issue with newer parts that go to sleep more quickly.
  2123. */
  2124. if (sc->ah->ah_mac_srev >= 0x78) {
  2125. /*
  2126. * XXX
  2127. * don't put newer MAC revisions > 7.8 to sleep because
  2128. * of the above mentioned problems
  2129. */
  2130. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2131. "not putting device to sleep\n");
  2132. } else {
  2133. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2134. "putting device to full sleep\n");
  2135. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2136. }
  2137. }
  2138. ath5k_txbuf_free(sc, sc->bbuf);
  2139. mmiowb();
  2140. mutex_unlock(&sc->lock);
  2141. del_timer_sync(&sc->calib_tim);
  2142. tasklet_kill(&sc->rxtq);
  2143. tasklet_kill(&sc->txtq);
  2144. tasklet_kill(&sc->restq);
  2145. tasklet_kill(&sc->beacontq);
  2146. ath5k_rfkill_hw_stop(sc->ah);
  2147. return ret;
  2148. }
  2149. static irqreturn_t
  2150. ath5k_intr(int irq, void *dev_id)
  2151. {
  2152. struct ath5k_softc *sc = dev_id;
  2153. struct ath5k_hw *ah = sc->ah;
  2154. enum ath5k_int status;
  2155. unsigned int counter = 1000;
  2156. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2157. !ath5k_hw_is_intr_pending(ah)))
  2158. return IRQ_NONE;
  2159. do {
  2160. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2161. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2162. status, sc->imask);
  2163. if (unlikely(status & AR5K_INT_FATAL)) {
  2164. /*
  2165. * Fatal errors are unrecoverable.
  2166. * Typically these are caused by DMA errors.
  2167. */
  2168. tasklet_schedule(&sc->restq);
  2169. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2170. tasklet_schedule(&sc->restq);
  2171. } else {
  2172. if (status & AR5K_INT_SWBA) {
  2173. tasklet_hi_schedule(&sc->beacontq);
  2174. }
  2175. if (status & AR5K_INT_RXEOL) {
  2176. /*
  2177. * NB: the hardware should re-read the link when
  2178. * RXE bit is written, but it doesn't work at
  2179. * least on older hardware revs.
  2180. */
  2181. sc->rxlink = NULL;
  2182. }
  2183. if (status & AR5K_INT_TXURN) {
  2184. /* bump tx trigger level */
  2185. ath5k_hw_update_tx_triglevel(ah, true);
  2186. }
  2187. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2188. tasklet_schedule(&sc->rxtq);
  2189. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2190. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2191. tasklet_schedule(&sc->txtq);
  2192. if (status & AR5K_INT_BMISS) {
  2193. /* TODO */
  2194. }
  2195. if (status & AR5K_INT_MIB) {
  2196. /*
  2197. * These stats are also used for ANI i think
  2198. * so how about updating them more often ?
  2199. */
  2200. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2201. }
  2202. if (status & AR5K_INT_GPIO)
  2203. tasklet_schedule(&sc->rf_kill.toggleq);
  2204. }
  2205. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2206. if (unlikely(!counter))
  2207. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2208. return IRQ_HANDLED;
  2209. }
  2210. static void
  2211. ath5k_tasklet_reset(unsigned long data)
  2212. {
  2213. struct ath5k_softc *sc = (void *)data;
  2214. ath5k_reset_wake(sc);
  2215. }
  2216. /*
  2217. * Periodically recalibrate the PHY to account
  2218. * for temperature/environment changes.
  2219. */
  2220. static void
  2221. ath5k_calibrate(unsigned long data)
  2222. {
  2223. struct ath5k_softc *sc = (void *)data;
  2224. struct ath5k_hw *ah = sc->ah;
  2225. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2226. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2227. sc->curchan->hw_value);
  2228. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2229. /*
  2230. * Rfgain is out of bounds, reset the chip
  2231. * to load new gain values.
  2232. */
  2233. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2234. ath5k_reset_wake(sc);
  2235. }
  2236. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2237. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2238. ieee80211_frequency_to_channel(
  2239. sc->curchan->center_freq));
  2240. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2241. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2242. }
  2243. /********************\
  2244. * Mac80211 functions *
  2245. \********************/
  2246. static int
  2247. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2248. {
  2249. struct ath5k_softc *sc = hw->priv;
  2250. struct ath5k_buf *bf;
  2251. unsigned long flags;
  2252. int hdrlen;
  2253. int padsize;
  2254. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2255. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2256. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2257. /*
  2258. * the hardware expects the header padded to 4 byte boundaries
  2259. * if this is not the case we add the padding after the header
  2260. */
  2261. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2262. padsize = ath5k_pad_size(hdrlen);
  2263. if (padsize) {
  2264. if (skb_headroom(skb) < padsize) {
  2265. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2266. " headroom to pad %d\n", hdrlen, padsize);
  2267. goto drop_packet;
  2268. }
  2269. skb_push(skb, padsize);
  2270. memmove(skb->data, skb->data+padsize, hdrlen);
  2271. }
  2272. spin_lock_irqsave(&sc->txbuflock, flags);
  2273. if (list_empty(&sc->txbuf)) {
  2274. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2275. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2276. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2277. goto drop_packet;
  2278. }
  2279. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2280. list_del(&bf->list);
  2281. sc->txbuf_len--;
  2282. if (list_empty(&sc->txbuf))
  2283. ieee80211_stop_queues(hw);
  2284. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2285. bf->skb = skb;
  2286. if (ath5k_txbuf_setup(sc, bf)) {
  2287. bf->skb = NULL;
  2288. spin_lock_irqsave(&sc->txbuflock, flags);
  2289. list_add_tail(&bf->list, &sc->txbuf);
  2290. sc->txbuf_len++;
  2291. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2292. goto drop_packet;
  2293. }
  2294. return NETDEV_TX_OK;
  2295. drop_packet:
  2296. dev_kfree_skb_any(skb);
  2297. return NETDEV_TX_OK;
  2298. }
  2299. /*
  2300. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2301. * and change to the given channel.
  2302. */
  2303. static int
  2304. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2305. {
  2306. struct ath5k_hw *ah = sc->ah;
  2307. int ret;
  2308. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2309. if (chan) {
  2310. ath5k_hw_set_imr(ah, 0);
  2311. ath5k_txq_cleanup(sc);
  2312. ath5k_rx_stop(sc);
  2313. sc->curchan = chan;
  2314. sc->curband = &sc->sbands[chan->band];
  2315. }
  2316. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2317. if (ret) {
  2318. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2319. goto err;
  2320. }
  2321. ret = ath5k_rx_start(sc);
  2322. if (ret) {
  2323. ATH5K_ERR(sc, "can't start recv logic\n");
  2324. goto err;
  2325. }
  2326. /*
  2327. * Change channels and update the h/w rate map if we're switching;
  2328. * e.g. 11a to 11b/g.
  2329. *
  2330. * We may be doing a reset in response to an ioctl that changes the
  2331. * channel so update any state that might change as a result.
  2332. *
  2333. * XXX needed?
  2334. */
  2335. /* ath5k_chan_change(sc, c); */
  2336. ath5k_beacon_config(sc);
  2337. /* intrs are enabled by ath5k_beacon_config */
  2338. return 0;
  2339. err:
  2340. return ret;
  2341. }
  2342. static int
  2343. ath5k_reset_wake(struct ath5k_softc *sc)
  2344. {
  2345. int ret;
  2346. ret = ath5k_reset(sc, sc->curchan);
  2347. if (!ret)
  2348. ieee80211_wake_queues(sc->hw);
  2349. return ret;
  2350. }
  2351. static int ath5k_start(struct ieee80211_hw *hw)
  2352. {
  2353. return ath5k_init(hw->priv);
  2354. }
  2355. static void ath5k_stop(struct ieee80211_hw *hw)
  2356. {
  2357. ath5k_stop_hw(hw->priv);
  2358. }
  2359. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2360. struct ieee80211_if_init_conf *conf)
  2361. {
  2362. struct ath5k_softc *sc = hw->priv;
  2363. int ret;
  2364. mutex_lock(&sc->lock);
  2365. if (sc->vif) {
  2366. ret = 0;
  2367. goto end;
  2368. }
  2369. sc->vif = conf->vif;
  2370. switch (conf->type) {
  2371. case NL80211_IFTYPE_AP:
  2372. case NL80211_IFTYPE_STATION:
  2373. case NL80211_IFTYPE_ADHOC:
  2374. case NL80211_IFTYPE_MESH_POINT:
  2375. case NL80211_IFTYPE_MONITOR:
  2376. sc->opmode = conf->type;
  2377. break;
  2378. default:
  2379. ret = -EOPNOTSUPP;
  2380. goto end;
  2381. }
  2382. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2383. ret = 0;
  2384. end:
  2385. mutex_unlock(&sc->lock);
  2386. return ret;
  2387. }
  2388. static void
  2389. ath5k_remove_interface(struct ieee80211_hw *hw,
  2390. struct ieee80211_if_init_conf *conf)
  2391. {
  2392. struct ath5k_softc *sc = hw->priv;
  2393. u8 mac[ETH_ALEN] = {};
  2394. mutex_lock(&sc->lock);
  2395. if (sc->vif != conf->vif)
  2396. goto end;
  2397. ath5k_hw_set_lladdr(sc->ah, mac);
  2398. ath5k_beacon_disable(sc);
  2399. sc->vif = NULL;
  2400. end:
  2401. mutex_unlock(&sc->lock);
  2402. }
  2403. /*
  2404. * TODO: Phy disable/diversity etc
  2405. */
  2406. static int
  2407. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2408. {
  2409. struct ath5k_softc *sc = hw->priv;
  2410. struct ath5k_hw *ah = sc->ah;
  2411. struct ieee80211_conf *conf = &hw->conf;
  2412. int ret = 0;
  2413. mutex_lock(&sc->lock);
  2414. ret = ath5k_chan_set(sc, conf->channel);
  2415. if (ret < 0)
  2416. goto unlock;
  2417. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2418. (sc->power_level != conf->power_level)) {
  2419. sc->power_level = conf->power_level;
  2420. /* Half dB steps */
  2421. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2422. }
  2423. /* TODO:
  2424. * 1) Move this on config_interface and handle each case
  2425. * separately eg. when we have only one STA vif, use
  2426. * AR5K_ANTMODE_SINGLE_AP
  2427. *
  2428. * 2) Allow the user to change antenna mode eg. when only
  2429. * one antenna is present
  2430. *
  2431. * 3) Allow the user to set default/tx antenna when possible
  2432. *
  2433. * 4) Default mode should handle 90% of the cases, together
  2434. * with fixed a/b and single AP modes we should be able to
  2435. * handle 99%. Sectored modes are extreme cases and i still
  2436. * haven't found a usage for them. If we decide to support them,
  2437. * then we must allow the user to set how many tx antennas we
  2438. * have available
  2439. */
  2440. ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
  2441. unlock:
  2442. mutex_unlock(&sc->lock);
  2443. return ret;
  2444. }
  2445. #define SUPPORTED_FIF_FLAGS \
  2446. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2447. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2448. FIF_BCN_PRBRESP_PROMISC
  2449. /*
  2450. * o always accept unicast, broadcast, and multicast traffic
  2451. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2452. * says it should be
  2453. * o maintain current state of phy ofdm or phy cck error reception.
  2454. * If the hardware detects any of these type of errors then
  2455. * ath5k_hw_get_rx_filter() will pass to us the respective
  2456. * hardware filters to be able to receive these type of frames.
  2457. * o probe request frames are accepted only when operating in
  2458. * hostap, adhoc, or monitor modes
  2459. * o enable promiscuous mode according to the interface state
  2460. * o accept beacons:
  2461. * - when operating in adhoc mode so the 802.11 layer creates
  2462. * node table entries for peers,
  2463. * - when operating in station mode for collecting rssi data when
  2464. * the station is otherwise quiet, or
  2465. * - when scanning
  2466. */
  2467. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2468. unsigned int changed_flags,
  2469. unsigned int *new_flags,
  2470. int mc_count, struct dev_mc_list *mclist)
  2471. {
  2472. struct ath5k_softc *sc = hw->priv;
  2473. struct ath5k_hw *ah = sc->ah;
  2474. u32 mfilt[2], val, rfilt;
  2475. u8 pos;
  2476. int i;
  2477. mfilt[0] = 0;
  2478. mfilt[1] = 0;
  2479. /* Only deal with supported flags */
  2480. changed_flags &= SUPPORTED_FIF_FLAGS;
  2481. *new_flags &= SUPPORTED_FIF_FLAGS;
  2482. /* If HW detects any phy or radar errors, leave those filters on.
  2483. * Also, always enable Unicast, Broadcasts and Multicast
  2484. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2485. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2486. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2487. AR5K_RX_FILTER_MCAST);
  2488. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2489. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2490. rfilt |= AR5K_RX_FILTER_PROM;
  2491. __set_bit(ATH_STAT_PROMISC, sc->status);
  2492. } else {
  2493. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2494. }
  2495. }
  2496. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2497. if (*new_flags & FIF_ALLMULTI) {
  2498. mfilt[0] = ~0;
  2499. mfilt[1] = ~0;
  2500. } else {
  2501. for (i = 0; i < mc_count; i++) {
  2502. if (!mclist)
  2503. break;
  2504. /* calculate XOR of eight 6-bit values */
  2505. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2506. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2507. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2508. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2509. pos &= 0x3f;
  2510. mfilt[pos / 32] |= (1 << (pos % 32));
  2511. /* XXX: we might be able to just do this instead,
  2512. * but not sure, needs testing, if we do use this we'd
  2513. * neet to inform below to not reset the mcast */
  2514. /* ath5k_hw_set_mcast_filterindex(ah,
  2515. * mclist->dmi_addr[5]); */
  2516. mclist = mclist->next;
  2517. }
  2518. }
  2519. /* This is the best we can do */
  2520. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2521. rfilt |= AR5K_RX_FILTER_PHYERR;
  2522. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2523. * and probes for any BSSID, this needs testing */
  2524. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2525. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2526. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2527. * set we should only pass on control frames for this
  2528. * station. This needs testing. I believe right now this
  2529. * enables *all* control frames, which is OK.. but
  2530. * but we should see if we can improve on granularity */
  2531. if (*new_flags & FIF_CONTROL)
  2532. rfilt |= AR5K_RX_FILTER_CONTROL;
  2533. /* Additional settings per mode -- this is per ath5k */
  2534. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2535. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2536. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2537. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2538. if (sc->opmode != NL80211_IFTYPE_STATION)
  2539. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2540. if (sc->opmode != NL80211_IFTYPE_AP &&
  2541. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2542. test_bit(ATH_STAT_PROMISC, sc->status))
  2543. rfilt |= AR5K_RX_FILTER_PROM;
  2544. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2545. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2546. sc->opmode == NL80211_IFTYPE_AP)
  2547. rfilt |= AR5K_RX_FILTER_BEACON;
  2548. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2549. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2550. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2551. /* Set filters */
  2552. ath5k_hw_set_rx_filter(ah, rfilt);
  2553. /* Set multicast bits */
  2554. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2555. /* Set the cached hw filter flags, this will alter actually
  2556. * be set in HW */
  2557. sc->filter_flags = rfilt;
  2558. }
  2559. static int
  2560. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2561. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2562. struct ieee80211_key_conf *key)
  2563. {
  2564. struct ath5k_softc *sc = hw->priv;
  2565. int ret = 0;
  2566. if (modparam_nohwcrypt)
  2567. return -EOPNOTSUPP;
  2568. switch (key->alg) {
  2569. case ALG_WEP:
  2570. case ALG_TKIP:
  2571. break;
  2572. case ALG_CCMP:
  2573. return -EOPNOTSUPP;
  2574. default:
  2575. WARN_ON(1);
  2576. return -EINVAL;
  2577. }
  2578. mutex_lock(&sc->lock);
  2579. switch (cmd) {
  2580. case SET_KEY:
  2581. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2582. sta ? sta->addr : NULL);
  2583. if (ret) {
  2584. ATH5K_ERR(sc, "can't set the key\n");
  2585. goto unlock;
  2586. }
  2587. __set_bit(key->keyidx, sc->keymap);
  2588. key->hw_key_idx = key->keyidx;
  2589. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2590. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2591. break;
  2592. case DISABLE_KEY:
  2593. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2594. __clear_bit(key->keyidx, sc->keymap);
  2595. break;
  2596. default:
  2597. ret = -EINVAL;
  2598. goto unlock;
  2599. }
  2600. unlock:
  2601. mmiowb();
  2602. mutex_unlock(&sc->lock);
  2603. return ret;
  2604. }
  2605. static int
  2606. ath5k_get_stats(struct ieee80211_hw *hw,
  2607. struct ieee80211_low_level_stats *stats)
  2608. {
  2609. struct ath5k_softc *sc = hw->priv;
  2610. struct ath5k_hw *ah = sc->ah;
  2611. /* Force update */
  2612. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2613. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2614. return 0;
  2615. }
  2616. static int
  2617. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2618. struct ieee80211_tx_queue_stats *stats)
  2619. {
  2620. struct ath5k_softc *sc = hw->priv;
  2621. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2622. return 0;
  2623. }
  2624. static u64
  2625. ath5k_get_tsf(struct ieee80211_hw *hw)
  2626. {
  2627. struct ath5k_softc *sc = hw->priv;
  2628. return ath5k_hw_get_tsf64(sc->ah);
  2629. }
  2630. static void
  2631. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2632. {
  2633. struct ath5k_softc *sc = hw->priv;
  2634. ath5k_hw_set_tsf64(sc->ah, tsf);
  2635. }
  2636. static void
  2637. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2638. {
  2639. struct ath5k_softc *sc = hw->priv;
  2640. /*
  2641. * in IBSS mode we need to update the beacon timers too.
  2642. * this will also reset the TSF if we call it with 0
  2643. */
  2644. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2645. ath5k_beacon_update_timers(sc, 0);
  2646. else
  2647. ath5k_hw_reset_tsf(sc->ah);
  2648. }
  2649. /*
  2650. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2651. * this is called only once at config_bss time, for AP we do it every
  2652. * SWBA interrupt so that the TIM will reflect buffered frames.
  2653. *
  2654. * Called with the beacon lock.
  2655. */
  2656. static int
  2657. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2658. {
  2659. int ret;
  2660. struct ath5k_softc *sc = hw->priv;
  2661. struct sk_buff *skb;
  2662. if (WARN_ON(!vif)) {
  2663. ret = -EINVAL;
  2664. goto out;
  2665. }
  2666. skb = ieee80211_beacon_get(hw, vif);
  2667. if (!skb) {
  2668. ret = -ENOMEM;
  2669. goto out;
  2670. }
  2671. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2672. ath5k_txbuf_free(sc, sc->bbuf);
  2673. sc->bbuf->skb = skb;
  2674. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2675. if (ret)
  2676. sc->bbuf->skb = NULL;
  2677. out:
  2678. return ret;
  2679. }
  2680. /*
  2681. * Update the beacon and reconfigure the beacon queues.
  2682. */
  2683. static void
  2684. ath5k_beacon_reconfig(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2685. {
  2686. int ret;
  2687. unsigned long flags;
  2688. struct ath5k_softc *sc = hw->priv;
  2689. spin_lock_irqsave(&sc->block, flags);
  2690. ret = ath5k_beacon_update(hw, vif);
  2691. spin_unlock_irqrestore(&sc->block, flags);
  2692. if (ret == 0) {
  2693. ath5k_beacon_config(sc);
  2694. mmiowb();
  2695. }
  2696. }
  2697. static void
  2698. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2699. {
  2700. struct ath5k_softc *sc = hw->priv;
  2701. struct ath5k_hw *ah = sc->ah;
  2702. u32 rfilt;
  2703. rfilt = ath5k_hw_get_rx_filter(ah);
  2704. if (enable)
  2705. rfilt |= AR5K_RX_FILTER_BEACON;
  2706. else
  2707. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2708. ath5k_hw_set_rx_filter(ah, rfilt);
  2709. sc->filter_flags = rfilt;
  2710. }
  2711. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2712. struct ieee80211_vif *vif,
  2713. struct ieee80211_bss_conf *bss_conf,
  2714. u32 changes)
  2715. {
  2716. struct ath5k_softc *sc = hw->priv;
  2717. struct ath5k_hw *ah = sc->ah;
  2718. mutex_lock(&sc->lock);
  2719. if (WARN_ON(sc->vif != vif))
  2720. goto unlock;
  2721. if (changes & BSS_CHANGED_BSSID) {
  2722. /* Cache for later use during resets */
  2723. memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
  2724. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2725. * a clean way of letting us retrieve this yet. */
  2726. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2727. mmiowb();
  2728. }
  2729. if (changes & BSS_CHANGED_BEACON_INT)
  2730. sc->bintval = bss_conf->beacon_int;
  2731. if (changes & BSS_CHANGED_ASSOC) {
  2732. sc->assoc = bss_conf->assoc;
  2733. if (sc->opmode == NL80211_IFTYPE_STATION)
  2734. set_beacon_filter(hw, sc->assoc);
  2735. }
  2736. if (changes & BSS_CHANGED_BEACON &&
  2737. (vif->type == NL80211_IFTYPE_ADHOC ||
  2738. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2739. vif->type == NL80211_IFTYPE_AP)) {
  2740. ath5k_beacon_reconfig(hw, vif);
  2741. }
  2742. unlock:
  2743. mutex_unlock(&sc->lock);
  2744. }