ath5k.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* TODO: Clean up channel debuging -doesn't work anyway- and start
  20. * working on reg. control code using all available eeprom information
  21. * -rev. engineering needed- */
  22. #define CHAN_DEBUG 0
  23. #include <linux/io.h>
  24. #include <linux/types.h>
  25. #include <net/mac80211.h>
  26. #include "../regd.h"
  27. /* RX/TX descriptor hw structs
  28. * TODO: Driver part should only see sw structs */
  29. #include "desc.h"
  30. /* EEPROM structs/offsets
  31. * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
  32. * and clean up common bits, then introduce set/get functions in eeprom.c */
  33. #include "eeprom.h"
  34. /* PCI IDs */
  35. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  36. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  39. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  40. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  59. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  61. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  63. /****************************\
  64. GENERIC DRIVER DEFINITIONS
  65. \****************************/
  66. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  67. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  68. printk(_level "ath5k %s: " _fmt, \
  69. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  70. ##__VA_ARGS__)
  71. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  72. if (net_ratelimit()) \
  73. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  74. } while (0)
  75. #define ATH5K_INFO(_sc, _fmt, ...) \
  76. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  77. #define ATH5K_WARN(_sc, _fmt, ...) \
  78. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  79. #define ATH5K_ERR(_sc, _fmt, ...) \
  80. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  81. /*
  82. * AR5K REGISTER ACCESS
  83. */
  84. /* Some macros to read/write fields */
  85. /* First shift, then mask */
  86. #define AR5K_REG_SM(_val, _flags) \
  87. (((_val) << _flags##_S) & (_flags))
  88. /* First mask, then shift */
  89. #define AR5K_REG_MS(_val, _flags) \
  90. (((_val) & (_flags)) >> _flags##_S)
  91. /* Some registers can hold multiple values of interest. For this
  92. * reason when we want to write to these registers we must first
  93. * retrieve the values which we do not want to clear (lets call this
  94. * old_data) and then set the register with this and our new_value:
  95. * ( old_data | new_value) */
  96. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  97. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  98. (((_val) << _flags##_S) & (_flags)), _reg)
  99. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  100. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  101. (_mask)) | (_flags), _reg)
  102. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  103. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  104. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  105. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  106. /* Access to PHY registers */
  107. #define AR5K_PHY_READ(ah, _reg) \
  108. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  109. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  110. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  111. /* Access QCU registers per queue */
  112. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  113. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  114. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  115. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  116. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  117. _reg |= 1 << _queue; \
  118. } while (0)
  119. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  120. _reg &= ~(1 << _queue); \
  121. } while (0)
  122. /* Used while writing initvals */
  123. #define AR5K_REG_WAIT(_i) do { \
  124. if (_i % 64) \
  125. udelay(1); \
  126. } while (0)
  127. /* Register dumps are done per operation mode */
  128. #define AR5K_INI_RFGAIN_5GHZ 0
  129. #define AR5K_INI_RFGAIN_2GHZ 1
  130. /* TODO: Clean this up */
  131. #define AR5K_INI_VAL_11A 0
  132. #define AR5K_INI_VAL_11A_TURBO 1
  133. #define AR5K_INI_VAL_11B 2
  134. #define AR5K_INI_VAL_11G 3
  135. #define AR5K_INI_VAL_11G_TURBO 4
  136. #define AR5K_INI_VAL_XR 0
  137. #define AR5K_INI_VAL_MAX 5
  138. /* Used for BSSID etc manipulation */
  139. #define AR5K_LOW_ID(_a)( \
  140. (_a)[0] | (_a)[1] << 8 | (_a)[2] << 16 | (_a)[3] << 24 \
  141. )
  142. #define AR5K_HIGH_ID(_a) ((_a)[4] | (_a)[5] << 8)
  143. /*
  144. * Some tuneable values (these should be changeable by the user)
  145. * TODO: Make use of them and add more options OR use debug/configfs
  146. */
  147. #define AR5K_TUNE_DMA_BEACON_RESP 2
  148. #define AR5K_TUNE_SW_BEACON_RESP 10
  149. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  150. #define AR5K_TUNE_RADAR_ALERT false
  151. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  152. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
  153. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  154. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  155. * be the max value. */
  156. #define AR5K_TUNE_RSSI_THRES 129
  157. /* This must be set when setting the RSSI threshold otherwise it can
  158. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  159. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  160. * track of it. Max value depends on harware. For AR5210 this is just 7.
  161. * For AR5211+ this seems to be up to 255. */
  162. #define AR5K_TUNE_BMISS_THRES 7
  163. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  164. #define AR5K_TUNE_BEACON_INTERVAL 100
  165. #define AR5K_TUNE_AIFS 2
  166. #define AR5K_TUNE_AIFS_11B 2
  167. #define AR5K_TUNE_AIFS_XR 0
  168. #define AR5K_TUNE_CWMIN 15
  169. #define AR5K_TUNE_CWMIN_11B 31
  170. #define AR5K_TUNE_CWMIN_XR 3
  171. #define AR5K_TUNE_CWMAX 1023
  172. #define AR5K_TUNE_CWMAX_11B 1023
  173. #define AR5K_TUNE_CWMAX_XR 7
  174. #define AR5K_TUNE_NOISE_FLOOR -72
  175. #define AR5K_TUNE_MAX_TXPOWER 63
  176. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  177. #define AR5K_TUNE_TPC_TXPOWER false
  178. #define AR5K_TUNE_HWTXTRIES 4
  179. #define AR5K_INIT_CARR_SENSE_EN 1
  180. /*Swap RX/TX Descriptor for big endian archs*/
  181. #if defined(__BIG_ENDIAN)
  182. #define AR5K_INIT_CFG ( \
  183. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  184. )
  185. #else
  186. #define AR5K_INIT_CFG 0x00000000
  187. #endif
  188. /* Initial values */
  189. #define AR5K_INIT_CYCRSSI_THR1 2
  190. #define AR5K_INIT_TX_LATENCY 502
  191. #define AR5K_INIT_USEC 39
  192. #define AR5K_INIT_USEC_TURBO 79
  193. #define AR5K_INIT_USEC_32 31
  194. #define AR5K_INIT_SLOT_TIME 396
  195. #define AR5K_INIT_SLOT_TIME_TURBO 480
  196. #define AR5K_INIT_ACK_CTS_TIMEOUT 1024
  197. #define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
  198. #define AR5K_INIT_PROG_IFS 920
  199. #define AR5K_INIT_PROG_IFS_TURBO 960
  200. #define AR5K_INIT_EIFS 3440
  201. #define AR5K_INIT_EIFS_TURBO 6880
  202. #define AR5K_INIT_SIFS 560
  203. #define AR5K_INIT_SIFS_TURBO 480
  204. #define AR5K_INIT_SH_RETRY 10
  205. #define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
  206. #define AR5K_INIT_SSH_RETRY 32
  207. #define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
  208. #define AR5K_INIT_TX_RETRY 10
  209. #define AR5K_INIT_TRANSMIT_LATENCY ( \
  210. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  211. (AR5K_INIT_USEC) \
  212. )
  213. #define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
  214. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  215. (AR5K_INIT_USEC_TURBO) \
  216. )
  217. #define AR5K_INIT_PROTO_TIME_CNTRL ( \
  218. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
  219. (AR5K_INIT_PROG_IFS) \
  220. )
  221. #define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
  222. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
  223. (AR5K_INIT_PROG_IFS_TURBO) \
  224. )
  225. /* token to use for aifs, cwmin, cwmax in MadWiFi */
  226. #define AR5K_TXQ_USEDEFAULT ((u32) -1)
  227. /* GENERIC CHIPSET DEFINITIONS */
  228. /* MAC Chips */
  229. enum ath5k_version {
  230. AR5K_AR5210 = 0,
  231. AR5K_AR5211 = 1,
  232. AR5K_AR5212 = 2,
  233. };
  234. /* PHY Chips */
  235. enum ath5k_radio {
  236. AR5K_RF5110 = 0,
  237. AR5K_RF5111 = 1,
  238. AR5K_RF5112 = 2,
  239. AR5K_RF2413 = 3,
  240. AR5K_RF5413 = 4,
  241. AR5K_RF2316 = 5,
  242. AR5K_RF2317 = 6,
  243. AR5K_RF2425 = 7,
  244. };
  245. /*
  246. * Common silicon revision/version values
  247. */
  248. enum ath5k_srev_type {
  249. AR5K_VERSION_MAC,
  250. AR5K_VERSION_RAD,
  251. };
  252. struct ath5k_srev_name {
  253. const char *sr_name;
  254. enum ath5k_srev_type sr_type;
  255. u_int sr_val;
  256. };
  257. #define AR5K_SREV_UNKNOWN 0xffff
  258. #define AR5K_SREV_AR5210 0x00 /* Crete */
  259. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  260. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  261. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  262. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  263. #define AR5K_SREV_AR5212 0x50 /* Venice */
  264. #define AR5K_SREV_AR5213 0x55 /* ??? */
  265. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  266. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  267. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  268. #define AR5K_SREV_AR5424 0x90 /* Condor */
  269. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  270. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  271. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  272. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  273. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  274. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  275. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  276. #define AR5K_SREV_RAD_5110 0x00
  277. #define AR5K_SREV_RAD_5111 0x10
  278. #define AR5K_SREV_RAD_5111A 0x15
  279. #define AR5K_SREV_RAD_2111 0x20
  280. #define AR5K_SREV_RAD_5112 0x30
  281. #define AR5K_SREV_RAD_5112A 0x35
  282. #define AR5K_SREV_RAD_5112B 0x36
  283. #define AR5K_SREV_RAD_2112 0x40
  284. #define AR5K_SREV_RAD_2112A 0x45
  285. #define AR5K_SREV_RAD_2112B 0x46
  286. #define AR5K_SREV_RAD_2413 0x50
  287. #define AR5K_SREV_RAD_5413 0x60
  288. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  289. #define AR5K_SREV_RAD_2317 0x80
  290. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  291. #define AR5K_SREV_RAD_2425 0xa2
  292. #define AR5K_SREV_RAD_5133 0xc0
  293. #define AR5K_SREV_PHY_5211 0x30
  294. #define AR5K_SREV_PHY_5212 0x41
  295. #define AR5K_SREV_PHY_5212A 0x42
  296. #define AR5K_SREV_PHY_5212B 0x43
  297. #define AR5K_SREV_PHY_2413 0x45
  298. #define AR5K_SREV_PHY_5413 0x61
  299. #define AR5K_SREV_PHY_2425 0x70
  300. /* IEEE defs */
  301. #define IEEE80211_MAX_LEN 2500
  302. /* TODO add support to mac80211 for vendor-specific rates and modes */
  303. /*
  304. * Some of this information is based on Documentation from:
  305. *
  306. * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
  307. *
  308. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  309. * supposed to double the distance an Atheros client device can keep a
  310. * connection with an Atheros access point. This is achieved by increasing
  311. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  312. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  313. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  314. *
  315. * Please note that can you either use XR or TURBO but you cannot use both,
  316. * they are exclusive.
  317. *
  318. */
  319. #define MODULATION_XR 0x00000200
  320. /*
  321. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  322. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  323. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  324. * channels. To use this feature your Access Point must also suport it.
  325. * There is also a distinction between "static" and "dynamic" turbo modes:
  326. *
  327. * - Static: is the dumb version: devices set to this mode stick to it until
  328. * the mode is turned off.
  329. * - Dynamic: is the intelligent version, the network decides itself if it
  330. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  331. * (which would get used in turbo mode), or when a non-turbo station joins
  332. * the network, turbo mode won't be used until the situation changes again.
  333. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  334. * monitors the used radio band in order to decide whether turbo mode may
  335. * be used or not.
  336. *
  337. * This article claims Super G sticks to bonding of channels 5 and 6 for
  338. * USA:
  339. *
  340. * http://www.pcworld.com/article/id,113428-page,1/article.html
  341. *
  342. * The channel bonding seems to be driver specific though. In addition to
  343. * deciding what channels will be used, these "Turbo" modes are accomplished
  344. * by also enabling the following features:
  345. *
  346. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  347. * after each frame. Bursting is a standards-compliant feature that can be
  348. * used with any Access Point.
  349. * - Fast frames: increases the amount of information that can be sent per
  350. * frame, also resulting in a reduction of transmission overhead. It is a
  351. * proprietary feature that needs to be supported by the Access Point.
  352. * - Compression: data frames are compressed in real time using a Lempel Ziv
  353. * algorithm. This is done transparently. Once this feature is enabled,
  354. * compression and decompression takes place inside the chipset, without
  355. * putting additional load on the host CPU.
  356. *
  357. */
  358. #define MODULATION_TURBO 0x00000080
  359. enum ath5k_driver_mode {
  360. AR5K_MODE_11A = 0,
  361. AR5K_MODE_11A_TURBO = 1,
  362. AR5K_MODE_11B = 2,
  363. AR5K_MODE_11G = 3,
  364. AR5K_MODE_11G_TURBO = 4,
  365. AR5K_MODE_XR = 0,
  366. AR5K_MODE_MAX = 5
  367. };
  368. enum ath5k_ant_mode {
  369. AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
  370. AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
  371. AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
  372. AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
  373. AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
  374. AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
  375. AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
  376. AR5K_ANTMODE_MAX,
  377. };
  378. /****************\
  379. TX DEFINITIONS
  380. \****************/
  381. /*
  382. * TX Status descriptor
  383. */
  384. struct ath5k_tx_status {
  385. u16 ts_seqnum;
  386. u16 ts_tstamp;
  387. u8 ts_status;
  388. u8 ts_rate[4];
  389. u8 ts_retry[4];
  390. u8 ts_final_idx;
  391. s8 ts_rssi;
  392. u8 ts_shortretry;
  393. u8 ts_longretry;
  394. u8 ts_virtcol;
  395. u8 ts_antenna;
  396. };
  397. #define AR5K_TXSTAT_ALTRATE 0x80
  398. #define AR5K_TXERR_XRETRY 0x01
  399. #define AR5K_TXERR_FILT 0x02
  400. #define AR5K_TXERR_FIFO 0x04
  401. /**
  402. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  403. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  404. * @AR5K_TX_QUEUE_DATA: A normal data queue
  405. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  406. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  407. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  408. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  409. */
  410. enum ath5k_tx_queue {
  411. AR5K_TX_QUEUE_INACTIVE = 0,
  412. AR5K_TX_QUEUE_DATA,
  413. AR5K_TX_QUEUE_XR_DATA,
  414. AR5K_TX_QUEUE_BEACON,
  415. AR5K_TX_QUEUE_CAB,
  416. AR5K_TX_QUEUE_UAPSD,
  417. };
  418. #define AR5K_NUM_TX_QUEUES 10
  419. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  420. /*
  421. * Queue syb-types to classify normal data queues.
  422. * These are the 4 Access Categories as defined in
  423. * WME spec. 0 is the lowest priority and 4 is the
  424. * highest. Normal data that hasn't been classified
  425. * goes to the Best Effort AC.
  426. */
  427. enum ath5k_tx_queue_subtype {
  428. AR5K_WME_AC_BK = 0, /*Background traffic*/
  429. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  430. AR5K_WME_AC_VI, /*Video traffic*/
  431. AR5K_WME_AC_VO, /*Voice traffic*/
  432. };
  433. /*
  434. * Queue ID numbers as returned by the hw functions, each number
  435. * represents a hw queue. If hw does not support hw queues
  436. * (eg 5210) all data goes in one queue. These match
  437. * d80211 definitions (net80211/MadWiFi don't use them).
  438. */
  439. enum ath5k_tx_queue_id {
  440. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  441. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  442. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  443. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  444. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  445. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  446. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  447. AR5K_TX_QUEUE_ID_UAPSD = 8,
  448. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  449. };
  450. /*
  451. * Flags to set hw queue's parameters...
  452. */
  453. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  454. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  455. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  456. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  457. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  458. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  459. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  460. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  461. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  462. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  463. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  464. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  465. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  466. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  467. /*
  468. * A struct to hold tx queue's parameters
  469. */
  470. struct ath5k_txq_info {
  471. enum ath5k_tx_queue tqi_type;
  472. enum ath5k_tx_queue_subtype tqi_subtype;
  473. u16 tqi_flags; /* Tx queue flags (see above) */
  474. u32 tqi_aifs; /* Arbitrated Interframe Space */
  475. s32 tqi_cw_min; /* Minimum Contention Window */
  476. s32 tqi_cw_max; /* Maximum Contention Window */
  477. u32 tqi_cbr_period; /* Constant bit rate period */
  478. u32 tqi_cbr_overflow_limit;
  479. u32 tqi_burst_time;
  480. u32 tqi_ready_time; /* Not used */
  481. };
  482. /*
  483. * Transmit packet types.
  484. * used on tx control descriptor
  485. * TODO: Use them inside base.c corectly
  486. */
  487. enum ath5k_pkt_type {
  488. AR5K_PKT_TYPE_NORMAL = 0,
  489. AR5K_PKT_TYPE_ATIM = 1,
  490. AR5K_PKT_TYPE_PSPOLL = 2,
  491. AR5K_PKT_TYPE_BEACON = 3,
  492. AR5K_PKT_TYPE_PROBE_RESP = 4,
  493. AR5K_PKT_TYPE_PIFS = 5,
  494. };
  495. /*
  496. * TX power and TPC settings
  497. */
  498. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  499. ((0 & 1) << ((_v) + 6)) | \
  500. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  501. )
  502. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  503. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  504. )
  505. /*
  506. * DMA size definitions (2^n+2)
  507. */
  508. enum ath5k_dmasize {
  509. AR5K_DMASIZE_4B = 0,
  510. AR5K_DMASIZE_8B,
  511. AR5K_DMASIZE_16B,
  512. AR5K_DMASIZE_32B,
  513. AR5K_DMASIZE_64B,
  514. AR5K_DMASIZE_128B,
  515. AR5K_DMASIZE_256B,
  516. AR5K_DMASIZE_512B
  517. };
  518. /****************\
  519. RX DEFINITIONS
  520. \****************/
  521. /*
  522. * RX Status descriptor
  523. */
  524. struct ath5k_rx_status {
  525. u16 rs_datalen;
  526. u16 rs_tstamp;
  527. u8 rs_status;
  528. u8 rs_phyerr;
  529. s8 rs_rssi;
  530. u8 rs_keyix;
  531. u8 rs_rate;
  532. u8 rs_antenna;
  533. u8 rs_more;
  534. };
  535. #define AR5K_RXERR_CRC 0x01
  536. #define AR5K_RXERR_PHY 0x02
  537. #define AR5K_RXERR_FIFO 0x04
  538. #define AR5K_RXERR_DECRYPT 0x08
  539. #define AR5K_RXERR_MIC 0x10
  540. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  541. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  542. /**************************\
  543. BEACON TIMERS DEFINITIONS
  544. \**************************/
  545. #define AR5K_BEACON_PERIOD 0x0000ffff
  546. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  547. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  548. #if 0
  549. /**
  550. * struct ath5k_beacon_state - Per-station beacon timer state.
  551. * @bs_interval: in TU's, can also include the above flags
  552. * @bs_cfp_max_duration: if non-zero hw is setup to coexist with a
  553. * Point Coordination Function capable AP
  554. */
  555. struct ath5k_beacon_state {
  556. u32 bs_next_beacon;
  557. u32 bs_next_dtim;
  558. u32 bs_interval;
  559. u8 bs_dtim_period;
  560. u8 bs_cfp_period;
  561. u16 bs_cfp_max_duration;
  562. u16 bs_cfp_du_remain;
  563. u16 bs_tim_offset;
  564. u16 bs_sleep_duration;
  565. u16 bs_bmiss_threshold;
  566. u32 bs_cfp_next;
  567. };
  568. #endif
  569. /*
  570. * TSF to TU conversion:
  571. *
  572. * TSF is a 64bit value in usec (microseconds).
  573. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  574. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  575. */
  576. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  577. /*******************************\
  578. GAIN OPTIMIZATION DEFINITIONS
  579. \*******************************/
  580. enum ath5k_rfgain {
  581. AR5K_RFGAIN_INACTIVE = 0,
  582. AR5K_RFGAIN_ACTIVE,
  583. AR5K_RFGAIN_READ_REQUESTED,
  584. AR5K_RFGAIN_NEED_CHANGE,
  585. };
  586. struct ath5k_gain {
  587. u8 g_step_idx;
  588. u8 g_current;
  589. u8 g_target;
  590. u8 g_low;
  591. u8 g_high;
  592. u8 g_f_corr;
  593. u8 g_state;
  594. };
  595. /********************\
  596. COMMON DEFINITIONS
  597. \********************/
  598. #define AR5K_SLOT_TIME_9 396
  599. #define AR5K_SLOT_TIME_20 880
  600. #define AR5K_SLOT_TIME_MAX 0xffff
  601. /* channel_flags */
  602. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  603. #define CHANNEL_TURBO 0x0010 /* Turbo Channel */
  604. #define CHANNEL_CCK 0x0020 /* CCK channel */
  605. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  606. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  607. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  608. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  609. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  610. #define CHANNEL_XR 0x0800 /* XR channel */
  611. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  612. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  613. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  614. #define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  615. #define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  616. #define CHANNEL_108A CHANNEL_T
  617. #define CHANNEL_108G CHANNEL_TG
  618. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  619. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
  620. CHANNEL_TURBO)
  621. #define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
  622. #define CHANNEL_MODES CHANNEL_ALL
  623. /*
  624. * Used internaly for reset_tx_queue).
  625. * Also see struct struct ieee80211_channel.
  626. */
  627. #define IS_CHAN_XR(_c) ((_c.hw_value & CHANNEL_XR) != 0)
  628. #define IS_CHAN_B(_c) ((_c.hw_value & CHANNEL_B) != 0)
  629. /*
  630. * The following structure is used to map 2GHz channels to
  631. * 5GHz Atheros channels.
  632. * TODO: Clean up
  633. */
  634. struct ath5k_athchan_2ghz {
  635. u32 a2_flags;
  636. u16 a2_athchan;
  637. };
  638. /******************\
  639. RATE DEFINITIONS
  640. \******************/
  641. /**
  642. * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
  643. *
  644. * The rate code is used to get the RX rate or set the TX rate on the
  645. * hardware descriptors. It is also used for internal modulation control
  646. * and settings.
  647. *
  648. * This is the hardware rate map we are aware of:
  649. *
  650. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  651. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  652. *
  653. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  654. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  655. *
  656. * rate_code 17 18 19 20 21 22 23 24
  657. * rate_kbps ? ? ? ? ? ? ? 11000
  658. *
  659. * rate_code 25 26 27 28 29 30 31 32
  660. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  661. *
  662. * "S" indicates CCK rates with short preamble.
  663. *
  664. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  665. * lowest 4 bits, so they are the same as below with a 0xF mask.
  666. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  667. * We handle this in ath5k_setup_bands().
  668. */
  669. #define AR5K_MAX_RATES 32
  670. /* B */
  671. #define ATH5K_RATE_CODE_1M 0x1B
  672. #define ATH5K_RATE_CODE_2M 0x1A
  673. #define ATH5K_RATE_CODE_5_5M 0x19
  674. #define ATH5K_RATE_CODE_11M 0x18
  675. /* A and G */
  676. #define ATH5K_RATE_CODE_6M 0x0B
  677. #define ATH5K_RATE_CODE_9M 0x0F
  678. #define ATH5K_RATE_CODE_12M 0x0A
  679. #define ATH5K_RATE_CODE_18M 0x0E
  680. #define ATH5K_RATE_CODE_24M 0x09
  681. #define ATH5K_RATE_CODE_36M 0x0D
  682. #define ATH5K_RATE_CODE_48M 0x08
  683. #define ATH5K_RATE_CODE_54M 0x0C
  684. /* XR */
  685. #define ATH5K_RATE_CODE_XR_500K 0x07
  686. #define ATH5K_RATE_CODE_XR_1M 0x02
  687. #define ATH5K_RATE_CODE_XR_2M 0x06
  688. #define ATH5K_RATE_CODE_XR_3M 0x01
  689. /* adding this flag to rate_code enables short preamble */
  690. #define AR5K_SET_SHORT_PREAMBLE 0x04
  691. /*
  692. * Crypto definitions
  693. */
  694. #define AR5K_KEYCACHE_SIZE 8
  695. /***********************\
  696. HW RELATED DEFINITIONS
  697. \***********************/
  698. /*
  699. * Misc definitions
  700. */
  701. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  702. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  703. if (_e >= _s) \
  704. return (false); \
  705. } while (0)
  706. /*
  707. * Hardware interrupt abstraction
  708. */
  709. /**
  710. * enum ath5k_int - Hardware interrupt masks helpers
  711. *
  712. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  713. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  714. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  715. * @AR5K_INT_RXNOFRM: No frame received (?)
  716. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  717. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  718. * LinkPtr is NULL. For more details, refer to:
  719. * http://www.freepatentsonline.com/20030225739.html
  720. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  721. * Note that Rx overrun is not always fatal, on some chips we can continue
  722. * operation without reseting the card, that's why int_fatal is not
  723. * common for all chips.
  724. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  725. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  726. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  727. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  728. * We currently do increments on interrupt by
  729. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  730. * @AR5K_INT_MIB: Indicates the Management Information Base counters should be
  731. * checked. We should do this with ath5k_hw_update_mib_counters() but
  732. * it seems we should also then do some noise immunity work.
  733. * @AR5K_INT_RXPHY: RX PHY Error
  734. * @AR5K_INT_RXKCM: RX Key cache miss
  735. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  736. * beacon that must be handled in software. The alternative is if you
  737. * have VEOL support, in that case you let the hardware deal with things.
  738. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  739. * beacons from the AP have associated with, we should probably try to
  740. * reassociate. When in IBSS mode this might mean we have not received
  741. * any beacons from any local stations. Note that every station in an
  742. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  743. * (TBTT) with a random backoff.
  744. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  745. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  746. * until properly handled
  747. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  748. * errors. These types of errors we can enable seem to be of type
  749. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  750. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  751. * @AR5K_INT_NOCARD: signals the card has been removed
  752. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  753. * bit value
  754. *
  755. * These are mapped to take advantage of some common bits
  756. * between the MACs, to be able to set intr properties
  757. * easier. Some of them are not used yet inside hw.c. Most map
  758. * to the respective hw interrupt value as they are common amogst different
  759. * MACs.
  760. */
  761. enum ath5k_int {
  762. AR5K_INT_RXOK = 0x00000001,
  763. AR5K_INT_RXDESC = 0x00000002,
  764. AR5K_INT_RXERR = 0x00000004,
  765. AR5K_INT_RXNOFRM = 0x00000008,
  766. AR5K_INT_RXEOL = 0x00000010,
  767. AR5K_INT_RXORN = 0x00000020,
  768. AR5K_INT_TXOK = 0x00000040,
  769. AR5K_INT_TXDESC = 0x00000080,
  770. AR5K_INT_TXERR = 0x00000100,
  771. AR5K_INT_TXNOFRM = 0x00000200,
  772. AR5K_INT_TXEOL = 0x00000400,
  773. AR5K_INT_TXURN = 0x00000800,
  774. AR5K_INT_MIB = 0x00001000,
  775. AR5K_INT_SWI = 0x00002000,
  776. AR5K_INT_RXPHY = 0x00004000,
  777. AR5K_INT_RXKCM = 0x00008000,
  778. AR5K_INT_SWBA = 0x00010000,
  779. AR5K_INT_BRSSI = 0x00020000,
  780. AR5K_INT_BMISS = 0x00040000,
  781. AR5K_INT_FATAL = 0x00080000, /* Non common */
  782. AR5K_INT_BNR = 0x00100000, /* Non common */
  783. AR5K_INT_TIM = 0x00200000, /* Non common */
  784. AR5K_INT_DTIM = 0x00400000, /* Non common */
  785. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  786. AR5K_INT_GPIO = 0x01000000,
  787. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  788. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  789. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  790. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  791. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  792. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  793. AR5K_INT_GLOBAL = 0x80000000,
  794. AR5K_INT_COMMON = AR5K_INT_RXOK
  795. | AR5K_INT_RXDESC
  796. | AR5K_INT_RXERR
  797. | AR5K_INT_RXNOFRM
  798. | AR5K_INT_RXEOL
  799. | AR5K_INT_RXORN
  800. | AR5K_INT_TXOK
  801. | AR5K_INT_TXDESC
  802. | AR5K_INT_TXERR
  803. | AR5K_INT_TXNOFRM
  804. | AR5K_INT_TXEOL
  805. | AR5K_INT_TXURN
  806. | AR5K_INT_MIB
  807. | AR5K_INT_SWI
  808. | AR5K_INT_RXPHY
  809. | AR5K_INT_RXKCM
  810. | AR5K_INT_SWBA
  811. | AR5K_INT_BRSSI
  812. | AR5K_INT_BMISS
  813. | AR5K_INT_GPIO
  814. | AR5K_INT_GLOBAL,
  815. AR5K_INT_NOCARD = 0xffffffff
  816. };
  817. /*
  818. * Power management
  819. */
  820. enum ath5k_power_mode {
  821. AR5K_PM_UNDEFINED = 0,
  822. AR5K_PM_AUTO,
  823. AR5K_PM_AWAKE,
  824. AR5K_PM_FULL_SLEEP,
  825. AR5K_PM_NETWORK_SLEEP,
  826. };
  827. /*
  828. * These match net80211 definitions (not used in
  829. * mac80211).
  830. * TODO: Clean this up
  831. */
  832. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  833. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  834. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  835. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  836. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  837. /* GPIO-controlled software LED */
  838. #define AR5K_SOFTLED_PIN 0
  839. #define AR5K_SOFTLED_ON 0
  840. #define AR5K_SOFTLED_OFF 1
  841. /*
  842. * Chipset capabilities -see ath5k_hw_get_capability-
  843. * get_capability function is not yet fully implemented
  844. * in ath5k so most of these don't work yet...
  845. * TODO: Implement these & merge with _TUNE_ stuff above
  846. */
  847. enum ath5k_capability_type {
  848. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  849. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  850. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  851. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  852. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  853. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  854. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  855. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  856. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  857. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  858. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  859. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  860. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  861. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  862. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  863. AR5K_CAP_XR = 16, /* Supports XR mode */
  864. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  865. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  866. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  867. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  868. };
  869. /* XXX: we *may* move cap_range stuff to struct wiphy */
  870. struct ath5k_capabilities {
  871. /*
  872. * Supported PHY modes
  873. * (ie. CHANNEL_A, CHANNEL_B, ...)
  874. */
  875. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  876. /*
  877. * Frequency range (without regulation restrictions)
  878. */
  879. struct {
  880. u16 range_2ghz_min;
  881. u16 range_2ghz_max;
  882. u16 range_5ghz_min;
  883. u16 range_5ghz_max;
  884. } cap_range;
  885. /*
  886. * Values stored in the EEPROM (some of them...)
  887. */
  888. struct ath5k_eeprom_info cap_eeprom;
  889. /*
  890. * Queue information
  891. */
  892. struct {
  893. u8 q_tx_num;
  894. } cap_queues;
  895. };
  896. /***************************************\
  897. HARDWARE ABSTRACTION LAYER STRUCTURE
  898. \***************************************/
  899. /*
  900. * Misc defines
  901. */
  902. #define AR5K_MAX_GPIO 10
  903. #define AR5K_MAX_RF_BANKS 8
  904. /* TODO: Clean up and merge with ath5k_softc */
  905. struct ath5k_hw {
  906. u32 ah_magic;
  907. struct ath5k_softc *ah_sc;
  908. void __iomem *ah_iobase;
  909. enum ath5k_int ah_imr;
  910. enum nl80211_iftype ah_op_mode;
  911. enum ath5k_power_mode ah_power_mode;
  912. struct ieee80211_channel ah_current_channel;
  913. bool ah_turbo;
  914. bool ah_calibration;
  915. bool ah_running;
  916. bool ah_single_chip;
  917. bool ah_combined_mic;
  918. u32 ah_mac_srev;
  919. u16 ah_mac_version;
  920. u16 ah_mac_revision;
  921. u16 ah_phy_revision;
  922. u16 ah_radio_5ghz_revision;
  923. u16 ah_radio_2ghz_revision;
  924. enum ath5k_version ah_version;
  925. enum ath5k_radio ah_radio;
  926. u32 ah_phy;
  927. bool ah_5ghz;
  928. bool ah_2ghz;
  929. #define ah_modes ah_capabilities.cap_mode
  930. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  931. u32 ah_atim_window;
  932. u32 ah_aifs;
  933. u32 ah_cw_min;
  934. u32 ah_cw_max;
  935. bool ah_software_retry;
  936. u32 ah_limit_tx_retries;
  937. /* Antenna Control */
  938. u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  939. u8 ah_ant_mode;
  940. u8 ah_tx_ant;
  941. u8 ah_def_ant;
  942. u8 ah_sta_id[ETH_ALEN];
  943. /* Current BSSID we are trying to assoc to / create.
  944. * This is passed by mac80211 on config_interface() and cached here for
  945. * use in resets */
  946. u8 ah_bssid[ETH_ALEN];
  947. u8 ah_bssid_mask[ETH_ALEN];
  948. u32 ah_gpio[AR5K_MAX_GPIO];
  949. int ah_gpio_npins;
  950. struct ath_regulatory ah_regulatory;
  951. struct ath5k_capabilities ah_capabilities;
  952. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  953. u32 ah_txq_status;
  954. u32 ah_txq_imr_txok;
  955. u32 ah_txq_imr_txerr;
  956. u32 ah_txq_imr_txurn;
  957. u32 ah_txq_imr_txdesc;
  958. u32 ah_txq_imr_txeol;
  959. u32 ah_txq_imr_cbrorn;
  960. u32 ah_txq_imr_cbrurn;
  961. u32 ah_txq_imr_qtrig;
  962. u32 ah_txq_imr_nofrm;
  963. u32 ah_txq_isr;
  964. u32 *ah_rf_banks;
  965. size_t ah_rf_banks_size;
  966. size_t ah_rf_regs_count;
  967. struct ath5k_gain ah_gain;
  968. u8 ah_offset[AR5K_MAX_RF_BANKS];
  969. struct {
  970. /* Temporary tables used for interpolation */
  971. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  972. [AR5K_EEPROM_POWER_TABLE_SIZE];
  973. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  974. [AR5K_EEPROM_POWER_TABLE_SIZE];
  975. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  976. u16 txp_rates_power_table[AR5K_MAX_RATES];
  977. u8 txp_min_idx;
  978. bool txp_tpc;
  979. /* Values in 0.25dB units */
  980. s16 txp_min_pwr;
  981. s16 txp_max_pwr;
  982. /* Values in 0.5dB units */
  983. s16 txp_offset;
  984. s16 txp_ofdm;
  985. s16 txp_cck_ofdm_gainf_delta;
  986. /* Value in dB units */
  987. s16 txp_cck_ofdm_pwr_delta;
  988. } ah_txpower;
  989. struct {
  990. bool r_enabled;
  991. int r_last_alert;
  992. struct ieee80211_channel r_last_channel;
  993. } ah_radar;
  994. /* noise floor from last periodic calibration */
  995. s32 ah_noise_floor;
  996. /*
  997. * Function pointers
  998. */
  999. int (*ah_setup_rx_desc)(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1000. u32 size, unsigned int flags);
  1001. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1002. unsigned int, unsigned int, enum ath5k_pkt_type, unsigned int,
  1003. unsigned int, unsigned int, unsigned int, unsigned int,
  1004. unsigned int, unsigned int, unsigned int);
  1005. int (*ah_setup_mrr_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1006. unsigned int, unsigned int, unsigned int, unsigned int,
  1007. unsigned int, unsigned int);
  1008. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1009. struct ath5k_tx_status *);
  1010. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1011. struct ath5k_rx_status *);
  1012. };
  1013. /*
  1014. * Prototypes
  1015. */
  1016. /* Attach/Detach Functions */
  1017. extern struct ath5k_hw *ath5k_hw_attach(struct ath5k_softc *sc, u8 mac_version);
  1018. extern void ath5k_hw_detach(struct ath5k_hw *ah);
  1019. /* LED functions */
  1020. extern int ath5k_init_leds(struct ath5k_softc *sc);
  1021. extern void ath5k_led_enable(struct ath5k_softc *sc);
  1022. extern void ath5k_led_off(struct ath5k_softc *sc);
  1023. extern void ath5k_unregister_leds(struct ath5k_softc *sc);
  1024. /* Reset Functions */
  1025. extern int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
  1026. extern int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode, struct ieee80211_channel *channel, bool change_channel);
  1027. /* Power management functions */
  1028. extern int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode, bool set_chip, u16 sleep_duration);
  1029. /* DMA Related Functions */
  1030. extern void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  1031. extern int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
  1032. extern u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  1033. extern void ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  1034. extern int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1035. extern int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1036. extern u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  1037. extern int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  1038. u32 phys_addr);
  1039. extern int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  1040. /* Interrupt handling */
  1041. extern bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  1042. extern int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  1043. extern enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum
  1044. ath5k_int new_mask);
  1045. extern void ath5k_hw_update_mib_counters(struct ath5k_hw *ah, struct ieee80211_low_level_stats *stats);
  1046. /* EEPROM access functions */
  1047. extern int ath5k_eeprom_init(struct ath5k_hw *ah);
  1048. extern void ath5k_eeprom_detach(struct ath5k_hw *ah);
  1049. extern int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
  1050. extern bool ath5k_eeprom_is_hb63(struct ath5k_hw *ah);
  1051. /* Protocol Control Unit Functions */
  1052. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah);
  1053. /* BSSID Functions */
  1054. extern void ath5k_hw_get_lladdr(struct ath5k_hw *ah, u8 *mac);
  1055. extern int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  1056. extern void ath5k_hw_set_associd(struct ath5k_hw *ah, const u8 *bssid, u16 assoc_id);
  1057. extern int ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  1058. /* Receive start/stop functions */
  1059. extern void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  1060. extern void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  1061. /* RX Filter functions */
  1062. extern void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  1063. extern int ath5k_hw_set_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  1064. extern int ath5k_hw_clear_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  1065. extern u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  1066. extern void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  1067. /* Beacon control functions */
  1068. extern u32 ath5k_hw_get_tsf32(struct ath5k_hw *ah);
  1069. extern u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  1070. extern void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
  1071. extern void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  1072. extern void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  1073. #if 0
  1074. extern int ath5k_hw_set_beacon_timers(struct ath5k_hw *ah, const struct ath5k_beacon_state *state);
  1075. extern void ath5k_hw_reset_beacon(struct ath5k_hw *ah);
  1076. extern int ath5k_hw_beaconq_finish(struct ath5k_hw *ah, unsigned long phys_addr);
  1077. #endif
  1078. /* ACK bit rate */
  1079. void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
  1080. /* ACK/CTS Timeouts */
  1081. extern int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout);
  1082. extern unsigned int ath5k_hw_get_ack_timeout(struct ath5k_hw *ah);
  1083. extern int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout);
  1084. extern unsigned int ath5k_hw_get_cts_timeout(struct ath5k_hw *ah);
  1085. /* Key table (WEP) functions */
  1086. extern int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
  1087. extern int ath5k_hw_is_key_valid(struct ath5k_hw *ah, u16 entry);
  1088. extern int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry, const struct ieee80211_key_conf *key, const u8 *mac);
  1089. extern int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
  1090. /* Queue Control Unit, DFS Control Unit Functions */
  1091. extern int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue, struct ath5k_txq_info *queue_info);
  1092. extern int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
  1093. const struct ath5k_txq_info *queue_info);
  1094. extern int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1095. enum ath5k_tx_queue queue_type,
  1096. struct ath5k_txq_info *queue_info);
  1097. extern u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  1098. extern void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1099. extern int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1100. extern unsigned int ath5k_hw_get_slot_time(struct ath5k_hw *ah);
  1101. extern int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
  1102. /* Hardware Descriptor Functions */
  1103. extern int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1104. /* GPIO Functions */
  1105. extern void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1106. extern int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1107. extern int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1108. extern u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1109. extern int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1110. extern void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, u32 interrupt_level);
  1111. /* rfkill Functions */
  1112. extern void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1113. extern void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1114. /* Misc functions */
  1115. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1116. extern int ath5k_hw_get_capability(struct ath5k_hw *ah, enum ath5k_capability_type cap_type, u32 capability, u32 *result);
  1117. extern int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1118. extern int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1119. /* Initial register settings functions */
  1120. extern int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1121. /* Initialize RF */
  1122. extern int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
  1123. struct ieee80211_channel *channel,
  1124. unsigned int mode);
  1125. extern int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq);
  1126. extern enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1127. extern int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1128. /* PHY/RF channel functions */
  1129. extern bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1130. extern int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1131. /* PHY calibration */
  1132. extern int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1133. extern int ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq);
  1134. /* Spur mitigation */
  1135. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1136. struct ieee80211_channel *channel);
  1137. void ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
  1138. struct ieee80211_channel *channel);
  1139. /* Misc PHY functions */
  1140. extern u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1141. extern int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1142. /* Antenna control */
  1143. extern void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
  1144. extern void ath5k_hw_set_def_antenna(struct ath5k_hw *ah, u8 ant);
  1145. extern unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah);
  1146. /* TX power setup */
  1147. extern int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel, u8 ee_mode, u8 txpower);
  1148. extern int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
  1149. /*
  1150. * Functions used internaly
  1151. */
  1152. /*
  1153. * Translate usec to hw clock units
  1154. * TODO: Half/quarter rate
  1155. */
  1156. static inline unsigned int ath5k_hw_htoclock(unsigned int usec, bool turbo)
  1157. {
  1158. return turbo ? (usec * 80) : (usec * 40);
  1159. }
  1160. /*
  1161. * Translate hw clock units to usec
  1162. * TODO: Half/quarter rate
  1163. */
  1164. static inline unsigned int ath5k_hw_clocktoh(unsigned int clock, bool turbo)
  1165. {
  1166. return turbo ? (clock / 80) : (clock / 40);
  1167. }
  1168. /*
  1169. * Read from a register
  1170. */
  1171. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1172. {
  1173. return ioread32(ah->ah_iobase + reg);
  1174. }
  1175. /*
  1176. * Write to a register
  1177. */
  1178. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1179. {
  1180. iowrite32(val, ah->ah_iobase + reg);
  1181. }
  1182. #if defined(_ATH5K_RESET) || defined(_ATH5K_PHY)
  1183. /*
  1184. * Check if a register write has been completed
  1185. */
  1186. static int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag,
  1187. u32 val, bool is_set)
  1188. {
  1189. int i;
  1190. u32 data;
  1191. for (i = AR5K_TUNE_REGISTER_TIMEOUT; i > 0; i--) {
  1192. data = ath5k_hw_reg_read(ah, reg);
  1193. if (is_set && (data & flag))
  1194. break;
  1195. else if ((data & flag) == val)
  1196. break;
  1197. udelay(15);
  1198. }
  1199. return (i <= 0) ? -EAGAIN : 0;
  1200. }
  1201. #endif
  1202. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1203. {
  1204. u32 retval = 0, bit, i;
  1205. for (i = 0; i < bits; i++) {
  1206. bit = (val >> i) & 1;
  1207. retval = (retval << 1) | bit;
  1208. }
  1209. return retval;
  1210. }
  1211. static inline int ath5k_pad_size(int hdrlen)
  1212. {
  1213. return (hdrlen < 24) ? 0 : hdrlen & 3;
  1214. }
  1215. #endif