vxge-config.c 137 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include "vxge-traffic.h"
  19. #include "vxge-config.h"
  20. /*
  21. * __vxge_hw_channel_allocate - Allocate memory for channel
  22. * This function allocates required memory for the channel and various arrays
  23. * in the channel
  24. */
  25. struct __vxge_hw_channel*
  26. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  27. enum __vxge_hw_channel_type type,
  28. u32 length, u32 per_dtr_space, void *userdata)
  29. {
  30. struct __vxge_hw_channel *channel;
  31. struct __vxge_hw_device *hldev;
  32. int size = 0;
  33. u32 vp_id;
  34. hldev = vph->vpath->hldev;
  35. vp_id = vph->vpath->vp_id;
  36. switch (type) {
  37. case VXGE_HW_CHANNEL_TYPE_FIFO:
  38. size = sizeof(struct __vxge_hw_fifo);
  39. break;
  40. case VXGE_HW_CHANNEL_TYPE_RING:
  41. size = sizeof(struct __vxge_hw_ring);
  42. break;
  43. default:
  44. break;
  45. }
  46. channel = kzalloc(size, GFP_KERNEL);
  47. if (channel == NULL)
  48. goto exit0;
  49. INIT_LIST_HEAD(&channel->item);
  50. channel->common_reg = hldev->common_reg;
  51. channel->first_vp_id = hldev->first_vp_id;
  52. channel->type = type;
  53. channel->devh = hldev;
  54. channel->vph = vph;
  55. channel->userdata = userdata;
  56. channel->per_dtr_space = per_dtr_space;
  57. channel->length = length;
  58. channel->vp_id = vp_id;
  59. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  60. if (channel->work_arr == NULL)
  61. goto exit1;
  62. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  63. if (channel->free_arr == NULL)
  64. goto exit1;
  65. channel->free_ptr = length;
  66. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  67. if (channel->reserve_arr == NULL)
  68. goto exit1;
  69. channel->reserve_ptr = length;
  70. channel->reserve_top = 0;
  71. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  72. if (channel->orig_arr == NULL)
  73. goto exit1;
  74. return channel;
  75. exit1:
  76. __vxge_hw_channel_free(channel);
  77. exit0:
  78. return NULL;
  79. }
  80. /*
  81. * __vxge_hw_channel_free - Free memory allocated for channel
  82. * This function deallocates memory from the channel and various arrays
  83. * in the channel
  84. */
  85. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  86. {
  87. kfree(channel->work_arr);
  88. kfree(channel->free_arr);
  89. kfree(channel->reserve_arr);
  90. kfree(channel->orig_arr);
  91. kfree(channel);
  92. }
  93. /*
  94. * __vxge_hw_channel_initialize - Initialize a channel
  95. * This function initializes a channel by properly setting the
  96. * various references
  97. */
  98. enum vxge_hw_status
  99. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  100. {
  101. u32 i;
  102. struct __vxge_hw_virtualpath *vpath;
  103. vpath = channel->vph->vpath;
  104. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  105. for (i = 0; i < channel->length; i++)
  106. channel->orig_arr[i] = channel->reserve_arr[i];
  107. }
  108. switch (channel->type) {
  109. case VXGE_HW_CHANNEL_TYPE_FIFO:
  110. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  111. channel->stats = &((struct __vxge_hw_fifo *)
  112. channel)->stats->common_stats;
  113. break;
  114. case VXGE_HW_CHANNEL_TYPE_RING:
  115. vpath->ringh = (struct __vxge_hw_ring *)channel;
  116. channel->stats = &((struct __vxge_hw_ring *)
  117. channel)->stats->common_stats;
  118. break;
  119. default:
  120. break;
  121. }
  122. return VXGE_HW_OK;
  123. }
  124. /*
  125. * __vxge_hw_channel_reset - Resets a channel
  126. * This function resets a channel by properly setting the various references
  127. */
  128. enum vxge_hw_status
  129. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  130. {
  131. u32 i;
  132. for (i = 0; i < channel->length; i++) {
  133. if (channel->reserve_arr != NULL)
  134. channel->reserve_arr[i] = channel->orig_arr[i];
  135. if (channel->free_arr != NULL)
  136. channel->free_arr[i] = NULL;
  137. if (channel->work_arr != NULL)
  138. channel->work_arr[i] = NULL;
  139. }
  140. channel->free_ptr = channel->length;
  141. channel->reserve_ptr = channel->length;
  142. channel->reserve_top = 0;
  143. channel->post_index = 0;
  144. channel->compl_index = 0;
  145. return VXGE_HW_OK;
  146. }
  147. /*
  148. * __vxge_hw_device_pci_e_init
  149. * Initialize certain PCI/PCI-X configuration registers
  150. * with recommended values. Save config space for future hw resets.
  151. */
  152. void
  153. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  154. {
  155. u16 cmd = 0;
  156. /* Set the PErr Repconse bit and SERR in PCI command register. */
  157. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  158. cmd |= 0x140;
  159. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  160. pci_save_state(hldev->pdev);
  161. return;
  162. }
  163. /*
  164. * __vxge_hw_device_register_poll
  165. * Will poll certain register for specified amount of time.
  166. * Will poll until masked bit is not cleared.
  167. */
  168. enum vxge_hw_status
  169. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  170. {
  171. u64 val64;
  172. u32 i = 0;
  173. enum vxge_hw_status ret = VXGE_HW_FAIL;
  174. udelay(10);
  175. do {
  176. val64 = readq(reg);
  177. if (!(val64 & mask))
  178. return VXGE_HW_OK;
  179. udelay(100);
  180. } while (++i <= 9);
  181. i = 0;
  182. do {
  183. val64 = readq(reg);
  184. if (!(val64 & mask))
  185. return VXGE_HW_OK;
  186. mdelay(1);
  187. } while (++i <= max_millis);
  188. return ret;
  189. }
  190. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  191. * in progress
  192. * This routine checks the vpath reset in progress register is turned zero
  193. */
  194. enum vxge_hw_status
  195. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  196. {
  197. enum vxge_hw_status status;
  198. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  199. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  200. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  201. return status;
  202. }
  203. /*
  204. * __vxge_hw_device_toc_get
  205. * This routine sets the swapper and reads the toc pointer and returns the
  206. * memory mapped address of the toc
  207. */
  208. struct vxge_hw_toc_reg __iomem *
  209. __vxge_hw_device_toc_get(void __iomem *bar0)
  210. {
  211. u64 val64;
  212. struct vxge_hw_toc_reg __iomem *toc = NULL;
  213. enum vxge_hw_status status;
  214. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  215. (struct vxge_hw_legacy_reg __iomem *)bar0;
  216. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  217. if (status != VXGE_HW_OK)
  218. goto exit;
  219. val64 = readq(&legacy_reg->toc_first_pointer);
  220. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  221. exit:
  222. return toc;
  223. }
  224. /*
  225. * __vxge_hw_device_reg_addr_get
  226. * This routine sets the swapper and reads the toc pointer and initializes the
  227. * register location pointers in the device object. It waits until the ric is
  228. * completed initializing registers.
  229. */
  230. enum vxge_hw_status
  231. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  232. {
  233. u64 val64;
  234. u32 i;
  235. enum vxge_hw_status status = VXGE_HW_OK;
  236. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  237. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  238. if (hldev->toc_reg == NULL) {
  239. status = VXGE_HW_FAIL;
  240. goto exit;
  241. }
  242. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  243. hldev->common_reg =
  244. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  245. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  246. hldev->mrpcim_reg =
  247. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  248. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  249. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  250. hldev->srpcim_reg[i] =
  251. (struct vxge_hw_srpcim_reg __iomem *)
  252. (hldev->bar0 + val64);
  253. }
  254. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  255. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  256. hldev->vpmgmt_reg[i] =
  257. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  258. }
  259. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  260. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  261. hldev->vpath_reg[i] =
  262. (struct vxge_hw_vpath_reg __iomem *)
  263. (hldev->bar0 + val64);
  264. }
  265. val64 = readq(&hldev->toc_reg->toc_kdfc);
  266. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  267. case 0:
  268. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  269. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  270. break;
  271. case 2:
  272. hldev->kdfc = (u8 __iomem *)(hldev->bar1 +
  273. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  274. break;
  275. case 4:
  276. hldev->kdfc = (u8 __iomem *)(hldev->bar2 +
  277. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  278. break;
  279. default:
  280. break;
  281. }
  282. status = __vxge_hw_device_vpath_reset_in_prog_check(
  283. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  284. exit:
  285. return status;
  286. }
  287. /*
  288. * __vxge_hw_device_id_get
  289. * This routine returns sets the device id and revision numbers into the device
  290. * structure
  291. */
  292. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  293. {
  294. u64 val64;
  295. val64 = readq(&hldev->common_reg->titan_asic_id);
  296. hldev->device_id =
  297. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  298. hldev->major_revision =
  299. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  300. hldev->minor_revision =
  301. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  302. return;
  303. }
  304. /*
  305. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  306. * This routine returns the Access Rights of the driver
  307. */
  308. static u32
  309. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  310. {
  311. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  312. switch (host_type) {
  313. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  314. if (func_id == 0) {
  315. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  316. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  317. }
  318. break;
  319. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  320. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  321. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  322. break;
  323. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  324. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  325. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  326. break;
  327. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  328. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  329. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  330. break;
  331. case VXGE_HW_SR_VH_FUNCTION0:
  332. case VXGE_HW_VH_NORMAL_FUNCTION:
  333. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  334. break;
  335. }
  336. return access_rights;
  337. }
  338. /*
  339. * __vxge_hw_device_host_info_get
  340. * This routine returns the host type assignments
  341. */
  342. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  343. {
  344. u64 val64;
  345. u32 i;
  346. val64 = readq(&hldev->common_reg->host_type_assignments);
  347. hldev->host_type =
  348. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  349. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  350. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  351. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  352. continue;
  353. hldev->func_id =
  354. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  355. hldev->access_rights = __vxge_hw_device_access_rights_get(
  356. hldev->host_type, hldev->func_id);
  357. hldev->first_vp_id = i;
  358. break;
  359. }
  360. return;
  361. }
  362. /*
  363. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  364. * link width and signalling rate.
  365. */
  366. static enum vxge_hw_status
  367. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  368. {
  369. int exp_cap;
  370. u16 lnk;
  371. /* Get the negotiated link width and speed from PCI config space */
  372. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  373. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  374. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  375. return VXGE_HW_ERR_INVALID_PCI_INFO;
  376. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  377. case PCIE_LNK_WIDTH_RESRV:
  378. case PCIE_LNK_X1:
  379. case PCIE_LNK_X2:
  380. case PCIE_LNK_X4:
  381. case PCIE_LNK_X8:
  382. break;
  383. default:
  384. return VXGE_HW_ERR_INVALID_PCI_INFO;
  385. }
  386. return VXGE_HW_OK;
  387. }
  388. enum vxge_hw_status
  389. __vxge_hw_device_is_privilaged(struct __vxge_hw_device *hldev)
  390. {
  391. if ((hldev->host_type == VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION ||
  392. hldev->host_type == VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION ||
  393. hldev->host_type == VXGE_HW_NO_MR_SR_VH0_FUNCTION0) &&
  394. (hldev->func_id == 0))
  395. return VXGE_HW_OK;
  396. else
  397. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  398. }
  399. /*
  400. * vxge_hw_wrr_rebalance - Rebalance the RX_WRR and KDFC_WRR calandars.
  401. * Rebalance the RX_WRR and KDFC_WRR calandars.
  402. */
  403. static enum
  404. vxge_hw_status vxge_hw_wrr_rebalance(struct __vxge_hw_device *hldev)
  405. {
  406. u64 val64;
  407. u32 wrr_states[VXGE_HW_WEIGHTED_RR_SERVICE_STATES];
  408. u32 i, j, how_often = 1;
  409. enum vxge_hw_status status = VXGE_HW_OK;
  410. status = __vxge_hw_device_is_privilaged(hldev);
  411. if (status != VXGE_HW_OK)
  412. goto exit;
  413. /* Reset the priorities assigned to the WRR arbitration
  414. phases for the receive traffic */
  415. for (i = 0; i < VXGE_HW_WRR_RING_COUNT; i++)
  416. writeq(0, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  417. /* Reset the transmit FIFO servicing calendar for FIFOs */
  418. for (i = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  419. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_0) + i));
  420. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_20) + i));
  421. }
  422. /* Assign WRR priority 0 for all FIFOs */
  423. for (i = 1; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  424. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(0),
  425. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  426. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(0),
  427. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  428. }
  429. /* Reset to service non-offload doorbells */
  430. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  431. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  432. /* Set priority 0 to all receive queues */
  433. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_0);
  434. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_1);
  435. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_2);
  436. /* Initialize all the slots as unused */
  437. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  438. wrr_states[i] = -1;
  439. /* Prepare the Fifo service states */
  440. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  441. if (!hldev->config.vp_config[i].min_bandwidth)
  442. continue;
  443. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  444. hldev->config.vp_config[i].min_bandwidth;
  445. if (how_often) {
  446. for (j = 0; j < VXGE_HW_WRR_FIFO_SERVICE_STATES;) {
  447. if (wrr_states[j] == -1) {
  448. wrr_states[j] = i;
  449. /* Make sure each fifo is serviced
  450. * atleast once */
  451. if (i == j)
  452. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  453. else
  454. j += how_often;
  455. } else
  456. j++;
  457. }
  458. }
  459. }
  460. /* Fill the unused slots with 0 */
  461. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  462. if (wrr_states[j] == -1)
  463. wrr_states[j] = 0;
  464. }
  465. /* Assign WRR priority number for FIFOs */
  466. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  467. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(i),
  468. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  469. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(i),
  470. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  471. }
  472. /* Modify the servicing algorithm applied to the 3 types of doorbells.
  473. i.e, none-offload, message and offload */
  474. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_0(0) |
  475. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_1(0) |
  476. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_2(0) |
  477. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_3(0) |
  478. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_4(1) |
  479. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_5(0) |
  480. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_6(0) |
  481. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_7(0),
  482. &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  483. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_1_NUMBER_8(1),
  484. &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  485. for (i = 0, j = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  486. val64 = VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_0(wrr_states[j++]);
  487. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_1(wrr_states[j++]);
  488. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_2(wrr_states[j++]);
  489. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_3(wrr_states[j++]);
  490. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_4(wrr_states[j++]);
  491. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_5(wrr_states[j++]);
  492. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_6(wrr_states[j++]);
  493. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_7(wrr_states[j++]);
  494. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_0 + i));
  495. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_20 + i));
  496. }
  497. /* Set up the priorities assigned to receive queues */
  498. writeq(VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_0(0) |
  499. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_1(1) |
  500. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_2(2) |
  501. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_3(3) |
  502. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_4(4) |
  503. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_5(5) |
  504. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_6(6) |
  505. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_7(7),
  506. &hldev->mrpcim_reg->rx_queue_priority_0);
  507. writeq(VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_8(8) |
  508. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_9(9) |
  509. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_10(10) |
  510. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_11(11) |
  511. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_12(12) |
  512. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_13(13) |
  513. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_14(14) |
  514. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_15(15),
  515. &hldev->mrpcim_reg->rx_queue_priority_1);
  516. writeq(VXGE_HW_RX_QUEUE_PRIORITY_2_RX_Q_NUMBER_16(16),
  517. &hldev->mrpcim_reg->rx_queue_priority_2);
  518. /* Initialize all the slots as unused */
  519. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  520. wrr_states[i] = -1;
  521. /* Prepare the Ring service states */
  522. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  523. if (!hldev->config.vp_config[i].min_bandwidth)
  524. continue;
  525. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  526. hldev->config.vp_config[i].min_bandwidth;
  527. if (how_often) {
  528. for (j = 0; j < VXGE_HW_WRR_RING_SERVICE_STATES;) {
  529. if (wrr_states[j] == -1) {
  530. wrr_states[j] = i;
  531. /* Make sure each ring is
  532. * serviced atleast once */
  533. if (i == j)
  534. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  535. else
  536. j += how_often;
  537. } else
  538. j++;
  539. }
  540. }
  541. }
  542. /* Fill the unused slots with 0 */
  543. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  544. if (wrr_states[j] == -1)
  545. wrr_states[j] = 0;
  546. }
  547. for (i = 0, j = 0; i < VXGE_HW_WRR_RING_COUNT; i++) {
  548. val64 = VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_0(
  549. wrr_states[j++]);
  550. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_1(
  551. wrr_states[j++]);
  552. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_2(
  553. wrr_states[j++]);
  554. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_3(
  555. wrr_states[j++]);
  556. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_4(
  557. wrr_states[j++]);
  558. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_5(
  559. wrr_states[j++]);
  560. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_6(
  561. wrr_states[j++]);
  562. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_7(
  563. wrr_states[j++]);
  564. writeq(val64, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  565. }
  566. exit:
  567. return status;
  568. }
  569. /*
  570. * __vxge_hw_device_initialize
  571. * Initialize Titan-V hardware.
  572. */
  573. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  574. {
  575. enum vxge_hw_status status = VXGE_HW_OK;
  576. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev)) {
  577. /* Validate the pci-e link width and speed */
  578. status = __vxge_hw_verify_pci_e_info(hldev);
  579. if (status != VXGE_HW_OK)
  580. goto exit;
  581. }
  582. vxge_hw_wrr_rebalance(hldev);
  583. exit:
  584. return status;
  585. }
  586. /**
  587. * vxge_hw_device_hw_info_get - Get the hw information
  588. * Returns the vpath mask that has the bits set for each vpath allocated
  589. * for the driver, FW version information and the first mac addresse for
  590. * each vpath
  591. */
  592. enum vxge_hw_status __devinit
  593. vxge_hw_device_hw_info_get(void __iomem *bar0,
  594. struct vxge_hw_device_hw_info *hw_info)
  595. {
  596. u32 i;
  597. u64 val64;
  598. struct vxge_hw_toc_reg __iomem *toc;
  599. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  600. struct vxge_hw_common_reg __iomem *common_reg;
  601. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  602. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  603. enum vxge_hw_status status;
  604. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  605. toc = __vxge_hw_device_toc_get(bar0);
  606. if (toc == NULL) {
  607. status = VXGE_HW_ERR_CRITICAL;
  608. goto exit;
  609. }
  610. val64 = readq(&toc->toc_common_pointer);
  611. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  612. status = __vxge_hw_device_vpath_reset_in_prog_check(
  613. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  614. if (status != VXGE_HW_OK)
  615. goto exit;
  616. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  617. val64 = readq(&common_reg->host_type_assignments);
  618. hw_info->host_type =
  619. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  620. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  621. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  622. continue;
  623. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  624. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  625. (bar0 + val64);
  626. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  627. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  628. hw_info->func_id) &
  629. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  630. val64 = readq(&toc->toc_mrpcim_pointer);
  631. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  632. (bar0 + val64);
  633. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  634. wmb();
  635. }
  636. val64 = readq(&toc->toc_vpath_pointer[i]);
  637. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  638. hw_info->function_mode =
  639. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  640. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  641. if (status != VXGE_HW_OK)
  642. goto exit;
  643. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  644. if (status != VXGE_HW_OK)
  645. goto exit;
  646. break;
  647. }
  648. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  649. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  650. continue;
  651. val64 = readq(&toc->toc_vpath_pointer[i]);
  652. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  653. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  654. hw_info->mac_addrs[i],
  655. hw_info->mac_addr_masks[i]);
  656. if (status != VXGE_HW_OK)
  657. goto exit;
  658. }
  659. exit:
  660. return status;
  661. }
  662. /*
  663. * vxge_hw_device_initialize - Initialize Titan device.
  664. * Initialize Titan device. Note that all the arguments of this public API
  665. * are 'IN', including @hldev. Driver cooperates with
  666. * OS to find new Titan device, locate its PCI and memory spaces.
  667. *
  668. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  669. * to enable the latter to perform Titan hardware initialization.
  670. */
  671. enum vxge_hw_status __devinit
  672. vxge_hw_device_initialize(
  673. struct __vxge_hw_device **devh,
  674. struct vxge_hw_device_attr *attr,
  675. struct vxge_hw_device_config *device_config)
  676. {
  677. u32 i;
  678. u32 nblocks = 0;
  679. struct __vxge_hw_device *hldev = NULL;
  680. enum vxge_hw_status status = VXGE_HW_OK;
  681. status = __vxge_hw_device_config_check(device_config);
  682. if (status != VXGE_HW_OK)
  683. goto exit;
  684. hldev = (struct __vxge_hw_device *)
  685. vmalloc(sizeof(struct __vxge_hw_device));
  686. if (hldev == NULL) {
  687. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  688. goto exit;
  689. }
  690. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  691. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  692. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  693. /* apply config */
  694. memcpy(&hldev->config, device_config,
  695. sizeof(struct vxge_hw_device_config));
  696. hldev->bar0 = attr->bar0;
  697. hldev->bar1 = attr->bar1;
  698. hldev->bar2 = attr->bar2;
  699. hldev->pdev = attr->pdev;
  700. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  701. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  702. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  703. __vxge_hw_device_pci_e_init(hldev);
  704. status = __vxge_hw_device_reg_addr_get(hldev);
  705. if (status != VXGE_HW_OK)
  706. goto exit;
  707. __vxge_hw_device_id_get(hldev);
  708. __vxge_hw_device_host_info_get(hldev);
  709. /* Incrementing for stats blocks */
  710. nblocks++;
  711. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  712. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  713. continue;
  714. if (device_config->vp_config[i].ring.enable ==
  715. VXGE_HW_RING_ENABLE)
  716. nblocks += device_config->vp_config[i].ring.ring_blocks;
  717. if (device_config->vp_config[i].fifo.enable ==
  718. VXGE_HW_FIFO_ENABLE)
  719. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  720. nblocks++;
  721. }
  722. if (__vxge_hw_blockpool_create(hldev,
  723. &hldev->block_pool,
  724. device_config->dma_blockpool_initial + nblocks,
  725. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  726. vxge_hw_device_terminate(hldev);
  727. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  728. goto exit;
  729. }
  730. status = __vxge_hw_device_initialize(hldev);
  731. if (status != VXGE_HW_OK) {
  732. vxge_hw_device_terminate(hldev);
  733. goto exit;
  734. }
  735. *devh = hldev;
  736. exit:
  737. return status;
  738. }
  739. /*
  740. * vxge_hw_device_terminate - Terminate Titan device.
  741. * Terminate HW device.
  742. */
  743. void
  744. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  745. {
  746. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  747. hldev->magic = VXGE_HW_DEVICE_DEAD;
  748. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  749. vfree(hldev);
  750. }
  751. /*
  752. * vxge_hw_device_stats_get - Get the device hw statistics.
  753. * Returns the vpath h/w stats for the device.
  754. */
  755. enum vxge_hw_status
  756. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  757. struct vxge_hw_device_stats_hw_info *hw_stats)
  758. {
  759. u32 i;
  760. enum vxge_hw_status status = VXGE_HW_OK;
  761. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  762. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  763. (hldev->virtual_paths[i].vp_open ==
  764. VXGE_HW_VP_NOT_OPEN))
  765. continue;
  766. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  767. hldev->virtual_paths[i].hw_stats,
  768. sizeof(struct vxge_hw_vpath_stats_hw_info));
  769. status = __vxge_hw_vpath_stats_get(
  770. &hldev->virtual_paths[i],
  771. hldev->virtual_paths[i].hw_stats);
  772. }
  773. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  774. sizeof(struct vxge_hw_device_stats_hw_info));
  775. return status;
  776. }
  777. /*
  778. * vxge_hw_driver_stats_get - Get the device sw statistics.
  779. * Returns the vpath s/w stats for the device.
  780. */
  781. enum vxge_hw_status vxge_hw_driver_stats_get(
  782. struct __vxge_hw_device *hldev,
  783. struct vxge_hw_device_stats_sw_info *sw_stats)
  784. {
  785. enum vxge_hw_status status = VXGE_HW_OK;
  786. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  787. sizeof(struct vxge_hw_device_stats_sw_info));
  788. return status;
  789. }
  790. /*
  791. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  792. * and offset and perform an operation
  793. * Get the statistics from the given location and offset.
  794. */
  795. enum vxge_hw_status
  796. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  797. u32 operation, u32 location, u32 offset, u64 *stat)
  798. {
  799. u64 val64;
  800. enum vxge_hw_status status = VXGE_HW_OK;
  801. status = __vxge_hw_device_is_privilaged(hldev);
  802. if (status != VXGE_HW_OK)
  803. goto exit;
  804. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  805. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  806. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  807. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  808. status = __vxge_hw_pio_mem_write64(val64,
  809. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  810. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  811. hldev->config.device_poll_millis);
  812. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  813. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  814. else
  815. *stat = 0;
  816. exit:
  817. return status;
  818. }
  819. /*
  820. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  821. * Get the Statistics on aggregate port
  822. */
  823. enum vxge_hw_status
  824. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  825. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  826. {
  827. u64 *val64;
  828. int i;
  829. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  830. enum vxge_hw_status status = VXGE_HW_OK;
  831. val64 = (u64 *)aggr_stats;
  832. status = __vxge_hw_device_is_privilaged(hldev);
  833. if (status != VXGE_HW_OK)
  834. goto exit;
  835. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  836. status = vxge_hw_mrpcim_stats_access(hldev,
  837. VXGE_HW_STATS_OP_READ,
  838. VXGE_HW_STATS_LOC_AGGR,
  839. ((offset + (104 * port)) >> 3), val64);
  840. if (status != VXGE_HW_OK)
  841. goto exit;
  842. offset += 8;
  843. val64++;
  844. }
  845. exit:
  846. return status;
  847. }
  848. /*
  849. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  850. * Get the Statistics on port
  851. */
  852. enum vxge_hw_status
  853. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  854. struct vxge_hw_xmac_port_stats *port_stats)
  855. {
  856. u64 *val64;
  857. enum vxge_hw_status status = VXGE_HW_OK;
  858. int i;
  859. u32 offset = 0x0;
  860. val64 = (u64 *) port_stats;
  861. status = __vxge_hw_device_is_privilaged(hldev);
  862. if (status != VXGE_HW_OK)
  863. goto exit;
  864. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  865. status = vxge_hw_mrpcim_stats_access(hldev,
  866. VXGE_HW_STATS_OP_READ,
  867. VXGE_HW_STATS_LOC_AGGR,
  868. ((offset + (608 * port)) >> 3), val64);
  869. if (status != VXGE_HW_OK)
  870. goto exit;
  871. offset += 8;
  872. val64++;
  873. }
  874. exit:
  875. return status;
  876. }
  877. /*
  878. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  879. * Get the XMAC Statistics
  880. */
  881. enum vxge_hw_status
  882. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  883. struct vxge_hw_xmac_stats *xmac_stats)
  884. {
  885. enum vxge_hw_status status = VXGE_HW_OK;
  886. u32 i;
  887. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  888. 0, &xmac_stats->aggr_stats[0]);
  889. if (status != VXGE_HW_OK)
  890. goto exit;
  891. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  892. 1, &xmac_stats->aggr_stats[1]);
  893. if (status != VXGE_HW_OK)
  894. goto exit;
  895. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  896. status = vxge_hw_device_xmac_port_stats_get(hldev,
  897. i, &xmac_stats->port_stats[i]);
  898. if (status != VXGE_HW_OK)
  899. goto exit;
  900. }
  901. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  902. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  903. continue;
  904. status = __vxge_hw_vpath_xmac_tx_stats_get(
  905. &hldev->virtual_paths[i],
  906. &xmac_stats->vpath_tx_stats[i]);
  907. if (status != VXGE_HW_OK)
  908. goto exit;
  909. status = __vxge_hw_vpath_xmac_rx_stats_get(
  910. &hldev->virtual_paths[i],
  911. &xmac_stats->vpath_rx_stats[i]);
  912. if (status != VXGE_HW_OK)
  913. goto exit;
  914. }
  915. exit:
  916. return status;
  917. }
  918. /*
  919. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  920. * This routine is used to dynamically change the debug output
  921. */
  922. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  923. enum vxge_debug_level level, u32 mask)
  924. {
  925. if (hldev == NULL)
  926. return;
  927. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  928. defined(VXGE_DEBUG_ERR_MASK)
  929. hldev->debug_module_mask = mask;
  930. hldev->debug_level = level;
  931. #endif
  932. #if defined(VXGE_DEBUG_ERR_MASK)
  933. hldev->level_err = level & VXGE_ERR;
  934. #endif
  935. #if defined(VXGE_DEBUG_TRACE_MASK)
  936. hldev->level_trace = level & VXGE_TRACE;
  937. #endif
  938. }
  939. /*
  940. * vxge_hw_device_error_level_get - Get the error level
  941. * This routine returns the current error level set
  942. */
  943. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  944. {
  945. #if defined(VXGE_DEBUG_ERR_MASK)
  946. if (hldev == NULL)
  947. return VXGE_ERR;
  948. else
  949. return hldev->level_err;
  950. #else
  951. return 0;
  952. #endif
  953. }
  954. /*
  955. * vxge_hw_device_trace_level_get - Get the trace level
  956. * This routine returns the current trace level set
  957. */
  958. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  959. {
  960. #if defined(VXGE_DEBUG_TRACE_MASK)
  961. if (hldev == NULL)
  962. return VXGE_TRACE;
  963. else
  964. return hldev->level_trace;
  965. #else
  966. return 0;
  967. #endif
  968. }
  969. /*
  970. * vxge_hw_device_debug_mask_get - Get the debug mask
  971. * This routine returns the current debug mask set
  972. */
  973. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  974. {
  975. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  976. if (hldev == NULL)
  977. return 0;
  978. return hldev->debug_module_mask;
  979. #else
  980. return 0;
  981. #endif
  982. }
  983. /*
  984. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  985. * Returns the Pause frame generation and reception capability of the NIC.
  986. */
  987. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  988. u32 port, u32 *tx, u32 *rx)
  989. {
  990. u64 val64;
  991. enum vxge_hw_status status = VXGE_HW_OK;
  992. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  993. status = VXGE_HW_ERR_INVALID_DEVICE;
  994. goto exit;
  995. }
  996. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  997. status = VXGE_HW_ERR_INVALID_PORT;
  998. goto exit;
  999. }
  1000. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1001. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1002. goto exit;
  1003. }
  1004. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1005. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  1006. *tx = 1;
  1007. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  1008. *rx = 1;
  1009. exit:
  1010. return status;
  1011. }
  1012. /*
  1013. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  1014. * It can be used to set or reset Pause frame generation or reception
  1015. * support of the NIC.
  1016. */
  1017. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  1018. u32 port, u32 tx, u32 rx)
  1019. {
  1020. u64 val64;
  1021. enum vxge_hw_status status = VXGE_HW_OK;
  1022. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1023. status = VXGE_HW_ERR_INVALID_DEVICE;
  1024. goto exit;
  1025. }
  1026. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1027. status = VXGE_HW_ERR_INVALID_PORT;
  1028. goto exit;
  1029. }
  1030. status = __vxge_hw_device_is_privilaged(hldev);
  1031. if (status != VXGE_HW_OK)
  1032. goto exit;
  1033. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1034. if (tx)
  1035. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1036. else
  1037. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1038. if (rx)
  1039. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1040. else
  1041. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1042. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1043. exit:
  1044. return status;
  1045. }
  1046. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  1047. {
  1048. int link_width, exp_cap;
  1049. u16 lnk;
  1050. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  1051. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  1052. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  1053. return link_width;
  1054. }
  1055. /*
  1056. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  1057. * This function returns the index of memory block
  1058. */
  1059. static inline u32
  1060. __vxge_hw_ring_block_memblock_idx(u8 *block)
  1061. {
  1062. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  1063. }
  1064. /*
  1065. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  1066. * This function sets index to a memory block
  1067. */
  1068. static inline void
  1069. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  1070. {
  1071. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  1072. }
  1073. /*
  1074. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  1075. * in RxD block
  1076. * Sets the next block pointer in RxD block
  1077. */
  1078. static inline void
  1079. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  1080. {
  1081. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  1082. }
  1083. /*
  1084. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  1085. * first block
  1086. * Returns the dma address of the first RxD block
  1087. */
  1088. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  1089. {
  1090. struct vxge_hw_mempool_dma *dma_object;
  1091. dma_object = ring->mempool->memblocks_dma_arr;
  1092. vxge_assert(dma_object != NULL);
  1093. return dma_object->addr;
  1094. }
  1095. /*
  1096. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  1097. * This function returns the dma address of a given item
  1098. */
  1099. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  1100. void *item)
  1101. {
  1102. u32 memblock_idx;
  1103. void *memblock;
  1104. struct vxge_hw_mempool_dma *memblock_dma_object;
  1105. ptrdiff_t dma_item_offset;
  1106. /* get owner memblock index */
  1107. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  1108. /* get owner memblock by memblock index */
  1109. memblock = mempoolh->memblocks_arr[memblock_idx];
  1110. /* get memblock DMA object by memblock index */
  1111. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  1112. /* calculate offset in the memblock of this item */
  1113. dma_item_offset = (u8 *)item - (u8 *)memblock;
  1114. return memblock_dma_object->addr + dma_item_offset;
  1115. }
  1116. /*
  1117. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  1118. * This function returns the dma address of a given item
  1119. */
  1120. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  1121. struct __vxge_hw_ring *ring, u32 from,
  1122. u32 to)
  1123. {
  1124. u8 *to_item , *from_item;
  1125. dma_addr_t to_dma;
  1126. /* get "from" RxD block */
  1127. from_item = mempoolh->items_arr[from];
  1128. vxge_assert(from_item);
  1129. /* get "to" RxD block */
  1130. to_item = mempoolh->items_arr[to];
  1131. vxge_assert(to_item);
  1132. /* return address of the beginning of previous RxD block */
  1133. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  1134. /* set next pointer for this RxD block to point on
  1135. * previous item's DMA start address */
  1136. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  1137. }
  1138. /*
  1139. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  1140. * block callback
  1141. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1142. * pool for RxD block
  1143. */
  1144. static void
  1145. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  1146. u32 memblock_index,
  1147. struct vxge_hw_mempool_dma *dma_object,
  1148. u32 index, u32 is_last)
  1149. {
  1150. u32 i;
  1151. void *item = mempoolh->items_arr[index];
  1152. struct __vxge_hw_ring *ring =
  1153. (struct __vxge_hw_ring *)mempoolh->userdata;
  1154. /* format rxds array */
  1155. for (i = 0; i < ring->rxds_per_block; i++) {
  1156. void *rxdblock_priv;
  1157. void *uld_priv;
  1158. struct vxge_hw_ring_rxd_1 *rxdp;
  1159. u32 reserve_index = ring->channel.reserve_ptr -
  1160. (index * ring->rxds_per_block + i + 1);
  1161. u32 memblock_item_idx;
  1162. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  1163. i * ring->rxd_size;
  1164. /* Note: memblock_item_idx is index of the item within
  1165. * the memblock. For instance, in case of three RxD-blocks
  1166. * per memblock this value can be 0, 1 or 2. */
  1167. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  1168. memblock_index, item,
  1169. &memblock_item_idx);
  1170. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1171. ring->channel.reserve_arr[reserve_index];
  1172. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1173. /* pre-format Host_Control */
  1174. rxdp->host_control = (u64)(size_t)uld_priv;
  1175. }
  1176. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1177. if (is_last) {
  1178. /* link last one with first one */
  1179. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1180. }
  1181. if (index > 0) {
  1182. /* link this RxD block with previous one */
  1183. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1184. }
  1185. return;
  1186. }
  1187. /*
  1188. * __vxge_hw_ring_initial_replenish - Initial replenish of RxDs
  1189. * This function replenishes the RxDs from reserve array to work array
  1190. */
  1191. enum vxge_hw_status
  1192. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring, u16 min_flag)
  1193. {
  1194. void *rxd;
  1195. int i = 0;
  1196. struct __vxge_hw_channel *channel;
  1197. enum vxge_hw_status status = VXGE_HW_OK;
  1198. channel = &ring->channel;
  1199. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1200. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1201. vxge_assert(status == VXGE_HW_OK);
  1202. if (ring->rxd_init) {
  1203. status = ring->rxd_init(rxd, channel->userdata);
  1204. if (status != VXGE_HW_OK) {
  1205. vxge_hw_ring_rxd_free(ring, rxd);
  1206. goto exit;
  1207. }
  1208. }
  1209. vxge_hw_ring_rxd_post(ring, rxd);
  1210. if (min_flag) {
  1211. i++;
  1212. if (i == VXGE_HW_RING_MIN_BUFF_ALLOCATION)
  1213. break;
  1214. }
  1215. }
  1216. status = VXGE_HW_OK;
  1217. exit:
  1218. return status;
  1219. }
  1220. /*
  1221. * __vxge_hw_ring_create - Create a Ring
  1222. * This function creates Ring and initializes it.
  1223. *
  1224. */
  1225. enum vxge_hw_status
  1226. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1227. struct vxge_hw_ring_attr *attr)
  1228. {
  1229. enum vxge_hw_status status = VXGE_HW_OK;
  1230. struct __vxge_hw_ring *ring;
  1231. u32 ring_length;
  1232. struct vxge_hw_ring_config *config;
  1233. struct __vxge_hw_device *hldev;
  1234. u32 vp_id;
  1235. struct vxge_hw_mempool_cbs ring_mp_callback;
  1236. if ((vp == NULL) || (attr == NULL)) {
  1237. status = VXGE_HW_FAIL;
  1238. goto exit;
  1239. }
  1240. hldev = vp->vpath->hldev;
  1241. vp_id = vp->vpath->vp_id;
  1242. config = &hldev->config.vp_config[vp_id].ring;
  1243. ring_length = config->ring_blocks *
  1244. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1245. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1246. VXGE_HW_CHANNEL_TYPE_RING,
  1247. ring_length,
  1248. attr->per_rxd_space,
  1249. attr->userdata);
  1250. if (ring == NULL) {
  1251. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1252. goto exit;
  1253. }
  1254. vp->vpath->ringh = ring;
  1255. ring->vp_id = vp_id;
  1256. ring->vp_reg = vp->vpath->vp_reg;
  1257. ring->common_reg = hldev->common_reg;
  1258. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1259. ring->config = config;
  1260. ring->callback = attr->callback;
  1261. ring->rxd_init = attr->rxd_init;
  1262. ring->rxd_term = attr->rxd_term;
  1263. ring->buffer_mode = config->buffer_mode;
  1264. ring->rxds_limit = config->rxds_limit;
  1265. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1266. ring->rxd_priv_size =
  1267. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1268. ring->per_rxd_space = attr->per_rxd_space;
  1269. ring->rxd_priv_size =
  1270. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1271. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1272. /* how many RxDs can fit into one block. Depends on configured
  1273. * buffer_mode. */
  1274. ring->rxds_per_block =
  1275. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1276. /* calculate actual RxD block private size */
  1277. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1278. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1279. ring->mempool = __vxge_hw_mempool_create(hldev,
  1280. VXGE_HW_BLOCK_SIZE,
  1281. VXGE_HW_BLOCK_SIZE,
  1282. ring->rxdblock_priv_size,
  1283. ring->config->ring_blocks,
  1284. ring->config->ring_blocks,
  1285. &ring_mp_callback,
  1286. ring);
  1287. if (ring->mempool == NULL) {
  1288. __vxge_hw_ring_delete(vp);
  1289. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1290. }
  1291. status = __vxge_hw_channel_initialize(&ring->channel);
  1292. if (status != VXGE_HW_OK) {
  1293. __vxge_hw_ring_delete(vp);
  1294. goto exit;
  1295. }
  1296. /* Note:
  1297. * Specifying rxd_init callback means two things:
  1298. * 1) rxds need to be initialized by driver at channel-open time;
  1299. * 2) rxds need to be posted at channel-open time
  1300. * (that's what the initial_replenish() below does)
  1301. * Currently we don't have a case when the 1) is done without the 2).
  1302. */
  1303. if (ring->rxd_init) {
  1304. status = vxge_hw_ring_replenish(ring, 1);
  1305. if (status != VXGE_HW_OK) {
  1306. __vxge_hw_ring_delete(vp);
  1307. goto exit;
  1308. }
  1309. }
  1310. /* initial replenish will increment the counter in its post() routine,
  1311. * we have to reset it */
  1312. ring->stats->common_stats.usage_cnt = 0;
  1313. exit:
  1314. return status;
  1315. }
  1316. /*
  1317. * __vxge_hw_ring_abort - Returns the RxD
  1318. * This function terminates the RxDs of ring
  1319. */
  1320. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1321. {
  1322. void *rxdh;
  1323. struct __vxge_hw_channel *channel;
  1324. channel = &ring->channel;
  1325. for (;;) {
  1326. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1327. if (rxdh == NULL)
  1328. break;
  1329. vxge_hw_channel_dtr_complete(channel);
  1330. if (ring->rxd_term)
  1331. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1332. channel->userdata);
  1333. vxge_hw_channel_dtr_free(channel, rxdh);
  1334. }
  1335. return VXGE_HW_OK;
  1336. }
  1337. /*
  1338. * __vxge_hw_ring_reset - Resets the ring
  1339. * This function resets the ring during vpath reset operation
  1340. */
  1341. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1342. {
  1343. enum vxge_hw_status status = VXGE_HW_OK;
  1344. struct __vxge_hw_channel *channel;
  1345. channel = &ring->channel;
  1346. __vxge_hw_ring_abort(ring);
  1347. status = __vxge_hw_channel_reset(channel);
  1348. if (status != VXGE_HW_OK)
  1349. goto exit;
  1350. if (ring->rxd_init) {
  1351. status = vxge_hw_ring_replenish(ring, 1);
  1352. if (status != VXGE_HW_OK)
  1353. goto exit;
  1354. }
  1355. exit:
  1356. return status;
  1357. }
  1358. /*
  1359. * __vxge_hw_ring_delete - Removes the ring
  1360. * This function freeup the memory pool and removes the ring
  1361. */
  1362. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1363. {
  1364. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1365. __vxge_hw_ring_abort(ring);
  1366. if (ring->mempool)
  1367. __vxge_hw_mempool_destroy(ring->mempool);
  1368. vp->vpath->ringh = NULL;
  1369. __vxge_hw_channel_free(&ring->channel);
  1370. return VXGE_HW_OK;
  1371. }
  1372. /*
  1373. * __vxge_hw_mempool_grow
  1374. * Will resize mempool up to %num_allocate value.
  1375. */
  1376. enum vxge_hw_status
  1377. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1378. u32 *num_allocated)
  1379. {
  1380. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1381. u32 n_items = mempool->items_per_memblock;
  1382. u32 start_block_idx = mempool->memblocks_allocated;
  1383. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1384. enum vxge_hw_status status = VXGE_HW_OK;
  1385. *num_allocated = 0;
  1386. if (end_block_idx > mempool->memblocks_max) {
  1387. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1388. goto exit;
  1389. }
  1390. for (i = start_block_idx; i < end_block_idx; i++) {
  1391. u32 j;
  1392. u32 is_last = ((end_block_idx - 1) == i);
  1393. struct vxge_hw_mempool_dma *dma_object =
  1394. mempool->memblocks_dma_arr + i;
  1395. void *the_memblock;
  1396. /* allocate memblock's private part. Each DMA memblock
  1397. * has a space allocated for item's private usage upon
  1398. * mempool's user request. Each time mempool grows, it will
  1399. * allocate new memblock and its private part at once.
  1400. * This helps to minimize memory usage a lot. */
  1401. mempool->memblocks_priv_arr[i] =
  1402. vmalloc(mempool->items_priv_size * n_items);
  1403. if (mempool->memblocks_priv_arr[i] == NULL) {
  1404. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1405. goto exit;
  1406. }
  1407. memset(mempool->memblocks_priv_arr[i], 0,
  1408. mempool->items_priv_size * n_items);
  1409. /* allocate DMA-capable memblock */
  1410. mempool->memblocks_arr[i] =
  1411. __vxge_hw_blockpool_malloc(mempool->devh,
  1412. mempool->memblock_size, dma_object);
  1413. if (mempool->memblocks_arr[i] == NULL) {
  1414. vfree(mempool->memblocks_priv_arr[i]);
  1415. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1416. goto exit;
  1417. }
  1418. (*num_allocated)++;
  1419. mempool->memblocks_allocated++;
  1420. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1421. the_memblock = mempool->memblocks_arr[i];
  1422. /* fill the items hash array */
  1423. for (j = 0; j < n_items; j++) {
  1424. u32 index = i * n_items + j;
  1425. if (first_time && index >= mempool->items_initial)
  1426. break;
  1427. mempool->items_arr[index] =
  1428. ((char *)the_memblock + j*mempool->item_size);
  1429. /* let caller to do more job on each item */
  1430. if (mempool->item_func_alloc != NULL)
  1431. mempool->item_func_alloc(mempool, i,
  1432. dma_object, index, is_last);
  1433. mempool->items_current = index + 1;
  1434. }
  1435. if (first_time && mempool->items_current ==
  1436. mempool->items_initial)
  1437. break;
  1438. }
  1439. exit:
  1440. return status;
  1441. }
  1442. /*
  1443. * vxge_hw_mempool_create
  1444. * This function will create memory pool object. Pool may grow but will
  1445. * never shrink. Pool consists of number of dynamically allocated blocks
  1446. * with size enough to hold %items_initial number of items. Memory is
  1447. * DMA-able but client must map/unmap before interoperating with the device.
  1448. */
  1449. struct vxge_hw_mempool*
  1450. __vxge_hw_mempool_create(
  1451. struct __vxge_hw_device *devh,
  1452. u32 memblock_size,
  1453. u32 item_size,
  1454. u32 items_priv_size,
  1455. u32 items_initial,
  1456. u32 items_max,
  1457. struct vxge_hw_mempool_cbs *mp_callback,
  1458. void *userdata)
  1459. {
  1460. enum vxge_hw_status status = VXGE_HW_OK;
  1461. u32 memblocks_to_allocate;
  1462. struct vxge_hw_mempool *mempool = NULL;
  1463. u32 allocated;
  1464. if (memblock_size < item_size) {
  1465. status = VXGE_HW_FAIL;
  1466. goto exit;
  1467. }
  1468. mempool = (struct vxge_hw_mempool *)
  1469. vmalloc(sizeof(struct vxge_hw_mempool));
  1470. if (mempool == NULL) {
  1471. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1472. goto exit;
  1473. }
  1474. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1475. mempool->devh = devh;
  1476. mempool->memblock_size = memblock_size;
  1477. mempool->items_max = items_max;
  1478. mempool->items_initial = items_initial;
  1479. mempool->item_size = item_size;
  1480. mempool->items_priv_size = items_priv_size;
  1481. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1482. mempool->userdata = userdata;
  1483. mempool->memblocks_allocated = 0;
  1484. mempool->items_per_memblock = memblock_size / item_size;
  1485. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1486. mempool->items_per_memblock;
  1487. /* allocate array of memblocks */
  1488. mempool->memblocks_arr =
  1489. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1490. if (mempool->memblocks_arr == NULL) {
  1491. __vxge_hw_mempool_destroy(mempool);
  1492. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1493. mempool = NULL;
  1494. goto exit;
  1495. }
  1496. memset(mempool->memblocks_arr, 0,
  1497. sizeof(void *) * mempool->memblocks_max);
  1498. /* allocate array of private parts of items per memblocks */
  1499. mempool->memblocks_priv_arr =
  1500. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1501. if (mempool->memblocks_priv_arr == NULL) {
  1502. __vxge_hw_mempool_destroy(mempool);
  1503. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1504. mempool = NULL;
  1505. goto exit;
  1506. }
  1507. memset(mempool->memblocks_priv_arr, 0,
  1508. sizeof(void *) * mempool->memblocks_max);
  1509. /* allocate array of memblocks DMA objects */
  1510. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1511. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1512. mempool->memblocks_max);
  1513. if (mempool->memblocks_dma_arr == NULL) {
  1514. __vxge_hw_mempool_destroy(mempool);
  1515. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1516. mempool = NULL;
  1517. goto exit;
  1518. }
  1519. memset(mempool->memblocks_dma_arr, 0,
  1520. sizeof(struct vxge_hw_mempool_dma) *
  1521. mempool->memblocks_max);
  1522. /* allocate hash array of items */
  1523. mempool->items_arr =
  1524. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1525. if (mempool->items_arr == NULL) {
  1526. __vxge_hw_mempool_destroy(mempool);
  1527. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1528. mempool = NULL;
  1529. goto exit;
  1530. }
  1531. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1532. /* calculate initial number of memblocks */
  1533. memblocks_to_allocate = (mempool->items_initial +
  1534. mempool->items_per_memblock - 1) /
  1535. mempool->items_per_memblock;
  1536. /* pre-allocate the mempool */
  1537. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1538. &allocated);
  1539. if (status != VXGE_HW_OK) {
  1540. __vxge_hw_mempool_destroy(mempool);
  1541. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1542. mempool = NULL;
  1543. goto exit;
  1544. }
  1545. exit:
  1546. return mempool;
  1547. }
  1548. /*
  1549. * vxge_hw_mempool_destroy
  1550. */
  1551. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1552. {
  1553. u32 i, j;
  1554. struct __vxge_hw_device *devh = mempool->devh;
  1555. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1556. struct vxge_hw_mempool_dma *dma_object;
  1557. vxge_assert(mempool->memblocks_arr[i]);
  1558. vxge_assert(mempool->memblocks_dma_arr + i);
  1559. dma_object = mempool->memblocks_dma_arr + i;
  1560. for (j = 0; j < mempool->items_per_memblock; j++) {
  1561. u32 index = i * mempool->items_per_memblock + j;
  1562. /* to skip last partially filled(if any) memblock */
  1563. if (index >= mempool->items_current)
  1564. break;
  1565. }
  1566. vfree(mempool->memblocks_priv_arr[i]);
  1567. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1568. mempool->memblock_size, dma_object);
  1569. }
  1570. vfree(mempool->items_arr);
  1571. vfree(mempool->memblocks_dma_arr);
  1572. vfree(mempool->memblocks_priv_arr);
  1573. vfree(mempool->memblocks_arr);
  1574. vfree(mempool);
  1575. }
  1576. /*
  1577. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1578. * Check the fifo configuration
  1579. */
  1580. enum vxge_hw_status
  1581. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1582. {
  1583. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1584. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1585. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1586. return VXGE_HW_OK;
  1587. }
  1588. /*
  1589. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1590. * Check the vpath configuration
  1591. */
  1592. enum vxge_hw_status
  1593. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1594. {
  1595. enum vxge_hw_status status;
  1596. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1597. (vp_config->min_bandwidth >
  1598. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1599. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1600. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1601. if (status != VXGE_HW_OK)
  1602. return status;
  1603. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1604. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1605. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1606. return VXGE_HW_BADCFG_VPATH_MTU;
  1607. if ((vp_config->rpa_strip_vlan_tag !=
  1608. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1609. (vp_config->rpa_strip_vlan_tag !=
  1610. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1611. (vp_config->rpa_strip_vlan_tag !=
  1612. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1613. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1614. return VXGE_HW_OK;
  1615. }
  1616. /*
  1617. * __vxge_hw_device_config_check - Check device configuration.
  1618. * Check the device configuration
  1619. */
  1620. enum vxge_hw_status
  1621. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1622. {
  1623. u32 i;
  1624. enum vxge_hw_status status;
  1625. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1626. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1627. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1628. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1629. return VXGE_HW_BADCFG_INTR_MODE;
  1630. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1631. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1632. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1633. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1634. status = __vxge_hw_device_vpath_config_check(
  1635. &new_config->vp_config[i]);
  1636. if (status != VXGE_HW_OK)
  1637. return status;
  1638. }
  1639. return VXGE_HW_OK;
  1640. }
  1641. /*
  1642. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1643. * Initialize Titan device config with default values.
  1644. */
  1645. enum vxge_hw_status __devinit
  1646. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1647. {
  1648. u32 i;
  1649. device_config->dma_blockpool_initial =
  1650. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1651. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1652. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1653. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1654. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1655. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1656. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1657. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1658. device_config->vp_config[i].vp_id = i;
  1659. device_config->vp_config[i].min_bandwidth =
  1660. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1661. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1662. device_config->vp_config[i].ring.ring_blocks =
  1663. VXGE_HW_DEF_RING_BLOCKS;
  1664. device_config->vp_config[i].ring.buffer_mode =
  1665. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1666. device_config->vp_config[i].ring.scatter_mode =
  1667. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1668. device_config->vp_config[i].ring.rxds_limit =
  1669. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1670. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1671. device_config->vp_config[i].fifo.fifo_blocks =
  1672. VXGE_HW_MIN_FIFO_BLOCKS;
  1673. device_config->vp_config[i].fifo.max_frags =
  1674. VXGE_HW_MAX_FIFO_FRAGS;
  1675. device_config->vp_config[i].fifo.memblock_size =
  1676. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1677. device_config->vp_config[i].fifo.alignment_size =
  1678. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1679. device_config->vp_config[i].fifo.intr =
  1680. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1681. device_config->vp_config[i].fifo.no_snoop_bits =
  1682. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1683. device_config->vp_config[i].tti.intr_enable =
  1684. VXGE_HW_TIM_INTR_DEFAULT;
  1685. device_config->vp_config[i].tti.btimer_val =
  1686. VXGE_HW_USE_FLASH_DEFAULT;
  1687. device_config->vp_config[i].tti.timer_ac_en =
  1688. VXGE_HW_USE_FLASH_DEFAULT;
  1689. device_config->vp_config[i].tti.timer_ci_en =
  1690. VXGE_HW_USE_FLASH_DEFAULT;
  1691. device_config->vp_config[i].tti.timer_ri_en =
  1692. VXGE_HW_USE_FLASH_DEFAULT;
  1693. device_config->vp_config[i].tti.rtimer_val =
  1694. VXGE_HW_USE_FLASH_DEFAULT;
  1695. device_config->vp_config[i].tti.util_sel =
  1696. VXGE_HW_USE_FLASH_DEFAULT;
  1697. device_config->vp_config[i].tti.ltimer_val =
  1698. VXGE_HW_USE_FLASH_DEFAULT;
  1699. device_config->vp_config[i].tti.urange_a =
  1700. VXGE_HW_USE_FLASH_DEFAULT;
  1701. device_config->vp_config[i].tti.uec_a =
  1702. VXGE_HW_USE_FLASH_DEFAULT;
  1703. device_config->vp_config[i].tti.urange_b =
  1704. VXGE_HW_USE_FLASH_DEFAULT;
  1705. device_config->vp_config[i].tti.uec_b =
  1706. VXGE_HW_USE_FLASH_DEFAULT;
  1707. device_config->vp_config[i].tti.urange_c =
  1708. VXGE_HW_USE_FLASH_DEFAULT;
  1709. device_config->vp_config[i].tti.uec_c =
  1710. VXGE_HW_USE_FLASH_DEFAULT;
  1711. device_config->vp_config[i].tti.uec_d =
  1712. VXGE_HW_USE_FLASH_DEFAULT;
  1713. device_config->vp_config[i].rti.intr_enable =
  1714. VXGE_HW_TIM_INTR_DEFAULT;
  1715. device_config->vp_config[i].rti.btimer_val =
  1716. VXGE_HW_USE_FLASH_DEFAULT;
  1717. device_config->vp_config[i].rti.timer_ac_en =
  1718. VXGE_HW_USE_FLASH_DEFAULT;
  1719. device_config->vp_config[i].rti.timer_ci_en =
  1720. VXGE_HW_USE_FLASH_DEFAULT;
  1721. device_config->vp_config[i].rti.timer_ri_en =
  1722. VXGE_HW_USE_FLASH_DEFAULT;
  1723. device_config->vp_config[i].rti.rtimer_val =
  1724. VXGE_HW_USE_FLASH_DEFAULT;
  1725. device_config->vp_config[i].rti.util_sel =
  1726. VXGE_HW_USE_FLASH_DEFAULT;
  1727. device_config->vp_config[i].rti.ltimer_val =
  1728. VXGE_HW_USE_FLASH_DEFAULT;
  1729. device_config->vp_config[i].rti.urange_a =
  1730. VXGE_HW_USE_FLASH_DEFAULT;
  1731. device_config->vp_config[i].rti.uec_a =
  1732. VXGE_HW_USE_FLASH_DEFAULT;
  1733. device_config->vp_config[i].rti.urange_b =
  1734. VXGE_HW_USE_FLASH_DEFAULT;
  1735. device_config->vp_config[i].rti.uec_b =
  1736. VXGE_HW_USE_FLASH_DEFAULT;
  1737. device_config->vp_config[i].rti.urange_c =
  1738. VXGE_HW_USE_FLASH_DEFAULT;
  1739. device_config->vp_config[i].rti.uec_c =
  1740. VXGE_HW_USE_FLASH_DEFAULT;
  1741. device_config->vp_config[i].rti.uec_d =
  1742. VXGE_HW_USE_FLASH_DEFAULT;
  1743. device_config->vp_config[i].mtu =
  1744. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1745. device_config->vp_config[i].rpa_strip_vlan_tag =
  1746. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1747. }
  1748. return VXGE_HW_OK;
  1749. }
  1750. /*
  1751. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1752. * Set the swapper bits appropriately for the lagacy section.
  1753. */
  1754. enum vxge_hw_status
  1755. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1756. {
  1757. u64 val64;
  1758. enum vxge_hw_status status = VXGE_HW_OK;
  1759. val64 = readq(&legacy_reg->toc_swapper_fb);
  1760. wmb();
  1761. switch (val64) {
  1762. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1763. return status;
  1764. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1765. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1766. &legacy_reg->pifm_rd_swap_en);
  1767. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1768. &legacy_reg->pifm_rd_flip_en);
  1769. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1770. &legacy_reg->pifm_wr_swap_en);
  1771. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1772. &legacy_reg->pifm_wr_flip_en);
  1773. break;
  1774. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1775. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1776. &legacy_reg->pifm_rd_swap_en);
  1777. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1778. &legacy_reg->pifm_wr_swap_en);
  1779. break;
  1780. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1781. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1782. &legacy_reg->pifm_rd_flip_en);
  1783. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1784. &legacy_reg->pifm_wr_flip_en);
  1785. break;
  1786. }
  1787. wmb();
  1788. val64 = readq(&legacy_reg->toc_swapper_fb);
  1789. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1790. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1791. return status;
  1792. }
  1793. /*
  1794. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1795. * Set the swapper bits appropriately for the vpath.
  1796. */
  1797. enum vxge_hw_status
  1798. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1799. {
  1800. #ifndef __BIG_ENDIAN
  1801. u64 val64;
  1802. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1803. wmb();
  1804. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1805. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1806. wmb();
  1807. #endif
  1808. return VXGE_HW_OK;
  1809. }
  1810. /*
  1811. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1812. * Set the swapper bits appropriately for the vpath.
  1813. */
  1814. enum vxge_hw_status
  1815. __vxge_hw_kdfc_swapper_set(
  1816. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1817. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1818. {
  1819. u64 val64;
  1820. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1821. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1822. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1823. wmb();
  1824. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1825. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1826. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1827. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1828. wmb();
  1829. }
  1830. return VXGE_HW_OK;
  1831. }
  1832. /*
  1833. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1834. * Get device configuration. Permits to retrieve at run-time configuration
  1835. * values that were used to initialize and configure the device.
  1836. */
  1837. enum vxge_hw_status
  1838. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1839. struct vxge_hw_device_config *dev_config, int size)
  1840. {
  1841. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1842. return VXGE_HW_ERR_INVALID_DEVICE;
  1843. if (size != sizeof(struct vxge_hw_device_config))
  1844. return VXGE_HW_ERR_VERSION_CONFLICT;
  1845. memcpy(dev_config, &hldev->config,
  1846. sizeof(struct vxge_hw_device_config));
  1847. return VXGE_HW_OK;
  1848. }
  1849. /*
  1850. * vxge_hw_mgmt_reg_read - Read Titan register.
  1851. */
  1852. enum vxge_hw_status
  1853. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1854. enum vxge_hw_mgmt_reg_type type,
  1855. u32 index, u32 offset, u64 *value)
  1856. {
  1857. enum vxge_hw_status status = VXGE_HW_OK;
  1858. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1859. status = VXGE_HW_ERR_INVALID_DEVICE;
  1860. goto exit;
  1861. }
  1862. switch (type) {
  1863. case vxge_hw_mgmt_reg_type_legacy:
  1864. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1865. status = VXGE_HW_ERR_INVALID_OFFSET;
  1866. break;
  1867. }
  1868. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1869. break;
  1870. case vxge_hw_mgmt_reg_type_toc:
  1871. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1872. status = VXGE_HW_ERR_INVALID_OFFSET;
  1873. break;
  1874. }
  1875. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1876. break;
  1877. case vxge_hw_mgmt_reg_type_common:
  1878. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1879. status = VXGE_HW_ERR_INVALID_OFFSET;
  1880. break;
  1881. }
  1882. *value = readq((void __iomem *)hldev->common_reg + offset);
  1883. break;
  1884. case vxge_hw_mgmt_reg_type_mrpcim:
  1885. if (!(hldev->access_rights &
  1886. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1887. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1888. break;
  1889. }
  1890. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1891. status = VXGE_HW_ERR_INVALID_OFFSET;
  1892. break;
  1893. }
  1894. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1895. break;
  1896. case vxge_hw_mgmt_reg_type_srpcim:
  1897. if (!(hldev->access_rights &
  1898. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1899. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1900. break;
  1901. }
  1902. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1903. status = VXGE_HW_ERR_INVALID_INDEX;
  1904. break;
  1905. }
  1906. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1907. status = VXGE_HW_ERR_INVALID_OFFSET;
  1908. break;
  1909. }
  1910. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1911. offset);
  1912. break;
  1913. case vxge_hw_mgmt_reg_type_vpmgmt:
  1914. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1915. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1916. status = VXGE_HW_ERR_INVALID_INDEX;
  1917. break;
  1918. }
  1919. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1920. status = VXGE_HW_ERR_INVALID_OFFSET;
  1921. break;
  1922. }
  1923. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1924. offset);
  1925. break;
  1926. case vxge_hw_mgmt_reg_type_vpath:
  1927. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1928. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1929. status = VXGE_HW_ERR_INVALID_INDEX;
  1930. break;
  1931. }
  1932. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1933. status = VXGE_HW_ERR_INVALID_INDEX;
  1934. break;
  1935. }
  1936. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1937. status = VXGE_HW_ERR_INVALID_OFFSET;
  1938. break;
  1939. }
  1940. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1941. offset);
  1942. break;
  1943. default:
  1944. status = VXGE_HW_ERR_INVALID_TYPE;
  1945. break;
  1946. }
  1947. exit:
  1948. return status;
  1949. }
  1950. /*
  1951. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1952. */
  1953. enum vxge_hw_status
  1954. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1955. enum vxge_hw_mgmt_reg_type type,
  1956. u32 index, u32 offset, u64 value)
  1957. {
  1958. enum vxge_hw_status status = VXGE_HW_OK;
  1959. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1960. status = VXGE_HW_ERR_INVALID_DEVICE;
  1961. goto exit;
  1962. }
  1963. switch (type) {
  1964. case vxge_hw_mgmt_reg_type_legacy:
  1965. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1966. status = VXGE_HW_ERR_INVALID_OFFSET;
  1967. break;
  1968. }
  1969. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1970. break;
  1971. case vxge_hw_mgmt_reg_type_toc:
  1972. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1973. status = VXGE_HW_ERR_INVALID_OFFSET;
  1974. break;
  1975. }
  1976. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1977. break;
  1978. case vxge_hw_mgmt_reg_type_common:
  1979. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1980. status = VXGE_HW_ERR_INVALID_OFFSET;
  1981. break;
  1982. }
  1983. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1984. break;
  1985. case vxge_hw_mgmt_reg_type_mrpcim:
  1986. if (!(hldev->access_rights &
  1987. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1988. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1989. break;
  1990. }
  1991. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1992. status = VXGE_HW_ERR_INVALID_OFFSET;
  1993. break;
  1994. }
  1995. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1996. break;
  1997. case vxge_hw_mgmt_reg_type_srpcim:
  1998. if (!(hldev->access_rights &
  1999. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  2000. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  2001. break;
  2002. }
  2003. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  2004. status = VXGE_HW_ERR_INVALID_INDEX;
  2005. break;
  2006. }
  2007. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  2008. status = VXGE_HW_ERR_INVALID_OFFSET;
  2009. break;
  2010. }
  2011. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  2012. offset);
  2013. break;
  2014. case vxge_hw_mgmt_reg_type_vpmgmt:
  2015. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  2016. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2017. status = VXGE_HW_ERR_INVALID_INDEX;
  2018. break;
  2019. }
  2020. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  2021. status = VXGE_HW_ERR_INVALID_OFFSET;
  2022. break;
  2023. }
  2024. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  2025. offset);
  2026. break;
  2027. case vxge_hw_mgmt_reg_type_vpath:
  2028. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  2029. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2030. status = VXGE_HW_ERR_INVALID_INDEX;
  2031. break;
  2032. }
  2033. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  2034. status = VXGE_HW_ERR_INVALID_OFFSET;
  2035. break;
  2036. }
  2037. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  2038. offset);
  2039. break;
  2040. default:
  2041. status = VXGE_HW_ERR_INVALID_TYPE;
  2042. break;
  2043. }
  2044. exit:
  2045. return status;
  2046. }
  2047. /*
  2048. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  2049. * list callback
  2050. * This function is callback passed to __vxge_hw_mempool_create to create memory
  2051. * pool for TxD list
  2052. */
  2053. static void
  2054. __vxge_hw_fifo_mempool_item_alloc(
  2055. struct vxge_hw_mempool *mempoolh,
  2056. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  2057. u32 index, u32 is_last)
  2058. {
  2059. u32 memblock_item_idx;
  2060. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  2061. struct vxge_hw_fifo_txd *txdp =
  2062. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  2063. struct __vxge_hw_fifo *fifo =
  2064. (struct __vxge_hw_fifo *)mempoolh->userdata;
  2065. void *memblock = mempoolh->memblocks_arr[memblock_index];
  2066. vxge_assert(txdp);
  2067. txdp->host_control = (u64) (size_t)
  2068. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  2069. &memblock_item_idx);
  2070. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  2071. vxge_assert(txdl_priv);
  2072. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  2073. /* pre-format HW's TxDL's private */
  2074. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  2075. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  2076. txdl_priv->dma_handle = dma_object->handle;
  2077. txdl_priv->memblock = memblock;
  2078. txdl_priv->first_txdp = txdp;
  2079. txdl_priv->next_txdl_priv = NULL;
  2080. txdl_priv->alloc_frags = 0;
  2081. return;
  2082. }
  2083. /*
  2084. * __vxge_hw_fifo_create - Create a FIFO
  2085. * This function creates FIFO and initializes it.
  2086. */
  2087. enum vxge_hw_status
  2088. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  2089. struct vxge_hw_fifo_attr *attr)
  2090. {
  2091. enum vxge_hw_status status = VXGE_HW_OK;
  2092. struct __vxge_hw_fifo *fifo;
  2093. struct vxge_hw_fifo_config *config;
  2094. u32 txdl_size, txdl_per_memblock;
  2095. struct vxge_hw_mempool_cbs fifo_mp_callback;
  2096. struct __vxge_hw_virtualpath *vpath;
  2097. if ((vp == NULL) || (attr == NULL)) {
  2098. status = VXGE_HW_ERR_INVALID_HANDLE;
  2099. goto exit;
  2100. }
  2101. vpath = vp->vpath;
  2102. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  2103. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  2104. txdl_per_memblock = config->memblock_size / txdl_size;
  2105. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  2106. VXGE_HW_CHANNEL_TYPE_FIFO,
  2107. config->fifo_blocks * txdl_per_memblock,
  2108. attr->per_txdl_space, attr->userdata);
  2109. if (fifo == NULL) {
  2110. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2111. goto exit;
  2112. }
  2113. vpath->fifoh = fifo;
  2114. fifo->nofl_db = vpath->nofl_db;
  2115. fifo->vp_id = vpath->vp_id;
  2116. fifo->vp_reg = vpath->vp_reg;
  2117. fifo->stats = &vpath->sw_stats->fifo_stats;
  2118. fifo->config = config;
  2119. /* apply "interrupts per txdl" attribute */
  2120. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  2121. if (fifo->config->intr)
  2122. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  2123. fifo->no_snoop_bits = config->no_snoop_bits;
  2124. /*
  2125. * FIFO memory management strategy:
  2126. *
  2127. * TxDL split into three independent parts:
  2128. * - set of TxD's
  2129. * - TxD HW private part
  2130. * - driver private part
  2131. *
  2132. * Adaptative memory allocation used. i.e. Memory allocated on
  2133. * demand with the size which will fit into one memory block.
  2134. * One memory block may contain more than one TxDL.
  2135. *
  2136. * During "reserve" operations more memory can be allocated on demand
  2137. * for example due to FIFO full condition.
  2138. *
  2139. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  2140. * routine which will essentially stop the channel and free resources.
  2141. */
  2142. /* TxDL common private size == TxDL private + driver private */
  2143. fifo->priv_size =
  2144. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  2145. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  2146. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  2147. fifo->per_txdl_space = attr->per_txdl_space;
  2148. /* recompute txdl size to be cacheline aligned */
  2149. fifo->txdl_size = txdl_size;
  2150. fifo->txdl_per_memblock = txdl_per_memblock;
  2151. fifo->txdl_term = attr->txdl_term;
  2152. fifo->callback = attr->callback;
  2153. if (fifo->txdl_per_memblock == 0) {
  2154. __vxge_hw_fifo_delete(vp);
  2155. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2156. goto exit;
  2157. }
  2158. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2159. fifo->mempool =
  2160. __vxge_hw_mempool_create(vpath->hldev,
  2161. fifo->config->memblock_size,
  2162. fifo->txdl_size,
  2163. fifo->priv_size,
  2164. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2165. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2166. &fifo_mp_callback,
  2167. fifo);
  2168. if (fifo->mempool == NULL) {
  2169. __vxge_hw_fifo_delete(vp);
  2170. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2171. goto exit;
  2172. }
  2173. status = __vxge_hw_channel_initialize(&fifo->channel);
  2174. if (status != VXGE_HW_OK) {
  2175. __vxge_hw_fifo_delete(vp);
  2176. goto exit;
  2177. }
  2178. vxge_assert(fifo->channel.reserve_ptr);
  2179. exit:
  2180. return status;
  2181. }
  2182. /*
  2183. * __vxge_hw_fifo_abort - Returns the TxD
  2184. * This function terminates the TxDs of fifo
  2185. */
  2186. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2187. {
  2188. void *txdlh;
  2189. for (;;) {
  2190. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2191. if (txdlh == NULL)
  2192. break;
  2193. vxge_hw_channel_dtr_complete(&fifo->channel);
  2194. if (fifo->txdl_term) {
  2195. fifo->txdl_term(txdlh,
  2196. VXGE_HW_TXDL_STATE_POSTED,
  2197. fifo->channel.userdata);
  2198. }
  2199. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2200. }
  2201. return VXGE_HW_OK;
  2202. }
  2203. /*
  2204. * __vxge_hw_fifo_reset - Resets the fifo
  2205. * This function resets the fifo during vpath reset operation
  2206. */
  2207. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2208. {
  2209. enum vxge_hw_status status = VXGE_HW_OK;
  2210. __vxge_hw_fifo_abort(fifo);
  2211. status = __vxge_hw_channel_reset(&fifo->channel);
  2212. return status;
  2213. }
  2214. /*
  2215. * __vxge_hw_fifo_delete - Removes the FIFO
  2216. * This function freeup the memory pool and removes the FIFO
  2217. */
  2218. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2219. {
  2220. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2221. __vxge_hw_fifo_abort(fifo);
  2222. if (fifo->mempool)
  2223. __vxge_hw_mempool_destroy(fifo->mempool);
  2224. vp->vpath->fifoh = NULL;
  2225. __vxge_hw_channel_free(&fifo->channel);
  2226. return VXGE_HW_OK;
  2227. }
  2228. /*
  2229. * __vxge_hw_vpath_pci_read - Read the content of given address
  2230. * in pci config space.
  2231. * Read from the vpath pci config space.
  2232. */
  2233. enum vxge_hw_status
  2234. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2235. u32 phy_func_0, u32 offset, u32 *val)
  2236. {
  2237. u64 val64;
  2238. enum vxge_hw_status status = VXGE_HW_OK;
  2239. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2240. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2241. if (phy_func_0)
  2242. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2243. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2244. wmb();
  2245. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2246. &vp_reg->pci_config_access_cfg2);
  2247. wmb();
  2248. status = __vxge_hw_device_register_poll(
  2249. &vp_reg->pci_config_access_cfg2,
  2250. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2251. if (status != VXGE_HW_OK)
  2252. goto exit;
  2253. val64 = readq(&vp_reg->pci_config_access_status);
  2254. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2255. status = VXGE_HW_FAIL;
  2256. *val = 0;
  2257. } else
  2258. *val = (u32)vxge_bVALn(val64, 32, 32);
  2259. exit:
  2260. return status;
  2261. }
  2262. /*
  2263. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2264. * Returns the function number of the vpath.
  2265. */
  2266. u32
  2267. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2268. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2269. {
  2270. u64 val64;
  2271. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2272. return
  2273. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2274. }
  2275. /*
  2276. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2277. */
  2278. static inline void
  2279. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2280. u64 dta_struct_sel)
  2281. {
  2282. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2283. wmb();
  2284. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2285. writeq(0, &vpath_reg->rts_access_steer_data1);
  2286. wmb();
  2287. return;
  2288. }
  2289. /*
  2290. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2291. * part number and product description.
  2292. */
  2293. enum vxge_hw_status
  2294. __vxge_hw_vpath_card_info_get(
  2295. u32 vp_id,
  2296. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2297. struct vxge_hw_device_hw_info *hw_info)
  2298. {
  2299. u32 i, j;
  2300. u64 val64;
  2301. u64 data1 = 0ULL;
  2302. u64 data2 = 0ULL;
  2303. enum vxge_hw_status status = VXGE_HW_OK;
  2304. u8 *serial_number = hw_info->serial_number;
  2305. u8 *part_number = hw_info->part_number;
  2306. u8 *product_desc = hw_info->product_desc;
  2307. __vxge_hw_read_rts_ds(vpath_reg,
  2308. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2309. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2310. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2311. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2312. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2313. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2314. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2315. status = __vxge_hw_pio_mem_write64(val64,
  2316. &vpath_reg->rts_access_steer_ctrl,
  2317. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2318. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2319. if (status != VXGE_HW_OK)
  2320. return status;
  2321. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2322. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2323. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2324. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2325. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2326. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2327. status = VXGE_HW_OK;
  2328. } else
  2329. *serial_number = 0;
  2330. __vxge_hw_read_rts_ds(vpath_reg,
  2331. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2332. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2333. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2334. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2335. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2336. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2337. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2338. status = __vxge_hw_pio_mem_write64(val64,
  2339. &vpath_reg->rts_access_steer_ctrl,
  2340. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2341. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2342. if (status != VXGE_HW_OK)
  2343. return status;
  2344. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2345. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2346. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2347. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2348. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2349. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2350. status = VXGE_HW_OK;
  2351. } else
  2352. *part_number = 0;
  2353. j = 0;
  2354. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2355. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2356. __vxge_hw_read_rts_ds(vpath_reg, i);
  2357. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2358. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2359. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2360. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2361. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2362. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2363. status = __vxge_hw_pio_mem_write64(val64,
  2364. &vpath_reg->rts_access_steer_ctrl,
  2365. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2366. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2367. if (status != VXGE_HW_OK)
  2368. return status;
  2369. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2370. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2371. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2372. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2373. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2374. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2375. status = VXGE_HW_OK;
  2376. } else
  2377. *product_desc = 0;
  2378. }
  2379. return status;
  2380. }
  2381. /*
  2382. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2383. * Returns FW Version
  2384. */
  2385. enum vxge_hw_status
  2386. __vxge_hw_vpath_fw_ver_get(
  2387. u32 vp_id,
  2388. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2389. struct vxge_hw_device_hw_info *hw_info)
  2390. {
  2391. u64 val64;
  2392. u64 data1 = 0ULL;
  2393. u64 data2 = 0ULL;
  2394. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2395. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2396. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2397. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2398. enum vxge_hw_status status = VXGE_HW_OK;
  2399. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2400. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2401. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2402. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2403. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2404. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2405. status = __vxge_hw_pio_mem_write64(val64,
  2406. &vpath_reg->rts_access_steer_ctrl,
  2407. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2408. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2409. if (status != VXGE_HW_OK)
  2410. goto exit;
  2411. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2412. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2413. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2414. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2415. fw_date->day =
  2416. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2417. data1);
  2418. fw_date->month =
  2419. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2420. data1);
  2421. fw_date->year =
  2422. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2423. data1);
  2424. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2425. fw_date->month, fw_date->day, fw_date->year);
  2426. fw_version->major =
  2427. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2428. fw_version->minor =
  2429. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2430. fw_version->build =
  2431. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2432. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2433. fw_version->major, fw_version->minor, fw_version->build);
  2434. flash_date->day =
  2435. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2436. flash_date->month =
  2437. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2438. flash_date->year =
  2439. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2440. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2441. "%2.2d/%2.2d/%4.4d",
  2442. flash_date->month, flash_date->day, flash_date->year);
  2443. flash_version->major =
  2444. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2445. flash_version->minor =
  2446. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2447. flash_version->build =
  2448. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2449. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2450. flash_version->major, flash_version->minor,
  2451. flash_version->build);
  2452. status = VXGE_HW_OK;
  2453. } else
  2454. status = VXGE_HW_FAIL;
  2455. exit:
  2456. return status;
  2457. }
  2458. /*
  2459. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2460. * Returns pci function mode
  2461. */
  2462. u64
  2463. __vxge_hw_vpath_pci_func_mode_get(
  2464. u32 vp_id,
  2465. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2466. {
  2467. u64 val64;
  2468. u64 data1 = 0ULL;
  2469. enum vxge_hw_status status = VXGE_HW_OK;
  2470. __vxge_hw_read_rts_ds(vpath_reg,
  2471. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2472. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2473. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2474. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2475. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2476. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2477. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2478. status = __vxge_hw_pio_mem_write64(val64,
  2479. &vpath_reg->rts_access_steer_ctrl,
  2480. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2481. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2482. if (status != VXGE_HW_OK)
  2483. goto exit;
  2484. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2485. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2486. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2487. status = VXGE_HW_OK;
  2488. } else {
  2489. data1 = 0;
  2490. status = VXGE_HW_FAIL;
  2491. }
  2492. exit:
  2493. return data1;
  2494. }
  2495. /**
  2496. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2497. * @hldev: HW device.
  2498. * @on_off: TRUE if flickering to be on, FALSE to be off
  2499. *
  2500. * Flicker the link LED.
  2501. */
  2502. enum vxge_hw_status
  2503. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2504. u64 on_off)
  2505. {
  2506. u64 val64;
  2507. enum vxge_hw_status status = VXGE_HW_OK;
  2508. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2509. if (hldev == NULL) {
  2510. status = VXGE_HW_ERR_INVALID_DEVICE;
  2511. goto exit;
  2512. }
  2513. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2514. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2515. wmb();
  2516. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2517. writeq(0, &vp_reg->rts_access_steer_data1);
  2518. wmb();
  2519. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2520. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2521. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2522. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2523. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2524. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2525. status = __vxge_hw_pio_mem_write64(val64,
  2526. &vp_reg->rts_access_steer_ctrl,
  2527. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2528. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2529. exit:
  2530. return status;
  2531. }
  2532. /*
  2533. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2534. */
  2535. enum vxge_hw_status
  2536. __vxge_hw_vpath_rts_table_get(
  2537. struct __vxge_hw_vpath_handle *vp,
  2538. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2539. {
  2540. u64 val64;
  2541. struct __vxge_hw_virtualpath *vpath;
  2542. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2543. enum vxge_hw_status status = VXGE_HW_OK;
  2544. if (vp == NULL) {
  2545. status = VXGE_HW_ERR_INVALID_HANDLE;
  2546. goto exit;
  2547. }
  2548. vpath = vp->vpath;
  2549. vp_reg = vpath->vp_reg;
  2550. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2551. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2552. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2553. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2554. if ((rts_table ==
  2555. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2556. (rts_table ==
  2557. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2558. (rts_table ==
  2559. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2560. (rts_table ==
  2561. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2562. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2563. }
  2564. status = __vxge_hw_pio_mem_write64(val64,
  2565. &vp_reg->rts_access_steer_ctrl,
  2566. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2567. vpath->hldev->config.device_poll_millis);
  2568. if (status != VXGE_HW_OK)
  2569. goto exit;
  2570. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2571. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2572. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2573. if ((rts_table ==
  2574. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2575. (rts_table ==
  2576. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2577. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2578. }
  2579. status = VXGE_HW_OK;
  2580. } else
  2581. status = VXGE_HW_FAIL;
  2582. exit:
  2583. return status;
  2584. }
  2585. /*
  2586. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2587. */
  2588. enum vxge_hw_status
  2589. __vxge_hw_vpath_rts_table_set(
  2590. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2591. u32 offset, u64 data1, u64 data2)
  2592. {
  2593. u64 val64;
  2594. struct __vxge_hw_virtualpath *vpath;
  2595. enum vxge_hw_status status = VXGE_HW_OK;
  2596. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2597. if (vp == NULL) {
  2598. status = VXGE_HW_ERR_INVALID_HANDLE;
  2599. goto exit;
  2600. }
  2601. vpath = vp->vpath;
  2602. vp_reg = vpath->vp_reg;
  2603. writeq(data1, &vp_reg->rts_access_steer_data0);
  2604. wmb();
  2605. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2606. (rts_table ==
  2607. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2608. writeq(data2, &vp_reg->rts_access_steer_data1);
  2609. wmb();
  2610. }
  2611. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2612. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2613. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2614. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2615. status = __vxge_hw_pio_mem_write64(val64,
  2616. &vp_reg->rts_access_steer_ctrl,
  2617. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2618. vpath->hldev->config.device_poll_millis);
  2619. if (status != VXGE_HW_OK)
  2620. goto exit;
  2621. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2622. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2623. status = VXGE_HW_OK;
  2624. else
  2625. status = VXGE_HW_FAIL;
  2626. exit:
  2627. return status;
  2628. }
  2629. /*
  2630. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2631. * from MAC address table.
  2632. */
  2633. enum vxge_hw_status
  2634. __vxge_hw_vpath_addr_get(
  2635. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2636. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2637. {
  2638. u32 i;
  2639. u64 val64;
  2640. u64 data1 = 0ULL;
  2641. u64 data2 = 0ULL;
  2642. enum vxge_hw_status status = VXGE_HW_OK;
  2643. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2644. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2645. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2646. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2647. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2648. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2649. status = __vxge_hw_pio_mem_write64(val64,
  2650. &vpath_reg->rts_access_steer_ctrl,
  2651. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2652. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2653. if (status != VXGE_HW_OK)
  2654. goto exit;
  2655. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2656. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2657. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2658. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2659. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2660. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2661. data2);
  2662. for (i = ETH_ALEN; i > 0; i--) {
  2663. macaddr[i-1] = (u8)(data1 & 0xFF);
  2664. data1 >>= 8;
  2665. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2666. data2 >>= 8;
  2667. }
  2668. status = VXGE_HW_OK;
  2669. } else
  2670. status = VXGE_HW_FAIL;
  2671. exit:
  2672. return status;
  2673. }
  2674. /*
  2675. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2676. */
  2677. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2678. struct __vxge_hw_vpath_handle *vp,
  2679. enum vxge_hw_rth_algoritms algorithm,
  2680. struct vxge_hw_rth_hash_types *hash_type,
  2681. u16 bucket_size)
  2682. {
  2683. u64 data0, data1;
  2684. enum vxge_hw_status status = VXGE_HW_OK;
  2685. if (vp == NULL) {
  2686. status = VXGE_HW_ERR_INVALID_HANDLE;
  2687. goto exit;
  2688. }
  2689. status = __vxge_hw_vpath_rts_table_get(vp,
  2690. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2691. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2692. 0, &data0, &data1);
  2693. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2694. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2695. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2696. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2697. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2698. if (hash_type->hash_type_tcpipv4_en)
  2699. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2700. if (hash_type->hash_type_ipv4_en)
  2701. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2702. if (hash_type->hash_type_tcpipv6_en)
  2703. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2704. if (hash_type->hash_type_ipv6_en)
  2705. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2706. if (hash_type->hash_type_tcpipv6ex_en)
  2707. data0 |=
  2708. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2709. if (hash_type->hash_type_ipv6ex_en)
  2710. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2711. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2712. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2713. else
  2714. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2715. status = __vxge_hw_vpath_rts_table_set(vp,
  2716. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2717. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2718. 0, data0, 0);
  2719. exit:
  2720. return status;
  2721. }
  2722. static void
  2723. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2724. u16 flag, u8 *itable)
  2725. {
  2726. switch (flag) {
  2727. case 1:
  2728. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2729. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2730. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2731. itable[j]);
  2732. case 2:
  2733. *data0 |=
  2734. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2735. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2736. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2737. itable[j]);
  2738. case 3:
  2739. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2740. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2741. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2742. itable[j]);
  2743. case 4:
  2744. *data1 |=
  2745. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2746. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2747. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2748. itable[j]);
  2749. default:
  2750. return;
  2751. }
  2752. }
  2753. /*
  2754. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2755. */
  2756. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2757. struct __vxge_hw_vpath_handle **vpath_handles,
  2758. u32 vpath_count,
  2759. u8 *mtable,
  2760. u8 *itable,
  2761. u32 itable_size)
  2762. {
  2763. u32 i, j, action, rts_table;
  2764. u64 data0;
  2765. u64 data1;
  2766. u32 max_entries;
  2767. enum vxge_hw_status status = VXGE_HW_OK;
  2768. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2769. if (vp == NULL) {
  2770. status = VXGE_HW_ERR_INVALID_HANDLE;
  2771. goto exit;
  2772. }
  2773. max_entries = (((u32)1) << itable_size);
  2774. if (vp->vpath->hldev->config.rth_it_type
  2775. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2776. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2777. rts_table =
  2778. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2779. for (j = 0; j < max_entries; j++) {
  2780. data1 = 0;
  2781. data0 =
  2782. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2783. itable[j]);
  2784. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2785. action, rts_table, j, data0, data1);
  2786. if (status != VXGE_HW_OK)
  2787. goto exit;
  2788. }
  2789. for (j = 0; j < max_entries; j++) {
  2790. data1 = 0;
  2791. data0 =
  2792. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2793. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2794. itable[j]);
  2795. status = __vxge_hw_vpath_rts_table_set(
  2796. vpath_handles[mtable[itable[j]]], action,
  2797. rts_table, j, data0, data1);
  2798. if (status != VXGE_HW_OK)
  2799. goto exit;
  2800. }
  2801. } else {
  2802. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2803. rts_table =
  2804. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2805. for (i = 0; i < vpath_count; i++) {
  2806. for (j = 0; j < max_entries;) {
  2807. data0 = 0;
  2808. data1 = 0;
  2809. while (j < max_entries) {
  2810. if (mtable[itable[j]] != i) {
  2811. j++;
  2812. continue;
  2813. }
  2814. vxge_hw_rts_rth_data0_data1_get(j,
  2815. &data0, &data1, 1, itable);
  2816. j++;
  2817. break;
  2818. }
  2819. while (j < max_entries) {
  2820. if (mtable[itable[j]] != i) {
  2821. j++;
  2822. continue;
  2823. }
  2824. vxge_hw_rts_rth_data0_data1_get(j,
  2825. &data0, &data1, 2, itable);
  2826. j++;
  2827. break;
  2828. }
  2829. while (j < max_entries) {
  2830. if (mtable[itable[j]] != i) {
  2831. j++;
  2832. continue;
  2833. }
  2834. vxge_hw_rts_rth_data0_data1_get(j,
  2835. &data0, &data1, 3, itable);
  2836. j++;
  2837. break;
  2838. }
  2839. while (j < max_entries) {
  2840. if (mtable[itable[j]] != i) {
  2841. j++;
  2842. continue;
  2843. }
  2844. vxge_hw_rts_rth_data0_data1_get(j,
  2845. &data0, &data1, 4, itable);
  2846. j++;
  2847. break;
  2848. }
  2849. if (data0 != 0) {
  2850. status = __vxge_hw_vpath_rts_table_set(
  2851. vpath_handles[i],
  2852. action, rts_table,
  2853. 0, data0, data1);
  2854. if (status != VXGE_HW_OK)
  2855. goto exit;
  2856. }
  2857. }
  2858. }
  2859. }
  2860. exit:
  2861. return status;
  2862. }
  2863. /**
  2864. * vxge_hw_vpath_check_leak - Check for memory leak
  2865. * @ringh: Handle to the ring object used for receive
  2866. *
  2867. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2868. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2869. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2870. *
  2871. */
  2872. enum vxge_hw_status
  2873. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2874. {
  2875. enum vxge_hw_status status = VXGE_HW_OK;
  2876. u64 rxd_new_count, rxd_spat;
  2877. if (ring == NULL)
  2878. return status;
  2879. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2880. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2881. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2882. if (rxd_new_count >= rxd_spat)
  2883. status = VXGE_HW_FAIL;
  2884. return status;
  2885. }
  2886. /*
  2887. * __vxge_hw_vpath_mgmt_read
  2888. * This routine reads the vpath_mgmt registers
  2889. */
  2890. static enum vxge_hw_status
  2891. __vxge_hw_vpath_mgmt_read(
  2892. struct __vxge_hw_device *hldev,
  2893. struct __vxge_hw_virtualpath *vpath)
  2894. {
  2895. u32 i, mtu = 0, max_pyld = 0;
  2896. u64 val64;
  2897. enum vxge_hw_status status = VXGE_HW_OK;
  2898. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2899. val64 = readq(&vpath->vpmgmt_reg->
  2900. rxmac_cfg0_port_vpmgmt_clone[i]);
  2901. max_pyld =
  2902. (u32)
  2903. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2904. (val64);
  2905. if (mtu < max_pyld)
  2906. mtu = max_pyld;
  2907. }
  2908. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2909. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2910. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2911. if (val64 & vxge_mBIT(i))
  2912. vpath->vsport_number = i;
  2913. }
  2914. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2915. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2916. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2917. else
  2918. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2919. return status;
  2920. }
  2921. /*
  2922. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2923. * This routine checks the vpath_rst_in_prog register to see if
  2924. * adapter completed the reset process for the vpath
  2925. */
  2926. enum vxge_hw_status
  2927. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2928. {
  2929. enum vxge_hw_status status;
  2930. status = __vxge_hw_device_register_poll(
  2931. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2932. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2933. 1 << (16 - vpath->vp_id)),
  2934. vpath->hldev->config.device_poll_millis);
  2935. return status;
  2936. }
  2937. /*
  2938. * __vxge_hw_vpath_reset
  2939. * This routine resets the vpath on the device
  2940. */
  2941. enum vxge_hw_status
  2942. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2943. {
  2944. u64 val64;
  2945. enum vxge_hw_status status = VXGE_HW_OK;
  2946. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2947. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2948. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2949. return status;
  2950. }
  2951. /*
  2952. * __vxge_hw_vpath_sw_reset
  2953. * This routine resets the vpath structures
  2954. */
  2955. enum vxge_hw_status
  2956. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2957. {
  2958. enum vxge_hw_status status = VXGE_HW_OK;
  2959. struct __vxge_hw_virtualpath *vpath;
  2960. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2961. if (vpath->ringh) {
  2962. status = __vxge_hw_ring_reset(vpath->ringh);
  2963. if (status != VXGE_HW_OK)
  2964. goto exit;
  2965. }
  2966. if (vpath->fifoh)
  2967. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2968. exit:
  2969. return status;
  2970. }
  2971. /*
  2972. * __vxge_hw_vpath_prc_configure
  2973. * This routine configures the prc registers of virtual path using the config
  2974. * passed
  2975. */
  2976. void
  2977. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2978. {
  2979. u64 val64;
  2980. struct __vxge_hw_virtualpath *vpath;
  2981. struct vxge_hw_vp_config *vp_config;
  2982. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2983. vpath = &hldev->virtual_paths[vp_id];
  2984. vp_reg = vpath->vp_reg;
  2985. vp_config = vpath->vp_config;
  2986. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2987. return;
  2988. val64 = readq(&vp_reg->prc_cfg1);
  2989. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2990. writeq(val64, &vp_reg->prc_cfg1);
  2991. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2992. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2993. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2994. val64 = readq(&vp_reg->prc_cfg7);
  2995. if (vpath->vp_config->ring.scatter_mode !=
  2996. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2997. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2998. switch (vpath->vp_config->ring.scatter_mode) {
  2999. case VXGE_HW_RING_SCATTER_MODE_A:
  3000. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3001. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  3002. break;
  3003. case VXGE_HW_RING_SCATTER_MODE_B:
  3004. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3005. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  3006. break;
  3007. case VXGE_HW_RING_SCATTER_MODE_C:
  3008. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3009. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  3010. break;
  3011. }
  3012. }
  3013. writeq(val64, &vp_reg->prc_cfg7);
  3014. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  3015. __vxge_hw_ring_first_block_address_get(
  3016. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  3017. val64 = readq(&vp_reg->prc_cfg4);
  3018. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  3019. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  3020. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  3021. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  3022. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  3023. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3024. else
  3025. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3026. writeq(val64, &vp_reg->prc_cfg4);
  3027. return;
  3028. }
  3029. /*
  3030. * __vxge_hw_vpath_kdfc_configure
  3031. * This routine configures the kdfc registers of virtual path using the
  3032. * config passed
  3033. */
  3034. enum vxge_hw_status
  3035. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3036. {
  3037. u64 val64;
  3038. u64 vpath_stride;
  3039. enum vxge_hw_status status = VXGE_HW_OK;
  3040. struct __vxge_hw_virtualpath *vpath;
  3041. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3042. vpath = &hldev->virtual_paths[vp_id];
  3043. vp_reg = vpath->vp_reg;
  3044. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  3045. if (status != VXGE_HW_OK)
  3046. goto exit;
  3047. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  3048. vpath->max_kdfc_db =
  3049. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  3050. val64+1)/2;
  3051. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3052. vpath->max_nofl_db = vpath->max_kdfc_db;
  3053. if (vpath->max_nofl_db <
  3054. ((vpath->vp_config->fifo.memblock_size /
  3055. (vpath->vp_config->fifo.max_frags *
  3056. sizeof(struct vxge_hw_fifo_txd))) *
  3057. vpath->vp_config->fifo.fifo_blocks)) {
  3058. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  3059. }
  3060. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  3061. (vpath->max_nofl_db*2)-1);
  3062. }
  3063. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  3064. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  3065. &vp_reg->kdfc_fifo_trpl_ctrl);
  3066. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  3067. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  3068. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  3069. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  3070. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  3071. #ifndef __BIG_ENDIAN
  3072. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  3073. #endif
  3074. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  3075. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  3076. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  3077. wmb();
  3078. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  3079. vpath->nofl_db =
  3080. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  3081. (hldev->kdfc + (vp_id *
  3082. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  3083. vpath_stride)));
  3084. exit:
  3085. return status;
  3086. }
  3087. /*
  3088. * __vxge_hw_vpath_mac_configure
  3089. * This routine configures the mac of virtual path using the config passed
  3090. */
  3091. enum vxge_hw_status
  3092. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3093. {
  3094. u64 val64;
  3095. enum vxge_hw_status status = VXGE_HW_OK;
  3096. struct __vxge_hw_virtualpath *vpath;
  3097. struct vxge_hw_vp_config *vp_config;
  3098. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3099. vpath = &hldev->virtual_paths[vp_id];
  3100. vp_reg = vpath->vp_reg;
  3101. vp_config = vpath->vp_config;
  3102. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  3103. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  3104. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3105. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  3106. if (vp_config->rpa_strip_vlan_tag !=
  3107. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  3108. if (vp_config->rpa_strip_vlan_tag)
  3109. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3110. else
  3111. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3112. }
  3113. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  3114. val64 = readq(&vp_reg->rxmac_vcfg0);
  3115. if (vp_config->mtu !=
  3116. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  3117. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3118. if ((vp_config->mtu +
  3119. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  3120. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3121. vp_config->mtu +
  3122. VXGE_HW_MAC_HEADER_MAX_SIZE);
  3123. else
  3124. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3125. vpath->max_mtu);
  3126. }
  3127. writeq(val64, &vp_reg->rxmac_vcfg0);
  3128. val64 = readq(&vp_reg->rxmac_vcfg1);
  3129. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  3130. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  3131. if (hldev->config.rth_it_type ==
  3132. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  3133. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  3134. 0x2) |
  3135. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  3136. }
  3137. writeq(val64, &vp_reg->rxmac_vcfg1);
  3138. }
  3139. return status;
  3140. }
  3141. /*
  3142. * __vxge_hw_vpath_tim_configure
  3143. * This routine configures the tim registers of virtual path using the config
  3144. * passed
  3145. */
  3146. enum vxge_hw_status
  3147. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3148. {
  3149. u64 val64;
  3150. enum vxge_hw_status status = VXGE_HW_OK;
  3151. struct __vxge_hw_virtualpath *vpath;
  3152. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3153. struct vxge_hw_vp_config *config;
  3154. vpath = &hldev->virtual_paths[vp_id];
  3155. vp_reg = vpath->vp_reg;
  3156. config = vpath->vp_config;
  3157. writeq((u64)0, &vp_reg->tim_dest_addr);
  3158. writeq((u64)0, &vp_reg->tim_vpath_map);
  3159. writeq((u64)0, &vp_reg->tim_bitmap);
  3160. writeq((u64)0, &vp_reg->tim_remap);
  3161. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3162. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3163. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3164. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3165. val64 = readq(&vp_reg->tim_pci_cfg);
  3166. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3167. writeq(val64, &vp_reg->tim_pci_cfg);
  3168. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3169. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3170. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3171. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3172. 0x3ffffff);
  3173. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3174. config->tti.btimer_val);
  3175. }
  3176. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3177. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3178. if (config->tti.timer_ac_en)
  3179. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3180. else
  3181. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3182. }
  3183. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3184. if (config->tti.timer_ci_en)
  3185. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3186. else
  3187. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3188. }
  3189. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3190. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3191. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3192. config->tti.urange_a);
  3193. }
  3194. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3195. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3196. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3197. config->tti.urange_b);
  3198. }
  3199. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3200. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3201. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3202. config->tti.urange_c);
  3203. }
  3204. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3205. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3206. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3207. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3208. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3209. config->tti.uec_a);
  3210. }
  3211. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3212. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3213. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3214. config->tti.uec_b);
  3215. }
  3216. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3217. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3218. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3219. config->tti.uec_c);
  3220. }
  3221. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3222. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3223. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3224. config->tti.uec_d);
  3225. }
  3226. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3227. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3228. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3229. if (config->tti.timer_ri_en)
  3230. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3231. else
  3232. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3233. }
  3234. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3235. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3236. 0x3ffffff);
  3237. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3238. config->tti.rtimer_val);
  3239. }
  3240. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3241. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3242. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3243. config->tti.util_sel);
  3244. }
  3245. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3246. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3247. 0x3ffffff);
  3248. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3249. config->tti.ltimer_val);
  3250. }
  3251. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3252. }
  3253. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3254. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3255. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3256. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3257. 0x3ffffff);
  3258. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3259. config->rti.btimer_val);
  3260. }
  3261. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3262. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3263. if (config->rti.timer_ac_en)
  3264. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3265. else
  3266. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3267. }
  3268. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3269. if (config->rti.timer_ci_en)
  3270. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3271. else
  3272. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3273. }
  3274. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3275. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3276. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3277. config->rti.urange_a);
  3278. }
  3279. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3280. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3281. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3282. config->rti.urange_b);
  3283. }
  3284. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3285. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3286. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3287. config->rti.urange_c);
  3288. }
  3289. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3290. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3291. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3292. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3293. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3294. config->rti.uec_a);
  3295. }
  3296. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3297. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3298. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3299. config->rti.uec_b);
  3300. }
  3301. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3302. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3303. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3304. config->rti.uec_c);
  3305. }
  3306. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3307. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3308. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3309. config->rti.uec_d);
  3310. }
  3311. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3312. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3313. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3314. if (config->rti.timer_ri_en)
  3315. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3316. else
  3317. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3318. }
  3319. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3320. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3321. 0x3ffffff);
  3322. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3323. config->rti.rtimer_val);
  3324. }
  3325. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3326. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3327. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3328. config->rti.util_sel);
  3329. }
  3330. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3331. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3332. 0x3ffffff);
  3333. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3334. config->rti.ltimer_val);
  3335. }
  3336. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3337. }
  3338. val64 = 0;
  3339. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3340. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3341. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3342. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3343. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3344. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3345. return status;
  3346. }
  3347. /*
  3348. * __vxge_hw_vpath_initialize
  3349. * This routine is the final phase of init which initializes the
  3350. * registers of the vpath using the configuration passed.
  3351. */
  3352. enum vxge_hw_status
  3353. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3354. {
  3355. u64 val64;
  3356. u32 val32;
  3357. enum vxge_hw_status status = VXGE_HW_OK;
  3358. struct __vxge_hw_virtualpath *vpath;
  3359. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3360. vpath = &hldev->virtual_paths[vp_id];
  3361. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3362. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3363. goto exit;
  3364. }
  3365. vp_reg = vpath->vp_reg;
  3366. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3367. if (status != VXGE_HW_OK)
  3368. goto exit;
  3369. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3370. if (status != VXGE_HW_OK)
  3371. goto exit;
  3372. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3373. if (status != VXGE_HW_OK)
  3374. goto exit;
  3375. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3376. if (status != VXGE_HW_OK)
  3377. goto exit;
  3378. writeq(0, &vp_reg->gendma_int);
  3379. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3380. /* Get MRRS value from device control */
  3381. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3382. if (status == VXGE_HW_OK) {
  3383. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3384. val64 &=
  3385. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3386. val64 |=
  3387. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3388. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3389. }
  3390. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3391. val64 |=
  3392. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3393. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3394. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3395. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3396. exit:
  3397. return status;
  3398. }
  3399. /*
  3400. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3401. * This routine is the initial phase of init which resets the vpath and
  3402. * initializes the software support structures.
  3403. */
  3404. enum vxge_hw_status
  3405. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3406. struct vxge_hw_vp_config *config)
  3407. {
  3408. struct __vxge_hw_virtualpath *vpath;
  3409. enum vxge_hw_status status = VXGE_HW_OK;
  3410. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3411. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3412. goto exit;
  3413. }
  3414. vpath = &hldev->virtual_paths[vp_id];
  3415. vpath->vp_id = vp_id;
  3416. vpath->vp_open = VXGE_HW_VP_OPEN;
  3417. vpath->hldev = hldev;
  3418. vpath->vp_config = config;
  3419. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3420. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3421. __vxge_hw_vpath_reset(hldev, vp_id);
  3422. status = __vxge_hw_vpath_reset_check(vpath);
  3423. if (status != VXGE_HW_OK) {
  3424. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3425. goto exit;
  3426. }
  3427. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3428. if (status != VXGE_HW_OK) {
  3429. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3430. goto exit;
  3431. }
  3432. INIT_LIST_HEAD(&vpath->vpath_handles);
  3433. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3434. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3435. hldev->tim_int_mask1, vp_id);
  3436. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3437. if (status != VXGE_HW_OK)
  3438. __vxge_hw_vp_terminate(hldev, vp_id);
  3439. exit:
  3440. return status;
  3441. }
  3442. /*
  3443. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3444. * This routine closes all channels it opened and freeup memory
  3445. */
  3446. void
  3447. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3448. {
  3449. struct __vxge_hw_virtualpath *vpath;
  3450. vpath = &hldev->virtual_paths[vp_id];
  3451. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3452. goto exit;
  3453. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3454. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3455. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3456. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3457. exit:
  3458. return;
  3459. }
  3460. /*
  3461. * vxge_hw_vpath_mtu_set - Set MTU.
  3462. * Set new MTU value. Example, to use jumbo frames:
  3463. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3464. */
  3465. enum vxge_hw_status
  3466. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3467. {
  3468. u64 val64;
  3469. enum vxge_hw_status status = VXGE_HW_OK;
  3470. struct __vxge_hw_virtualpath *vpath;
  3471. if (vp == NULL) {
  3472. status = VXGE_HW_ERR_INVALID_HANDLE;
  3473. goto exit;
  3474. }
  3475. vpath = vp->vpath;
  3476. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3477. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3478. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3479. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3480. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3481. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3482. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3483. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3484. exit:
  3485. return status;
  3486. }
  3487. /*
  3488. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3489. * This function is used to open access to virtual path of an
  3490. * adapter for offload, GRO operations. This function returns
  3491. * synchronously.
  3492. */
  3493. enum vxge_hw_status
  3494. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3495. struct vxge_hw_vpath_attr *attr,
  3496. struct __vxge_hw_vpath_handle **vpath_handle)
  3497. {
  3498. struct __vxge_hw_virtualpath *vpath;
  3499. struct __vxge_hw_vpath_handle *vp;
  3500. enum vxge_hw_status status;
  3501. vpath = &hldev->virtual_paths[attr->vp_id];
  3502. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3503. status = VXGE_HW_ERR_INVALID_STATE;
  3504. goto vpath_open_exit1;
  3505. }
  3506. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3507. &hldev->config.vp_config[attr->vp_id]);
  3508. if (status != VXGE_HW_OK)
  3509. goto vpath_open_exit1;
  3510. vp = (struct __vxge_hw_vpath_handle *)
  3511. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3512. if (vp == NULL) {
  3513. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3514. goto vpath_open_exit2;
  3515. }
  3516. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3517. vp->vpath = vpath;
  3518. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3519. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3520. if (status != VXGE_HW_OK)
  3521. goto vpath_open_exit6;
  3522. }
  3523. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3524. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3525. if (status != VXGE_HW_OK)
  3526. goto vpath_open_exit7;
  3527. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3528. }
  3529. vpath->fifoh->tx_intr_num =
  3530. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3531. VXGE_HW_VPATH_INTR_TX;
  3532. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3533. VXGE_HW_BLOCK_SIZE);
  3534. if (vpath->stats_block == NULL) {
  3535. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3536. goto vpath_open_exit8;
  3537. }
  3538. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3539. stats_block->memblock;
  3540. memset(vpath->hw_stats, 0,
  3541. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3542. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3543. vpath->hw_stats;
  3544. vpath->hw_stats_sav =
  3545. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3546. memset(vpath->hw_stats_sav, 0,
  3547. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3548. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3549. status = vxge_hw_vpath_stats_enable(vp);
  3550. if (status != VXGE_HW_OK)
  3551. goto vpath_open_exit8;
  3552. list_add(&vp->item, &vpath->vpath_handles);
  3553. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3554. *vpath_handle = vp;
  3555. attr->fifo_attr.userdata = vpath->fifoh;
  3556. attr->ring_attr.userdata = vpath->ringh;
  3557. return VXGE_HW_OK;
  3558. vpath_open_exit8:
  3559. if (vpath->ringh != NULL)
  3560. __vxge_hw_ring_delete(vp);
  3561. vpath_open_exit7:
  3562. if (vpath->fifoh != NULL)
  3563. __vxge_hw_fifo_delete(vp);
  3564. vpath_open_exit6:
  3565. vfree(vp);
  3566. vpath_open_exit2:
  3567. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3568. vpath_open_exit1:
  3569. return status;
  3570. }
  3571. /**
  3572. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3573. * (vpath) open
  3574. * @vp: Handle got from previous vpath open
  3575. *
  3576. * This function is used to close access to virtual path opened
  3577. * earlier.
  3578. */
  3579. void
  3580. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3581. {
  3582. struct __vxge_hw_virtualpath *vpath = NULL;
  3583. u64 new_count, val64, val164;
  3584. struct __vxge_hw_ring *ring;
  3585. vpath = vp->vpath;
  3586. ring = vpath->ringh;
  3587. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3588. new_count &= 0x1fff;
  3589. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3590. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3591. &vpath->vp_reg->prc_rxd_doorbell);
  3592. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3593. val164 /= 2;
  3594. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3595. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3596. val64 &= 0x1ff;
  3597. /*
  3598. * Each RxD is of 4 qwords
  3599. */
  3600. new_count -= (val64 + 1);
  3601. val64 = min(val164, new_count) / 4;
  3602. ring->rxds_limit = min(ring->rxds_limit, val64);
  3603. if (ring->rxds_limit < 4)
  3604. ring->rxds_limit = 4;
  3605. }
  3606. /*
  3607. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3608. * This function is used to close access to virtual path opened
  3609. * earlier.
  3610. */
  3611. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3612. {
  3613. struct __vxge_hw_virtualpath *vpath = NULL;
  3614. struct __vxge_hw_device *devh = NULL;
  3615. u32 vp_id = vp->vpath->vp_id;
  3616. u32 is_empty = TRUE;
  3617. enum vxge_hw_status status = VXGE_HW_OK;
  3618. vpath = vp->vpath;
  3619. devh = vpath->hldev;
  3620. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3621. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3622. goto vpath_close_exit;
  3623. }
  3624. list_del(&vp->item);
  3625. if (!list_empty(&vpath->vpath_handles)) {
  3626. list_add(&vp->item, &vpath->vpath_handles);
  3627. is_empty = FALSE;
  3628. }
  3629. if (!is_empty) {
  3630. status = VXGE_HW_FAIL;
  3631. goto vpath_close_exit;
  3632. }
  3633. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3634. if (vpath->ringh != NULL)
  3635. __vxge_hw_ring_delete(vp);
  3636. if (vpath->fifoh != NULL)
  3637. __vxge_hw_fifo_delete(vp);
  3638. if (vpath->stats_block != NULL)
  3639. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3640. vfree(vp);
  3641. __vxge_hw_vp_terminate(devh, vp_id);
  3642. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3643. vpath_close_exit:
  3644. return status;
  3645. }
  3646. /*
  3647. * vxge_hw_vpath_reset - Resets vpath
  3648. * This function is used to request a reset of vpath
  3649. */
  3650. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3651. {
  3652. enum vxge_hw_status status;
  3653. u32 vp_id;
  3654. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3655. vp_id = vpath->vp_id;
  3656. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3657. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3658. goto exit;
  3659. }
  3660. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3661. if (status == VXGE_HW_OK)
  3662. vpath->sw_stats->soft_reset_cnt++;
  3663. exit:
  3664. return status;
  3665. }
  3666. /*
  3667. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3668. * This function poll's for the vpath reset completion and re initializes
  3669. * the vpath.
  3670. */
  3671. enum vxge_hw_status
  3672. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3673. {
  3674. struct __vxge_hw_virtualpath *vpath = NULL;
  3675. enum vxge_hw_status status;
  3676. struct __vxge_hw_device *hldev;
  3677. u32 vp_id;
  3678. vp_id = vp->vpath->vp_id;
  3679. vpath = vp->vpath;
  3680. hldev = vpath->hldev;
  3681. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3682. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3683. goto exit;
  3684. }
  3685. status = __vxge_hw_vpath_reset_check(vpath);
  3686. if (status != VXGE_HW_OK)
  3687. goto exit;
  3688. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3689. if (status != VXGE_HW_OK)
  3690. goto exit;
  3691. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3692. if (status != VXGE_HW_OK)
  3693. goto exit;
  3694. if (vpath->ringh != NULL)
  3695. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3696. memset(vpath->hw_stats, 0,
  3697. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3698. memset(vpath->hw_stats_sav, 0,
  3699. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3700. writeq(vpath->stats_block->dma_addr,
  3701. &vpath->vp_reg->stats_cfg);
  3702. status = vxge_hw_vpath_stats_enable(vp);
  3703. exit:
  3704. return status;
  3705. }
  3706. /*
  3707. * vxge_hw_vpath_enable - Enable vpath.
  3708. * This routine clears the vpath reset thereby enabling a vpath
  3709. * to start forwarding frames and generating interrupts.
  3710. */
  3711. void
  3712. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3713. {
  3714. struct __vxge_hw_device *hldev;
  3715. u64 val64;
  3716. hldev = vp->vpath->hldev;
  3717. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3718. 1 << (16 - vp->vpath->vp_id));
  3719. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3720. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3721. }
  3722. /*
  3723. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3724. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3725. * the adapter to update stats into the host memory
  3726. */
  3727. enum vxge_hw_status
  3728. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3729. {
  3730. enum vxge_hw_status status = VXGE_HW_OK;
  3731. struct __vxge_hw_virtualpath *vpath;
  3732. vpath = vp->vpath;
  3733. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3734. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3735. goto exit;
  3736. }
  3737. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3738. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3739. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3740. exit:
  3741. return status;
  3742. }
  3743. /*
  3744. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3745. * and offset and perform an operation
  3746. */
  3747. enum vxge_hw_status
  3748. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3749. u32 operation, u32 offset, u64 *stat)
  3750. {
  3751. u64 val64;
  3752. enum vxge_hw_status status = VXGE_HW_OK;
  3753. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3754. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3755. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3756. goto vpath_stats_access_exit;
  3757. }
  3758. vp_reg = vpath->vp_reg;
  3759. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3760. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3761. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3762. status = __vxge_hw_pio_mem_write64(val64,
  3763. &vp_reg->xmac_stats_access_cmd,
  3764. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3765. vpath->hldev->config.device_poll_millis);
  3766. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3767. *stat = readq(&vp_reg->xmac_stats_access_data);
  3768. else
  3769. *stat = 0;
  3770. vpath_stats_access_exit:
  3771. return status;
  3772. }
  3773. /*
  3774. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3775. */
  3776. enum vxge_hw_status
  3777. __vxge_hw_vpath_xmac_tx_stats_get(
  3778. struct __vxge_hw_virtualpath *vpath,
  3779. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3780. {
  3781. u64 *val64;
  3782. int i;
  3783. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3784. enum vxge_hw_status status = VXGE_HW_OK;
  3785. val64 = (u64 *) vpath_tx_stats;
  3786. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3787. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3788. goto exit;
  3789. }
  3790. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3791. status = __vxge_hw_vpath_stats_access(vpath,
  3792. VXGE_HW_STATS_OP_READ,
  3793. offset, val64);
  3794. if (status != VXGE_HW_OK)
  3795. goto exit;
  3796. offset++;
  3797. val64++;
  3798. }
  3799. exit:
  3800. return status;
  3801. }
  3802. /*
  3803. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3804. */
  3805. enum vxge_hw_status
  3806. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3807. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3808. {
  3809. u64 *val64;
  3810. enum vxge_hw_status status = VXGE_HW_OK;
  3811. int i;
  3812. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3813. val64 = (u64 *) vpath_rx_stats;
  3814. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3815. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3816. goto exit;
  3817. }
  3818. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3819. status = __vxge_hw_vpath_stats_access(vpath,
  3820. VXGE_HW_STATS_OP_READ,
  3821. offset >> 3, val64);
  3822. if (status != VXGE_HW_OK)
  3823. goto exit;
  3824. offset += 8;
  3825. val64++;
  3826. }
  3827. exit:
  3828. return status;
  3829. }
  3830. /*
  3831. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3832. */
  3833. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3834. struct __vxge_hw_virtualpath *vpath,
  3835. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3836. {
  3837. u64 val64;
  3838. enum vxge_hw_status status = VXGE_HW_OK;
  3839. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3840. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3841. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3842. goto exit;
  3843. }
  3844. vp_reg = vpath->vp_reg;
  3845. val64 = readq(&vp_reg->vpath_debug_stats0);
  3846. hw_stats->ini_num_mwr_sent =
  3847. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3848. val64 = readq(&vp_reg->vpath_debug_stats1);
  3849. hw_stats->ini_num_mrd_sent =
  3850. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3851. val64 = readq(&vp_reg->vpath_debug_stats2);
  3852. hw_stats->ini_num_cpl_rcvd =
  3853. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3854. val64 = readq(&vp_reg->vpath_debug_stats3);
  3855. hw_stats->ini_num_mwr_byte_sent =
  3856. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3857. val64 = readq(&vp_reg->vpath_debug_stats4);
  3858. hw_stats->ini_num_cpl_byte_rcvd =
  3859. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3860. val64 = readq(&vp_reg->vpath_debug_stats5);
  3861. hw_stats->wrcrdtarb_xoff =
  3862. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3863. val64 = readq(&vp_reg->vpath_debug_stats6);
  3864. hw_stats->rdcrdtarb_xoff =
  3865. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3866. val64 = readq(&vp_reg->vpath_genstats_count01);
  3867. hw_stats->vpath_genstats_count0 =
  3868. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3869. val64);
  3870. val64 = readq(&vp_reg->vpath_genstats_count01);
  3871. hw_stats->vpath_genstats_count1 =
  3872. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3873. val64);
  3874. val64 = readq(&vp_reg->vpath_genstats_count23);
  3875. hw_stats->vpath_genstats_count2 =
  3876. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3877. val64);
  3878. val64 = readq(&vp_reg->vpath_genstats_count01);
  3879. hw_stats->vpath_genstats_count3 =
  3880. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3881. val64);
  3882. val64 = readq(&vp_reg->vpath_genstats_count4);
  3883. hw_stats->vpath_genstats_count4 =
  3884. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3885. val64);
  3886. val64 = readq(&vp_reg->vpath_genstats_count5);
  3887. hw_stats->vpath_genstats_count5 =
  3888. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3889. val64);
  3890. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3891. if (status != VXGE_HW_OK)
  3892. goto exit;
  3893. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3894. if (status != VXGE_HW_OK)
  3895. goto exit;
  3896. VXGE_HW_VPATH_STATS_PIO_READ(
  3897. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3898. hw_stats->prog_event_vnum0 =
  3899. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3900. hw_stats->prog_event_vnum1 =
  3901. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3902. VXGE_HW_VPATH_STATS_PIO_READ(
  3903. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3904. hw_stats->prog_event_vnum2 =
  3905. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3906. hw_stats->prog_event_vnum3 =
  3907. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3908. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3909. hw_stats->rx_multi_cast_frame_discard =
  3910. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3911. val64 = readq(&vp_reg->rx_frm_transferred);
  3912. hw_stats->rx_frm_transferred =
  3913. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3914. val64 = readq(&vp_reg->rxd_returned);
  3915. hw_stats->rxd_returned =
  3916. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3917. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3918. hw_stats->rx_mpa_len_fail_frms =
  3919. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3920. hw_stats->rx_mpa_mrk_fail_frms =
  3921. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3922. hw_stats->rx_mpa_crc_fail_frms =
  3923. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3924. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3925. hw_stats->rx_permitted_frms =
  3926. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3927. hw_stats->rx_vp_reset_discarded_frms =
  3928. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3929. hw_stats->rx_wol_frms =
  3930. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3931. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3932. hw_stats->tx_vp_reset_discarded_frms =
  3933. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3934. val64);
  3935. exit:
  3936. return status;
  3937. }
  3938. /*
  3939. * __vxge_hw_blockpool_create - Create block pool
  3940. */
  3941. enum vxge_hw_status
  3942. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3943. struct __vxge_hw_blockpool *blockpool,
  3944. u32 pool_size,
  3945. u32 pool_max)
  3946. {
  3947. u32 i;
  3948. struct __vxge_hw_blockpool_entry *entry = NULL;
  3949. void *memblock;
  3950. dma_addr_t dma_addr;
  3951. struct pci_dev *dma_handle;
  3952. struct pci_dev *acc_handle;
  3953. enum vxge_hw_status status = VXGE_HW_OK;
  3954. if (blockpool == NULL) {
  3955. status = VXGE_HW_FAIL;
  3956. goto blockpool_create_exit;
  3957. }
  3958. blockpool->hldev = hldev;
  3959. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3960. blockpool->pool_size = 0;
  3961. blockpool->pool_max = pool_max;
  3962. blockpool->req_out = 0;
  3963. INIT_LIST_HEAD(&blockpool->free_block_list);
  3964. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3965. for (i = 0; i < pool_size + pool_max; i++) {
  3966. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3967. GFP_KERNEL);
  3968. if (entry == NULL) {
  3969. __vxge_hw_blockpool_destroy(blockpool);
  3970. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3971. goto blockpool_create_exit;
  3972. }
  3973. list_add(&entry->item, &blockpool->free_entry_list);
  3974. }
  3975. for (i = 0; i < pool_size; i++) {
  3976. memblock = vxge_os_dma_malloc(
  3977. hldev->pdev,
  3978. VXGE_HW_BLOCK_SIZE,
  3979. &dma_handle,
  3980. &acc_handle);
  3981. if (memblock == NULL) {
  3982. __vxge_hw_blockpool_destroy(blockpool);
  3983. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3984. goto blockpool_create_exit;
  3985. }
  3986. dma_addr = pci_map_single(hldev->pdev, memblock,
  3987. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3988. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3989. dma_addr))) {
  3990. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3991. __vxge_hw_blockpool_destroy(blockpool);
  3992. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3993. goto blockpool_create_exit;
  3994. }
  3995. if (!list_empty(&blockpool->free_entry_list))
  3996. entry = (struct __vxge_hw_blockpool_entry *)
  3997. list_first_entry(&blockpool->free_entry_list,
  3998. struct __vxge_hw_blockpool_entry,
  3999. item);
  4000. if (entry == NULL)
  4001. entry =
  4002. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  4003. GFP_KERNEL);
  4004. if (entry != NULL) {
  4005. list_del(&entry->item);
  4006. entry->length = VXGE_HW_BLOCK_SIZE;
  4007. entry->memblock = memblock;
  4008. entry->dma_addr = dma_addr;
  4009. entry->acc_handle = acc_handle;
  4010. entry->dma_handle = dma_handle;
  4011. list_add(&entry->item,
  4012. &blockpool->free_block_list);
  4013. blockpool->pool_size++;
  4014. } else {
  4015. __vxge_hw_blockpool_destroy(blockpool);
  4016. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4017. goto blockpool_create_exit;
  4018. }
  4019. }
  4020. blockpool_create_exit:
  4021. return status;
  4022. }
  4023. /*
  4024. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  4025. */
  4026. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  4027. {
  4028. struct __vxge_hw_device *hldev;
  4029. struct list_head *p, *n;
  4030. u16 ret;
  4031. if (blockpool == NULL) {
  4032. ret = 1;
  4033. goto exit;
  4034. }
  4035. hldev = blockpool->hldev;
  4036. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4037. pci_unmap_single(hldev->pdev,
  4038. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4039. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4040. PCI_DMA_BIDIRECTIONAL);
  4041. vxge_os_dma_free(hldev->pdev,
  4042. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4043. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  4044. list_del(
  4045. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4046. kfree(p);
  4047. blockpool->pool_size--;
  4048. }
  4049. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  4050. list_del(
  4051. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4052. kfree((void *)p);
  4053. }
  4054. ret = 0;
  4055. exit:
  4056. return;
  4057. }
  4058. /*
  4059. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  4060. */
  4061. static
  4062. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  4063. {
  4064. u32 nreq = 0, i;
  4065. if ((blockpool->pool_size + blockpool->req_out) <
  4066. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  4067. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  4068. blockpool->req_out += nreq;
  4069. }
  4070. for (i = 0; i < nreq; i++)
  4071. vxge_os_dma_malloc_async(
  4072. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4073. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  4074. }
  4075. /*
  4076. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  4077. */
  4078. static
  4079. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  4080. {
  4081. struct list_head *p, *n;
  4082. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4083. if (blockpool->pool_size < blockpool->pool_max)
  4084. break;
  4085. pci_unmap_single(
  4086. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4087. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4088. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4089. PCI_DMA_BIDIRECTIONAL);
  4090. vxge_os_dma_free(
  4091. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4092. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4093. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  4094. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  4095. list_add(p, &blockpool->free_entry_list);
  4096. blockpool->pool_size--;
  4097. }
  4098. }
  4099. /*
  4100. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  4101. * Adds a block to block pool
  4102. */
  4103. void vxge_hw_blockpool_block_add(
  4104. struct __vxge_hw_device *devh,
  4105. void *block_addr,
  4106. u32 length,
  4107. struct pci_dev *dma_h,
  4108. struct pci_dev *acc_handle)
  4109. {
  4110. struct __vxge_hw_blockpool *blockpool;
  4111. struct __vxge_hw_blockpool_entry *entry = NULL;
  4112. dma_addr_t dma_addr;
  4113. enum vxge_hw_status status = VXGE_HW_OK;
  4114. u32 req_out;
  4115. blockpool = &devh->block_pool;
  4116. if (block_addr == NULL) {
  4117. blockpool->req_out--;
  4118. status = VXGE_HW_FAIL;
  4119. goto exit;
  4120. }
  4121. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  4122. PCI_DMA_BIDIRECTIONAL);
  4123. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  4124. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  4125. blockpool->req_out--;
  4126. status = VXGE_HW_FAIL;
  4127. goto exit;
  4128. }
  4129. if (!list_empty(&blockpool->free_entry_list))
  4130. entry = (struct __vxge_hw_blockpool_entry *)
  4131. list_first_entry(&blockpool->free_entry_list,
  4132. struct __vxge_hw_blockpool_entry,
  4133. item);
  4134. if (entry == NULL)
  4135. entry = (struct __vxge_hw_blockpool_entry *)
  4136. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4137. else
  4138. list_del(&entry->item);
  4139. if (entry != NULL) {
  4140. entry->length = length;
  4141. entry->memblock = block_addr;
  4142. entry->dma_addr = dma_addr;
  4143. entry->acc_handle = acc_handle;
  4144. entry->dma_handle = dma_h;
  4145. list_add(&entry->item, &blockpool->free_block_list);
  4146. blockpool->pool_size++;
  4147. status = VXGE_HW_OK;
  4148. } else
  4149. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4150. blockpool->req_out--;
  4151. req_out = blockpool->req_out;
  4152. exit:
  4153. return;
  4154. }
  4155. /*
  4156. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4157. * Allocates a block of memory of given size, either from block pool
  4158. * or by calling vxge_os_dma_malloc()
  4159. */
  4160. void *
  4161. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4162. struct vxge_hw_mempool_dma *dma_object)
  4163. {
  4164. struct __vxge_hw_blockpool_entry *entry = NULL;
  4165. struct __vxge_hw_blockpool *blockpool;
  4166. void *memblock = NULL;
  4167. enum vxge_hw_status status = VXGE_HW_OK;
  4168. blockpool = &devh->block_pool;
  4169. if (size != blockpool->block_size) {
  4170. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4171. &dma_object->handle,
  4172. &dma_object->acc_handle);
  4173. if (memblock == NULL) {
  4174. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4175. goto exit;
  4176. }
  4177. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4178. PCI_DMA_BIDIRECTIONAL);
  4179. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4180. dma_object->addr))) {
  4181. vxge_os_dma_free(devh->pdev, memblock,
  4182. &dma_object->acc_handle);
  4183. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4184. goto exit;
  4185. }
  4186. } else {
  4187. if (!list_empty(&blockpool->free_block_list))
  4188. entry = (struct __vxge_hw_blockpool_entry *)
  4189. list_first_entry(&blockpool->free_block_list,
  4190. struct __vxge_hw_blockpool_entry,
  4191. item);
  4192. if (entry != NULL) {
  4193. list_del(&entry->item);
  4194. dma_object->addr = entry->dma_addr;
  4195. dma_object->handle = entry->dma_handle;
  4196. dma_object->acc_handle = entry->acc_handle;
  4197. memblock = entry->memblock;
  4198. list_add(&entry->item,
  4199. &blockpool->free_entry_list);
  4200. blockpool->pool_size--;
  4201. }
  4202. if (memblock != NULL)
  4203. __vxge_hw_blockpool_blocks_add(blockpool);
  4204. }
  4205. exit:
  4206. return memblock;
  4207. }
  4208. /*
  4209. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4210. __vxge_hw_blockpool_malloc
  4211. */
  4212. void
  4213. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4214. void *memblock, u32 size,
  4215. struct vxge_hw_mempool_dma *dma_object)
  4216. {
  4217. struct __vxge_hw_blockpool_entry *entry = NULL;
  4218. struct __vxge_hw_blockpool *blockpool;
  4219. enum vxge_hw_status status = VXGE_HW_OK;
  4220. blockpool = &devh->block_pool;
  4221. if (size != blockpool->block_size) {
  4222. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4223. PCI_DMA_BIDIRECTIONAL);
  4224. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4225. } else {
  4226. if (!list_empty(&blockpool->free_entry_list))
  4227. entry = (struct __vxge_hw_blockpool_entry *)
  4228. list_first_entry(&blockpool->free_entry_list,
  4229. struct __vxge_hw_blockpool_entry,
  4230. item);
  4231. if (entry == NULL)
  4232. entry = (struct __vxge_hw_blockpool_entry *)
  4233. vmalloc(sizeof(
  4234. struct __vxge_hw_blockpool_entry));
  4235. else
  4236. list_del(&entry->item);
  4237. if (entry != NULL) {
  4238. entry->length = size;
  4239. entry->memblock = memblock;
  4240. entry->dma_addr = dma_object->addr;
  4241. entry->acc_handle = dma_object->acc_handle;
  4242. entry->dma_handle = dma_object->handle;
  4243. list_add(&entry->item,
  4244. &blockpool->free_block_list);
  4245. blockpool->pool_size++;
  4246. status = VXGE_HW_OK;
  4247. } else
  4248. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4249. if (status == VXGE_HW_OK)
  4250. __vxge_hw_blockpool_blocks_remove(blockpool);
  4251. }
  4252. return;
  4253. }
  4254. /*
  4255. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4256. * This function allocates a block from block pool or from the system
  4257. */
  4258. struct __vxge_hw_blockpool_entry *
  4259. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4260. {
  4261. struct __vxge_hw_blockpool_entry *entry = NULL;
  4262. struct __vxge_hw_blockpool *blockpool;
  4263. blockpool = &devh->block_pool;
  4264. if (size == blockpool->block_size) {
  4265. if (!list_empty(&blockpool->free_block_list))
  4266. entry = (struct __vxge_hw_blockpool_entry *)
  4267. list_first_entry(&blockpool->free_block_list,
  4268. struct __vxge_hw_blockpool_entry,
  4269. item);
  4270. if (entry != NULL) {
  4271. list_del(&entry->item);
  4272. blockpool->pool_size--;
  4273. }
  4274. }
  4275. if (entry != NULL)
  4276. __vxge_hw_blockpool_blocks_add(blockpool);
  4277. return entry;
  4278. }
  4279. /*
  4280. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4281. * @devh: Hal device
  4282. * @entry: Entry of block to be freed
  4283. *
  4284. * This function frees a block from block pool
  4285. */
  4286. void
  4287. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4288. struct __vxge_hw_blockpool_entry *entry)
  4289. {
  4290. struct __vxge_hw_blockpool *blockpool;
  4291. blockpool = &devh->block_pool;
  4292. if (entry->length == blockpool->block_size) {
  4293. list_add(&entry->item, &blockpool->free_block_list);
  4294. blockpool->pool_size++;
  4295. }
  4296. __vxge_hw_blockpool_blocks_remove(blockpool);
  4297. return;
  4298. }