smsc911x.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2004-2008 SMSC
  4. * Copyright (C) 2005-2008 ARM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. ***************************************************************************
  21. * Rewritten, heavily based on smsc911x simple driver by SMSC.
  22. * Partly uses io macros from smc91x.c by Nicolas Pitre
  23. *
  24. * Supported devices:
  25. * LAN9115, LAN9116, LAN9117, LAN9118
  26. * LAN9215, LAN9216, LAN9217, LAN9218
  27. * LAN9210, LAN9211
  28. * LAN9220, LAN9221
  29. *
  30. */
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/errno.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/init.h>
  37. #include <linux/ioport.h>
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/sched.h>
  43. #include <linux/slab.h>
  44. #include <linux/timer.h>
  45. #include <linux/bug.h>
  46. #include <linux/bitops.h>
  47. #include <linux/irq.h>
  48. #include <linux/io.h>
  49. #include <linux/swab.h>
  50. #include <linux/phy.h>
  51. #include <linux/smsc911x.h>
  52. #include "smsc911x.h"
  53. #define SMSC_CHIPNAME "smsc911x"
  54. #define SMSC_MDIONAME "smsc911x-mdio"
  55. #define SMSC_DRV_VERSION "2008-10-21"
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(SMSC_DRV_VERSION);
  58. #if USE_DEBUG > 0
  59. static int debug = 16;
  60. #else
  61. static int debug = 3;
  62. #endif
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. struct smsc911x_data {
  66. void __iomem *ioaddr;
  67. unsigned int idrev;
  68. /* used to decide which workarounds apply */
  69. unsigned int generation;
  70. /* device configuration (copied from platform_data during probe) */
  71. struct smsc911x_platform_config config;
  72. /* This needs to be acquired before calling any of below:
  73. * smsc911x_mac_read(), smsc911x_mac_write()
  74. */
  75. spinlock_t mac_lock;
  76. /* spinlock to ensure 16-bit accesses are serialised.
  77. * unused with a 32-bit bus */
  78. spinlock_t dev_lock;
  79. struct phy_device *phy_dev;
  80. struct mii_bus *mii_bus;
  81. int phy_irq[PHY_MAX_ADDR];
  82. unsigned int using_extphy;
  83. int last_duplex;
  84. int last_carrier;
  85. u32 msg_enable;
  86. unsigned int gpio_setting;
  87. unsigned int gpio_orig_setting;
  88. struct net_device *dev;
  89. struct napi_struct napi;
  90. unsigned int software_irq_signal;
  91. #ifdef USE_PHY_WORK_AROUND
  92. #define MIN_PACKET_SIZE (64)
  93. char loopback_tx_pkt[MIN_PACKET_SIZE];
  94. char loopback_rx_pkt[MIN_PACKET_SIZE];
  95. unsigned int resetcount;
  96. #endif
  97. /* Members for Multicast filter workaround */
  98. unsigned int multicast_update_pending;
  99. unsigned int set_bits_mask;
  100. unsigned int clear_bits_mask;
  101. unsigned int hashhi;
  102. unsigned int hashlo;
  103. };
  104. /* The 16-bit access functions are significantly slower, due to the locking
  105. * necessary. If your bus hardware can be configured to do this for you
  106. * (in response to a single 32-bit operation from software), you should use
  107. * the 32-bit access functions instead. */
  108. static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
  109. {
  110. if (pdata->config.flags & SMSC911X_USE_32BIT)
  111. return readl(pdata->ioaddr + reg);
  112. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  113. u32 data;
  114. unsigned long flags;
  115. /* these two 16-bit reads must be performed consecutively, so
  116. * must not be interrupted by our own ISR (which would start
  117. * another read operation) */
  118. spin_lock_irqsave(&pdata->dev_lock, flags);
  119. data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
  120. ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
  121. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  122. return data;
  123. }
  124. BUG();
  125. return 0;
  126. }
  127. static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
  128. u32 val)
  129. {
  130. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  131. writel(val, pdata->ioaddr + reg);
  132. return;
  133. }
  134. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  135. unsigned long flags;
  136. /* these two 16-bit writes must be performed consecutively, so
  137. * must not be interrupted by our own ISR (which would start
  138. * another read operation) */
  139. spin_lock_irqsave(&pdata->dev_lock, flags);
  140. writew(val & 0xFFFF, pdata->ioaddr + reg);
  141. writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
  142. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  143. return;
  144. }
  145. BUG();
  146. }
  147. /* Writes a packet to the TX_DATA_FIFO */
  148. static inline void
  149. smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
  150. unsigned int wordcount)
  151. {
  152. if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
  153. while (wordcount--)
  154. smsc911x_reg_write(pdata, TX_DATA_FIFO, swab32(*buf++));
  155. return;
  156. }
  157. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  158. writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
  159. return;
  160. }
  161. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  162. while (wordcount--)
  163. smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
  164. return;
  165. }
  166. BUG();
  167. }
  168. /* Reads a packet out of the RX_DATA_FIFO */
  169. static inline void
  170. smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
  171. unsigned int wordcount)
  172. {
  173. if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
  174. while (wordcount--)
  175. *buf++ = swab32(smsc911x_reg_read(pdata, RX_DATA_FIFO));
  176. return;
  177. }
  178. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  179. readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
  180. return;
  181. }
  182. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  183. while (wordcount--)
  184. *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  185. return;
  186. }
  187. BUG();
  188. }
  189. /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
  190. * and smsc911x_mac_write, so assumes mac_lock is held */
  191. static int smsc911x_mac_complete(struct smsc911x_data *pdata)
  192. {
  193. int i;
  194. u32 val;
  195. SMSC_ASSERT_MAC_LOCK(pdata);
  196. for (i = 0; i < 40; i++) {
  197. val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  198. if (!(val & MAC_CSR_CMD_CSR_BUSY_))
  199. return 0;
  200. }
  201. SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
  202. "MAC_CSR_CMD: 0x%08X", val);
  203. return -EIO;
  204. }
  205. /* Fetches a MAC register value. Assumes mac_lock is acquired */
  206. static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
  207. {
  208. unsigned int temp;
  209. SMSC_ASSERT_MAC_LOCK(pdata);
  210. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  211. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  212. SMSC_WARNING(HW, "MAC busy at entry");
  213. return 0xFFFFFFFF;
  214. }
  215. /* Send the MAC cmd */
  216. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  217. MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
  218. /* Workaround for hardware read-after-write restriction */
  219. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  220. /* Wait for the read to complete */
  221. if (likely(smsc911x_mac_complete(pdata) == 0))
  222. return smsc911x_reg_read(pdata, MAC_CSR_DATA);
  223. SMSC_WARNING(HW, "MAC busy after read");
  224. return 0xFFFFFFFF;
  225. }
  226. /* Set a mac register, mac_lock must be acquired before calling */
  227. static void smsc911x_mac_write(struct smsc911x_data *pdata,
  228. unsigned int offset, u32 val)
  229. {
  230. unsigned int temp;
  231. SMSC_ASSERT_MAC_LOCK(pdata);
  232. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  233. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  234. SMSC_WARNING(HW,
  235. "smsc911x_mac_write failed, MAC busy at entry");
  236. return;
  237. }
  238. /* Send data to write */
  239. smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
  240. /* Write the actual data */
  241. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  242. MAC_CSR_CMD_CSR_BUSY_));
  243. /* Workaround for hardware read-after-write restriction */
  244. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  245. /* Wait for the write to complete */
  246. if (likely(smsc911x_mac_complete(pdata) == 0))
  247. return;
  248. SMSC_WARNING(HW,
  249. "smsc911x_mac_write failed, MAC busy after write");
  250. }
  251. /* Get a phy register */
  252. static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  253. {
  254. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  255. unsigned long flags;
  256. unsigned int addr;
  257. int i, reg;
  258. spin_lock_irqsave(&pdata->mac_lock, flags);
  259. /* Confirm MII not busy */
  260. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  261. SMSC_WARNING(HW,
  262. "MII is busy in smsc911x_mii_read???");
  263. reg = -EIO;
  264. goto out;
  265. }
  266. /* Set the address, index & direction (read from PHY) */
  267. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
  268. smsc911x_mac_write(pdata, MII_ACC, addr);
  269. /* Wait for read to complete w/ timeout */
  270. for (i = 0; i < 100; i++)
  271. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  272. reg = smsc911x_mac_read(pdata, MII_DATA);
  273. goto out;
  274. }
  275. SMSC_WARNING(HW, "Timed out waiting for MII read to finish");
  276. reg = -EIO;
  277. out:
  278. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  279. return reg;
  280. }
  281. /* Set a phy register */
  282. static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  283. u16 val)
  284. {
  285. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  286. unsigned long flags;
  287. unsigned int addr;
  288. int i, reg;
  289. spin_lock_irqsave(&pdata->mac_lock, flags);
  290. /* Confirm MII not busy */
  291. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  292. SMSC_WARNING(HW,
  293. "MII is busy in smsc911x_mii_write???");
  294. reg = -EIO;
  295. goto out;
  296. }
  297. /* Put the data to write in the MAC */
  298. smsc911x_mac_write(pdata, MII_DATA, val);
  299. /* Set the address, index & direction (write to PHY) */
  300. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  301. MII_ACC_MII_WRITE_;
  302. smsc911x_mac_write(pdata, MII_ACC, addr);
  303. /* Wait for write to complete w/ timeout */
  304. for (i = 0; i < 100; i++)
  305. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  306. reg = 0;
  307. goto out;
  308. }
  309. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  310. reg = -EIO;
  311. out:
  312. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  313. return reg;
  314. }
  315. /* Switch to external phy. Assumes tx and rx are stopped. */
  316. static void smsc911x_phy_enable_external(struct smsc911x_data *pdata)
  317. {
  318. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  319. /* Disable phy clocks to the MAC */
  320. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  321. hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
  322. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  323. udelay(10); /* Enough time for clocks to stop */
  324. /* Switch to external phy */
  325. hwcfg |= HW_CFG_EXT_PHY_EN_;
  326. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  327. /* Enable phy clocks to the MAC */
  328. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  329. hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
  330. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  331. udelay(10); /* Enough time for clocks to restart */
  332. hwcfg |= HW_CFG_SMI_SEL_;
  333. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  334. }
  335. /* Autodetects and enables external phy if present on supported chips.
  336. * autodetection can be overridden by specifying SMSC911X_FORCE_INTERNAL_PHY
  337. * or SMSC911X_FORCE_EXTERNAL_PHY in the platform_data flags. */
  338. static void smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
  339. {
  340. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  341. if (pdata->config.flags & SMSC911X_FORCE_INTERNAL_PHY) {
  342. SMSC_TRACE(HW, "Forcing internal PHY");
  343. pdata->using_extphy = 0;
  344. } else if (pdata->config.flags & SMSC911X_FORCE_EXTERNAL_PHY) {
  345. SMSC_TRACE(HW, "Forcing external PHY");
  346. smsc911x_phy_enable_external(pdata);
  347. pdata->using_extphy = 1;
  348. } else if (hwcfg & HW_CFG_EXT_PHY_DET_) {
  349. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET set, using external PHY");
  350. smsc911x_phy_enable_external(pdata);
  351. pdata->using_extphy = 1;
  352. } else {
  353. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET clear, using internal PHY");
  354. pdata->using_extphy = 0;
  355. }
  356. }
  357. /* Fetches a tx status out of the status fifo */
  358. static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
  359. {
  360. unsigned int result =
  361. smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
  362. if (result != 0)
  363. result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
  364. return result;
  365. }
  366. /* Fetches the next rx status */
  367. static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
  368. {
  369. unsigned int result =
  370. smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
  371. if (result != 0)
  372. result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
  373. return result;
  374. }
  375. #ifdef USE_PHY_WORK_AROUND
  376. static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
  377. {
  378. unsigned int tries;
  379. u32 wrsz;
  380. u32 rdsz;
  381. ulong bufp;
  382. for (tries = 0; tries < 10; tries++) {
  383. unsigned int txcmd_a;
  384. unsigned int txcmd_b;
  385. unsigned int status;
  386. unsigned int pktlength;
  387. unsigned int i;
  388. /* Zero-out rx packet memory */
  389. memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
  390. /* Write tx packet to 118 */
  391. txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
  392. txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  393. txcmd_a |= MIN_PACKET_SIZE;
  394. txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
  395. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
  396. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
  397. bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
  398. wrsz = MIN_PACKET_SIZE + 3;
  399. wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
  400. wrsz >>= 2;
  401. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  402. /* Wait till transmit is done */
  403. i = 60;
  404. do {
  405. udelay(5);
  406. status = smsc911x_tx_get_txstatus(pdata);
  407. } while ((i--) && (!status));
  408. if (!status) {
  409. SMSC_WARNING(HW, "Failed to transmit "
  410. "during loopback test");
  411. continue;
  412. }
  413. if (status & TX_STS_ES_) {
  414. SMSC_WARNING(HW, "Transmit encountered "
  415. "errors during loopback test");
  416. continue;
  417. }
  418. /* Wait till receive is done */
  419. i = 60;
  420. do {
  421. udelay(5);
  422. status = smsc911x_rx_get_rxstatus(pdata);
  423. } while ((i--) && (!status));
  424. if (!status) {
  425. SMSC_WARNING(HW,
  426. "Failed to receive during loopback test");
  427. continue;
  428. }
  429. if (status & RX_STS_ES_) {
  430. SMSC_WARNING(HW, "Receive encountered "
  431. "errors during loopback test");
  432. continue;
  433. }
  434. pktlength = ((status & 0x3FFF0000UL) >> 16);
  435. bufp = (ulong)pdata->loopback_rx_pkt;
  436. rdsz = pktlength + 3;
  437. rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
  438. rdsz >>= 2;
  439. smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
  440. if (pktlength != (MIN_PACKET_SIZE + 4)) {
  441. SMSC_WARNING(HW, "Unexpected packet size "
  442. "during loop back test, size=%d, will retry",
  443. pktlength);
  444. } else {
  445. unsigned int j;
  446. int mismatch = 0;
  447. for (j = 0; j < MIN_PACKET_SIZE; j++) {
  448. if (pdata->loopback_tx_pkt[j]
  449. != pdata->loopback_rx_pkt[j]) {
  450. mismatch = 1;
  451. break;
  452. }
  453. }
  454. if (!mismatch) {
  455. SMSC_TRACE(HW, "Successfully verified "
  456. "loopback packet");
  457. return 0;
  458. } else {
  459. SMSC_WARNING(HW, "Data mismatch "
  460. "during loop back test, will retry");
  461. }
  462. }
  463. }
  464. return -EIO;
  465. }
  466. static int smsc911x_phy_reset(struct smsc911x_data *pdata)
  467. {
  468. struct phy_device *phy_dev = pdata->phy_dev;
  469. unsigned int temp;
  470. unsigned int i = 100000;
  471. BUG_ON(!phy_dev);
  472. BUG_ON(!phy_dev->bus);
  473. SMSC_TRACE(HW, "Performing PHY BCR Reset");
  474. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
  475. do {
  476. msleep(1);
  477. temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
  478. MII_BMCR);
  479. } while ((i--) && (temp & BMCR_RESET));
  480. if (temp & BMCR_RESET) {
  481. SMSC_WARNING(HW, "PHY reset failed to complete.");
  482. return -EIO;
  483. }
  484. /* Extra delay required because the phy may not be completed with
  485. * its reset when BMCR_RESET is cleared. Specs say 256 uS is
  486. * enough delay but using 1ms here to be safe */
  487. msleep(1);
  488. return 0;
  489. }
  490. static int smsc911x_phy_loopbacktest(struct net_device *dev)
  491. {
  492. struct smsc911x_data *pdata = netdev_priv(dev);
  493. struct phy_device *phy_dev = pdata->phy_dev;
  494. int result = -EIO;
  495. unsigned int i, val;
  496. unsigned long flags;
  497. /* Initialise tx packet using broadcast destination address */
  498. memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
  499. /* Use incrementing source address */
  500. for (i = 6; i < 12; i++)
  501. pdata->loopback_tx_pkt[i] = (char)i;
  502. /* Set length type field */
  503. pdata->loopback_tx_pkt[12] = 0x00;
  504. pdata->loopback_tx_pkt[13] = 0x00;
  505. for (i = 14; i < MIN_PACKET_SIZE; i++)
  506. pdata->loopback_tx_pkt[i] = (char)i;
  507. val = smsc911x_reg_read(pdata, HW_CFG);
  508. val &= HW_CFG_TX_FIF_SZ_;
  509. val |= HW_CFG_SF_;
  510. smsc911x_reg_write(pdata, HW_CFG, val);
  511. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  512. smsc911x_reg_write(pdata, RX_CFG,
  513. (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
  514. for (i = 0; i < 10; i++) {
  515. /* Set PHY to 10/FD, no ANEG, and loopback mode */
  516. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
  517. BMCR_LOOPBACK | BMCR_FULLDPLX);
  518. /* Enable MAC tx/rx, FD */
  519. spin_lock_irqsave(&pdata->mac_lock, flags);
  520. smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
  521. | MAC_CR_TXEN_ | MAC_CR_RXEN_);
  522. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  523. if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
  524. result = 0;
  525. break;
  526. }
  527. pdata->resetcount++;
  528. /* Disable MAC rx */
  529. spin_lock_irqsave(&pdata->mac_lock, flags);
  530. smsc911x_mac_write(pdata, MAC_CR, 0);
  531. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  532. smsc911x_phy_reset(pdata);
  533. }
  534. /* Disable MAC */
  535. spin_lock_irqsave(&pdata->mac_lock, flags);
  536. smsc911x_mac_write(pdata, MAC_CR, 0);
  537. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  538. /* Cancel PHY loopback mode */
  539. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
  540. smsc911x_reg_write(pdata, TX_CFG, 0);
  541. smsc911x_reg_write(pdata, RX_CFG, 0);
  542. return result;
  543. }
  544. #endif /* USE_PHY_WORK_AROUND */
  545. static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
  546. {
  547. struct phy_device *phy_dev = pdata->phy_dev;
  548. u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
  549. u32 flow;
  550. unsigned long flags;
  551. if (phy_dev->duplex == DUPLEX_FULL) {
  552. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  553. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  554. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  555. if (cap & FLOW_CTRL_RX)
  556. flow = 0xFFFF0002;
  557. else
  558. flow = 0;
  559. if (cap & FLOW_CTRL_TX)
  560. afc |= 0xF;
  561. else
  562. afc &= ~0xF;
  563. SMSC_TRACE(HW, "rx pause %s, tx pause %s",
  564. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  565. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  566. } else {
  567. SMSC_TRACE(HW, "half duplex");
  568. flow = 0;
  569. afc |= 0xF;
  570. }
  571. spin_lock_irqsave(&pdata->mac_lock, flags);
  572. smsc911x_mac_write(pdata, FLOW, flow);
  573. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  574. smsc911x_reg_write(pdata, AFC_CFG, afc);
  575. }
  576. /* Update link mode if anything has changed. Called periodically when the
  577. * PHY is in polling mode, even if nothing has changed. */
  578. static void smsc911x_phy_adjust_link(struct net_device *dev)
  579. {
  580. struct smsc911x_data *pdata = netdev_priv(dev);
  581. struct phy_device *phy_dev = pdata->phy_dev;
  582. unsigned long flags;
  583. int carrier;
  584. if (phy_dev->duplex != pdata->last_duplex) {
  585. unsigned int mac_cr;
  586. SMSC_TRACE(HW, "duplex state has changed");
  587. spin_lock_irqsave(&pdata->mac_lock, flags);
  588. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  589. if (phy_dev->duplex) {
  590. SMSC_TRACE(HW,
  591. "configuring for full duplex mode");
  592. mac_cr |= MAC_CR_FDPX_;
  593. } else {
  594. SMSC_TRACE(HW,
  595. "configuring for half duplex mode");
  596. mac_cr &= ~MAC_CR_FDPX_;
  597. }
  598. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  599. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  600. smsc911x_phy_update_flowcontrol(pdata);
  601. pdata->last_duplex = phy_dev->duplex;
  602. }
  603. carrier = netif_carrier_ok(dev);
  604. if (carrier != pdata->last_carrier) {
  605. SMSC_TRACE(HW, "carrier state has changed");
  606. if (carrier) {
  607. SMSC_TRACE(HW, "configuring for carrier OK");
  608. if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
  609. (!pdata->using_extphy)) {
  610. /* Restore orginal GPIO configuration */
  611. pdata->gpio_setting = pdata->gpio_orig_setting;
  612. smsc911x_reg_write(pdata, GPIO_CFG,
  613. pdata->gpio_setting);
  614. }
  615. } else {
  616. SMSC_TRACE(HW, "configuring for no carrier");
  617. /* Check global setting that LED1
  618. * usage is 10/100 indicator */
  619. pdata->gpio_setting = smsc911x_reg_read(pdata,
  620. GPIO_CFG);
  621. if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_)
  622. && (!pdata->using_extphy)) {
  623. /* Force 10/100 LED off, after saving
  624. * orginal GPIO configuration */
  625. pdata->gpio_orig_setting = pdata->gpio_setting;
  626. pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
  627. pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
  628. | GPIO_CFG_GPIODIR0_
  629. | GPIO_CFG_GPIOD0_);
  630. smsc911x_reg_write(pdata, GPIO_CFG,
  631. pdata->gpio_setting);
  632. }
  633. }
  634. pdata->last_carrier = carrier;
  635. }
  636. }
  637. static int smsc911x_mii_probe(struct net_device *dev)
  638. {
  639. struct smsc911x_data *pdata = netdev_priv(dev);
  640. struct phy_device *phydev = NULL;
  641. int phy_addr;
  642. /* find the first phy */
  643. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  644. if (pdata->mii_bus->phy_map[phy_addr]) {
  645. phydev = pdata->mii_bus->phy_map[phy_addr];
  646. SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
  647. phy_addr, phydev->addr, phydev->phy_id);
  648. break;
  649. }
  650. }
  651. if (!phydev) {
  652. pr_err("%s: no PHY found\n", dev->name);
  653. return -ENODEV;
  654. }
  655. phydev = phy_connect(dev, dev_name(&phydev->dev),
  656. &smsc911x_phy_adjust_link, 0, pdata->config.phy_interface);
  657. if (IS_ERR(phydev)) {
  658. pr_err("%s: Could not attach to PHY\n", dev->name);
  659. return PTR_ERR(phydev);
  660. }
  661. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  662. dev->name, phydev->drv->name,
  663. dev_name(&phydev->dev), phydev->irq);
  664. /* mask with MAC supported features */
  665. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  666. SUPPORTED_Asym_Pause);
  667. phydev->advertising = phydev->supported;
  668. pdata->phy_dev = phydev;
  669. pdata->last_duplex = -1;
  670. pdata->last_carrier = -1;
  671. #ifdef USE_PHY_WORK_AROUND
  672. if (smsc911x_phy_loopbacktest(dev) < 0) {
  673. SMSC_WARNING(HW, "Failed Loop Back Test");
  674. return -ENODEV;
  675. }
  676. SMSC_TRACE(HW, "Passed Loop Back Test");
  677. #endif /* USE_PHY_WORK_AROUND */
  678. SMSC_TRACE(HW, "phy initialised succesfully");
  679. return 0;
  680. }
  681. static int __devinit smsc911x_mii_init(struct platform_device *pdev,
  682. struct net_device *dev)
  683. {
  684. struct smsc911x_data *pdata = netdev_priv(dev);
  685. int err = -ENXIO, i;
  686. pdata->mii_bus = mdiobus_alloc();
  687. if (!pdata->mii_bus) {
  688. err = -ENOMEM;
  689. goto err_out_1;
  690. }
  691. pdata->mii_bus->name = SMSC_MDIONAME;
  692. snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
  693. pdata->mii_bus->priv = pdata;
  694. pdata->mii_bus->read = smsc911x_mii_read;
  695. pdata->mii_bus->write = smsc911x_mii_write;
  696. pdata->mii_bus->irq = pdata->phy_irq;
  697. for (i = 0; i < PHY_MAX_ADDR; ++i)
  698. pdata->mii_bus->irq[i] = PHY_POLL;
  699. pdata->mii_bus->parent = &pdev->dev;
  700. switch (pdata->idrev & 0xFFFF0000) {
  701. case 0x01170000:
  702. case 0x01150000:
  703. case 0x117A0000:
  704. case 0x115A0000:
  705. /* External PHY supported, try to autodetect */
  706. smsc911x_phy_initialise_external(pdata);
  707. break;
  708. default:
  709. SMSC_TRACE(HW, "External PHY is not supported, "
  710. "using internal PHY");
  711. pdata->using_extphy = 0;
  712. break;
  713. }
  714. if (!pdata->using_extphy) {
  715. /* Mask all PHYs except ID 1 (internal) */
  716. pdata->mii_bus->phy_mask = ~(1 << 1);
  717. }
  718. if (mdiobus_register(pdata->mii_bus)) {
  719. SMSC_WARNING(PROBE, "Error registering mii bus");
  720. goto err_out_free_bus_2;
  721. }
  722. if (smsc911x_mii_probe(dev) < 0) {
  723. SMSC_WARNING(PROBE, "Error registering mii bus");
  724. goto err_out_unregister_bus_3;
  725. }
  726. return 0;
  727. err_out_unregister_bus_3:
  728. mdiobus_unregister(pdata->mii_bus);
  729. err_out_free_bus_2:
  730. mdiobus_free(pdata->mii_bus);
  731. err_out_1:
  732. return err;
  733. }
  734. /* Gets the number of tx statuses in the fifo */
  735. static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
  736. {
  737. return (smsc911x_reg_read(pdata, TX_FIFO_INF)
  738. & TX_FIFO_INF_TSUSED_) >> 16;
  739. }
  740. /* Reads tx statuses and increments counters where necessary */
  741. static void smsc911x_tx_update_txcounters(struct net_device *dev)
  742. {
  743. struct smsc911x_data *pdata = netdev_priv(dev);
  744. unsigned int tx_stat;
  745. while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
  746. if (unlikely(tx_stat & 0x80000000)) {
  747. /* In this driver the packet tag is used as the packet
  748. * length. Since a packet length can never reach the
  749. * size of 0x8000, this bit is reserved. It is worth
  750. * noting that the "reserved bit" in the warning above
  751. * does not reference a hardware defined reserved bit
  752. * but rather a driver defined one.
  753. */
  754. SMSC_WARNING(HW,
  755. "Packet tag reserved bit is high");
  756. } else {
  757. if (unlikely(tx_stat & TX_STS_ES_)) {
  758. dev->stats.tx_errors++;
  759. } else {
  760. dev->stats.tx_packets++;
  761. dev->stats.tx_bytes += (tx_stat >> 16);
  762. }
  763. if (unlikely(tx_stat & TX_STS_EXCESS_COL_)) {
  764. dev->stats.collisions += 16;
  765. dev->stats.tx_aborted_errors += 1;
  766. } else {
  767. dev->stats.collisions +=
  768. ((tx_stat >> 3) & 0xF);
  769. }
  770. if (unlikely(tx_stat & TX_STS_LOST_CARRIER_))
  771. dev->stats.tx_carrier_errors += 1;
  772. if (unlikely(tx_stat & TX_STS_LATE_COL_)) {
  773. dev->stats.collisions++;
  774. dev->stats.tx_aborted_errors++;
  775. }
  776. }
  777. }
  778. }
  779. /* Increments the Rx error counters */
  780. static void
  781. smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
  782. {
  783. int crc_err = 0;
  784. if (unlikely(rxstat & RX_STS_ES_)) {
  785. dev->stats.rx_errors++;
  786. if (unlikely(rxstat & RX_STS_CRC_ERR_)) {
  787. dev->stats.rx_crc_errors++;
  788. crc_err = 1;
  789. }
  790. }
  791. if (likely(!crc_err)) {
  792. if (unlikely((rxstat & RX_STS_FRAME_TYPE_) &&
  793. (rxstat & RX_STS_LENGTH_ERR_)))
  794. dev->stats.rx_length_errors++;
  795. if (rxstat & RX_STS_MCAST_)
  796. dev->stats.multicast++;
  797. }
  798. }
  799. /* Quickly dumps bad packets */
  800. static void
  801. smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
  802. {
  803. unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
  804. if (likely(pktwords >= 4)) {
  805. unsigned int timeout = 500;
  806. unsigned int val;
  807. smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
  808. do {
  809. udelay(1);
  810. val = smsc911x_reg_read(pdata, RX_DP_CTRL);
  811. } while ((val & RX_DP_CTRL_RX_FFWD_) && --timeout);
  812. if (unlikely(timeout == 0))
  813. SMSC_WARNING(HW, "Timed out waiting for "
  814. "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
  815. } else {
  816. unsigned int temp;
  817. while (pktwords--)
  818. temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  819. }
  820. }
  821. /* NAPI poll function */
  822. static int smsc911x_poll(struct napi_struct *napi, int budget)
  823. {
  824. struct smsc911x_data *pdata =
  825. container_of(napi, struct smsc911x_data, napi);
  826. struct net_device *dev = pdata->dev;
  827. int npackets = 0;
  828. while (likely(netif_running(dev)) && (npackets < budget)) {
  829. unsigned int pktlength;
  830. unsigned int pktwords;
  831. struct sk_buff *skb;
  832. unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
  833. if (!rxstat) {
  834. unsigned int temp;
  835. /* We processed all packets available. Tell NAPI it can
  836. * stop polling then re-enable rx interrupts */
  837. smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
  838. napi_complete(napi);
  839. temp = smsc911x_reg_read(pdata, INT_EN);
  840. temp |= INT_EN_RSFL_EN_;
  841. smsc911x_reg_write(pdata, INT_EN, temp);
  842. break;
  843. }
  844. /* Count packet for NAPI scheduling, even if it has an error.
  845. * Error packets still require cycles to discard */
  846. npackets++;
  847. pktlength = ((rxstat & 0x3FFF0000) >> 16);
  848. pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
  849. smsc911x_rx_counterrors(dev, rxstat);
  850. if (unlikely(rxstat & RX_STS_ES_)) {
  851. SMSC_WARNING(RX_ERR,
  852. "Discarding packet with error bit set");
  853. /* Packet has an error, discard it and continue with
  854. * the next */
  855. smsc911x_rx_fastforward(pdata, pktwords);
  856. dev->stats.rx_dropped++;
  857. continue;
  858. }
  859. skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
  860. if (unlikely(!skb)) {
  861. SMSC_WARNING(RX_ERR,
  862. "Unable to allocate skb for rx packet");
  863. /* Drop the packet and stop this polling iteration */
  864. smsc911x_rx_fastforward(pdata, pktwords);
  865. dev->stats.rx_dropped++;
  866. break;
  867. }
  868. skb->data = skb->head;
  869. skb_reset_tail_pointer(skb);
  870. /* Align IP on 16B boundary */
  871. skb_reserve(skb, NET_IP_ALIGN);
  872. skb_put(skb, pktlength - 4);
  873. smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
  874. pktwords);
  875. skb->protocol = eth_type_trans(skb, dev);
  876. skb->ip_summed = CHECKSUM_NONE;
  877. netif_receive_skb(skb);
  878. /* Update counters */
  879. dev->stats.rx_packets++;
  880. dev->stats.rx_bytes += (pktlength - 4);
  881. dev->last_rx = jiffies;
  882. }
  883. /* Return total received packets */
  884. return npackets;
  885. }
  886. /* Returns hash bit number for given MAC address
  887. * Example:
  888. * 01 00 5E 00 00 01 -> returns bit number 31 */
  889. static unsigned int smsc911x_hash(char addr[ETH_ALEN])
  890. {
  891. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  892. }
  893. static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
  894. {
  895. /* Performs the multicast & mac_cr update. This is called when
  896. * safe on the current hardware, and with the mac_lock held */
  897. unsigned int mac_cr;
  898. SMSC_ASSERT_MAC_LOCK(pdata);
  899. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  900. mac_cr |= pdata->set_bits_mask;
  901. mac_cr &= ~(pdata->clear_bits_mask);
  902. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  903. smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
  904. smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
  905. SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
  906. mac_cr, pdata->hashhi, pdata->hashlo);
  907. }
  908. static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
  909. {
  910. unsigned int mac_cr;
  911. /* This function is only called for older LAN911x devices
  912. * (revA or revB), where MAC_CR, HASHH and HASHL should not
  913. * be modified during Rx - newer devices immediately update the
  914. * registers.
  915. *
  916. * This is called from interrupt context */
  917. spin_lock(&pdata->mac_lock);
  918. /* Check Rx has stopped */
  919. if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
  920. SMSC_WARNING(DRV, "Rx not stopped");
  921. /* Perform the update - safe to do now Rx has stopped */
  922. smsc911x_rx_multicast_update(pdata);
  923. /* Re-enable Rx */
  924. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  925. mac_cr |= MAC_CR_RXEN_;
  926. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  927. pdata->multicast_update_pending = 0;
  928. spin_unlock(&pdata->mac_lock);
  929. }
  930. static int smsc911x_soft_reset(struct smsc911x_data *pdata)
  931. {
  932. unsigned int timeout;
  933. unsigned int temp;
  934. /* Reset the LAN911x */
  935. smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
  936. timeout = 10;
  937. do {
  938. udelay(10);
  939. temp = smsc911x_reg_read(pdata, HW_CFG);
  940. } while ((--timeout) && (temp & HW_CFG_SRST_));
  941. if (unlikely(temp & HW_CFG_SRST_)) {
  942. SMSC_WARNING(DRV, "Failed to complete reset");
  943. return -EIO;
  944. }
  945. return 0;
  946. }
  947. /* Sets the device MAC address to dev_addr, called with mac_lock held */
  948. static void
  949. smsc911x_set_hw_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
  950. {
  951. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  952. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  953. (dev_addr[1] << 8) | dev_addr[0];
  954. SMSC_ASSERT_MAC_LOCK(pdata);
  955. smsc911x_mac_write(pdata, ADDRH, mac_high16);
  956. smsc911x_mac_write(pdata, ADDRL, mac_low32);
  957. }
  958. static int smsc911x_open(struct net_device *dev)
  959. {
  960. struct smsc911x_data *pdata = netdev_priv(dev);
  961. unsigned int timeout;
  962. unsigned int temp;
  963. unsigned int intcfg;
  964. /* if the phy is not yet registered, retry later*/
  965. if (!pdata->phy_dev) {
  966. SMSC_WARNING(HW, "phy_dev is NULL");
  967. return -EAGAIN;
  968. }
  969. if (!is_valid_ether_addr(dev->dev_addr)) {
  970. SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
  971. return -EADDRNOTAVAIL;
  972. }
  973. /* Reset the LAN911x */
  974. if (smsc911x_soft_reset(pdata)) {
  975. SMSC_WARNING(HW, "soft reset failed");
  976. return -EIO;
  977. }
  978. smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
  979. smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
  980. /* Make sure EEPROM has finished loading before setting GPIO_CFG */
  981. timeout = 50;
  982. while ((smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) &&
  983. --timeout) {
  984. udelay(10);
  985. }
  986. if (unlikely(timeout == 0))
  987. SMSC_WARNING(IFUP,
  988. "Timed out waiting for EEPROM busy bit to clear");
  989. smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
  990. /* The soft reset above cleared the device's MAC address,
  991. * restore it from local copy (set in probe) */
  992. spin_lock_irq(&pdata->mac_lock);
  993. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  994. spin_unlock_irq(&pdata->mac_lock);
  995. /* Initialise irqs, but leave all sources disabled */
  996. smsc911x_reg_write(pdata, INT_EN, 0);
  997. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  998. /* Set interrupt deassertion to 100uS */
  999. intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
  1000. if (pdata->config.irq_polarity) {
  1001. SMSC_TRACE(IFUP, "irq polarity: active high");
  1002. intcfg |= INT_CFG_IRQ_POL_;
  1003. } else {
  1004. SMSC_TRACE(IFUP, "irq polarity: active low");
  1005. }
  1006. if (pdata->config.irq_type) {
  1007. SMSC_TRACE(IFUP, "irq type: push-pull");
  1008. intcfg |= INT_CFG_IRQ_TYPE_;
  1009. } else {
  1010. SMSC_TRACE(IFUP, "irq type: open drain");
  1011. }
  1012. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1013. SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
  1014. pdata->software_irq_signal = 0;
  1015. smp_wmb();
  1016. temp = smsc911x_reg_read(pdata, INT_EN);
  1017. temp |= INT_EN_SW_INT_EN_;
  1018. smsc911x_reg_write(pdata, INT_EN, temp);
  1019. timeout = 1000;
  1020. while (timeout--) {
  1021. if (pdata->software_irq_signal)
  1022. break;
  1023. msleep(1);
  1024. }
  1025. if (!pdata->software_irq_signal) {
  1026. dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
  1027. dev->irq);
  1028. return -ENODEV;
  1029. }
  1030. SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
  1031. dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
  1032. (unsigned long)pdata->ioaddr, dev->irq);
  1033. /* Reset the last known duplex and carrier */
  1034. pdata->last_duplex = -1;
  1035. pdata->last_carrier = -1;
  1036. /* Bring the PHY up */
  1037. phy_start(pdata->phy_dev);
  1038. temp = smsc911x_reg_read(pdata, HW_CFG);
  1039. /* Preserve TX FIFO size and external PHY configuration */
  1040. temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
  1041. temp |= HW_CFG_SF_;
  1042. smsc911x_reg_write(pdata, HW_CFG, temp);
  1043. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1044. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1045. temp &= ~(FIFO_INT_RX_STS_LEVEL_);
  1046. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1047. /* set RX Data offset to 2 bytes for alignment */
  1048. smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
  1049. /* enable NAPI polling before enabling RX interrupts */
  1050. napi_enable(&pdata->napi);
  1051. temp = smsc911x_reg_read(pdata, INT_EN);
  1052. temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_ | INT_EN_RXSTOP_INT_EN_);
  1053. smsc911x_reg_write(pdata, INT_EN, temp);
  1054. spin_lock_irq(&pdata->mac_lock);
  1055. temp = smsc911x_mac_read(pdata, MAC_CR);
  1056. temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
  1057. smsc911x_mac_write(pdata, MAC_CR, temp);
  1058. spin_unlock_irq(&pdata->mac_lock);
  1059. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  1060. netif_start_queue(dev);
  1061. return 0;
  1062. }
  1063. /* Entry point for stopping the interface */
  1064. static int smsc911x_stop(struct net_device *dev)
  1065. {
  1066. struct smsc911x_data *pdata = netdev_priv(dev);
  1067. unsigned int temp;
  1068. /* Disable all device interrupts */
  1069. temp = smsc911x_reg_read(pdata, INT_CFG);
  1070. temp &= ~INT_CFG_IRQ_EN_;
  1071. smsc911x_reg_write(pdata, INT_CFG, temp);
  1072. /* Stop Tx and Rx polling */
  1073. netif_stop_queue(dev);
  1074. napi_disable(&pdata->napi);
  1075. /* At this point all Rx and Tx activity is stopped */
  1076. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1077. smsc911x_tx_update_txcounters(dev);
  1078. /* Bring the PHY down */
  1079. if (pdata->phy_dev)
  1080. phy_stop(pdata->phy_dev);
  1081. SMSC_TRACE(IFDOWN, "Interface stopped");
  1082. return 0;
  1083. }
  1084. /* Entry point for transmitting a packet */
  1085. static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1086. {
  1087. struct smsc911x_data *pdata = netdev_priv(dev);
  1088. unsigned int freespace;
  1089. unsigned int tx_cmd_a;
  1090. unsigned int tx_cmd_b;
  1091. unsigned int temp;
  1092. u32 wrsz;
  1093. ulong bufp;
  1094. freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
  1095. if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
  1096. SMSC_WARNING(TX_ERR,
  1097. "Tx data fifo low, space available: %d", freespace);
  1098. /* Word alignment adjustment */
  1099. tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
  1100. tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  1101. tx_cmd_a |= (unsigned int)skb->len;
  1102. tx_cmd_b = ((unsigned int)skb->len) << 16;
  1103. tx_cmd_b |= (unsigned int)skb->len;
  1104. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
  1105. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
  1106. bufp = (ulong)skb->data & (~0x3);
  1107. wrsz = (u32)skb->len + 3;
  1108. wrsz += (u32)((ulong)skb->data & 0x3);
  1109. wrsz >>= 2;
  1110. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  1111. freespace -= (skb->len + 32);
  1112. dev_kfree_skb(skb);
  1113. dev->trans_start = jiffies;
  1114. if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
  1115. smsc911x_tx_update_txcounters(dev);
  1116. if (freespace < TX_FIFO_LOW_THRESHOLD) {
  1117. netif_stop_queue(dev);
  1118. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1119. temp &= 0x00FFFFFF;
  1120. temp |= 0x32000000;
  1121. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1122. }
  1123. return NETDEV_TX_OK;
  1124. }
  1125. /* Entry point for getting status counters */
  1126. static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
  1127. {
  1128. struct smsc911x_data *pdata = netdev_priv(dev);
  1129. smsc911x_tx_update_txcounters(dev);
  1130. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1131. return &dev->stats;
  1132. }
  1133. /* Entry point for setting addressing modes */
  1134. static void smsc911x_set_multicast_list(struct net_device *dev)
  1135. {
  1136. struct smsc911x_data *pdata = netdev_priv(dev);
  1137. unsigned long flags;
  1138. if (dev->flags & IFF_PROMISC) {
  1139. /* Enabling promiscuous mode */
  1140. pdata->set_bits_mask = MAC_CR_PRMS_;
  1141. pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1142. pdata->hashhi = 0;
  1143. pdata->hashlo = 0;
  1144. } else if (dev->flags & IFF_ALLMULTI) {
  1145. /* Enabling all multicast mode */
  1146. pdata->set_bits_mask = MAC_CR_MCPAS_;
  1147. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  1148. pdata->hashhi = 0;
  1149. pdata->hashlo = 0;
  1150. } else if (dev->mc_count > 0) {
  1151. /* Enabling specific multicast addresses */
  1152. unsigned int hash_high = 0;
  1153. unsigned int hash_low = 0;
  1154. unsigned int count = 0;
  1155. struct dev_mc_list *mc_list = dev->mc_list;
  1156. pdata->set_bits_mask = MAC_CR_HPFILT_;
  1157. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  1158. while (mc_list) {
  1159. count++;
  1160. if ((mc_list->dmi_addrlen) == ETH_ALEN) {
  1161. unsigned int bitnum =
  1162. smsc911x_hash(mc_list->dmi_addr);
  1163. unsigned int mask = 0x01 << (bitnum & 0x1F);
  1164. if (bitnum & 0x20)
  1165. hash_high |= mask;
  1166. else
  1167. hash_low |= mask;
  1168. } else {
  1169. SMSC_WARNING(DRV, "dmi_addrlen != 6");
  1170. }
  1171. mc_list = mc_list->next;
  1172. }
  1173. if (count != (unsigned int)dev->mc_count)
  1174. SMSC_WARNING(DRV, "mc_count != dev->mc_count");
  1175. pdata->hashhi = hash_high;
  1176. pdata->hashlo = hash_low;
  1177. } else {
  1178. /* Enabling local MAC address only */
  1179. pdata->set_bits_mask = 0;
  1180. pdata->clear_bits_mask =
  1181. (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1182. pdata->hashhi = 0;
  1183. pdata->hashlo = 0;
  1184. }
  1185. spin_lock_irqsave(&pdata->mac_lock, flags);
  1186. if (pdata->generation <= 1) {
  1187. /* Older hardware revision - cannot change these flags while
  1188. * receiving data */
  1189. if (!pdata->multicast_update_pending) {
  1190. unsigned int temp;
  1191. SMSC_TRACE(HW, "scheduling mcast update");
  1192. pdata->multicast_update_pending = 1;
  1193. /* Request the hardware to stop, then perform the
  1194. * update when we get an RX_STOP interrupt */
  1195. temp = smsc911x_mac_read(pdata, MAC_CR);
  1196. temp &= ~(MAC_CR_RXEN_);
  1197. smsc911x_mac_write(pdata, MAC_CR, temp);
  1198. } else {
  1199. /* There is another update pending, this should now
  1200. * use the newer values */
  1201. }
  1202. } else {
  1203. /* Newer hardware revision - can write immediately */
  1204. smsc911x_rx_multicast_update(pdata);
  1205. }
  1206. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1207. }
  1208. static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
  1209. {
  1210. struct net_device *dev = dev_id;
  1211. struct smsc911x_data *pdata = netdev_priv(dev);
  1212. u32 intsts = smsc911x_reg_read(pdata, INT_STS);
  1213. u32 inten = smsc911x_reg_read(pdata, INT_EN);
  1214. int serviced = IRQ_NONE;
  1215. u32 temp;
  1216. if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
  1217. temp = smsc911x_reg_read(pdata, INT_EN);
  1218. temp &= (~INT_EN_SW_INT_EN_);
  1219. smsc911x_reg_write(pdata, INT_EN, temp);
  1220. smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
  1221. pdata->software_irq_signal = 1;
  1222. smp_wmb();
  1223. serviced = IRQ_HANDLED;
  1224. }
  1225. if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
  1226. /* Called when there is a multicast update scheduled and
  1227. * it is now safe to complete the update */
  1228. SMSC_TRACE(INTR, "RX Stop interrupt");
  1229. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1230. if (pdata->multicast_update_pending)
  1231. smsc911x_rx_multicast_update_workaround(pdata);
  1232. serviced = IRQ_HANDLED;
  1233. }
  1234. if (intsts & inten & INT_STS_TDFA_) {
  1235. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1236. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1237. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1238. smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
  1239. netif_wake_queue(dev);
  1240. serviced = IRQ_HANDLED;
  1241. }
  1242. if (unlikely(intsts & inten & INT_STS_RXE_)) {
  1243. SMSC_TRACE(INTR, "RX Error interrupt");
  1244. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
  1245. serviced = IRQ_HANDLED;
  1246. }
  1247. if (likely(intsts & inten & INT_STS_RSFL_)) {
  1248. if (likely(napi_schedule_prep(&pdata->napi))) {
  1249. /* Disable Rx interrupts */
  1250. temp = smsc911x_reg_read(pdata, INT_EN);
  1251. temp &= (~INT_EN_RSFL_EN_);
  1252. smsc911x_reg_write(pdata, INT_EN, temp);
  1253. /* Schedule a NAPI poll */
  1254. __napi_schedule(&pdata->napi);
  1255. } else {
  1256. SMSC_WARNING(RX_ERR,
  1257. "napi_schedule_prep failed");
  1258. }
  1259. serviced = IRQ_HANDLED;
  1260. }
  1261. return serviced;
  1262. }
  1263. #ifdef CONFIG_NET_POLL_CONTROLLER
  1264. static void smsc911x_poll_controller(struct net_device *dev)
  1265. {
  1266. disable_irq(dev->irq);
  1267. smsc911x_irqhandler(0, dev);
  1268. enable_irq(dev->irq);
  1269. }
  1270. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1271. static int smsc911x_set_mac_address(struct net_device *dev, void *p)
  1272. {
  1273. struct smsc911x_data *pdata = netdev_priv(dev);
  1274. struct sockaddr *addr = p;
  1275. /* On older hardware revisions we cannot change the mac address
  1276. * registers while receiving data. Newer devices can safely change
  1277. * this at any time. */
  1278. if (pdata->generation <= 1 && netif_running(dev))
  1279. return -EBUSY;
  1280. if (!is_valid_ether_addr(addr->sa_data))
  1281. return -EADDRNOTAVAIL;
  1282. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1283. spin_lock_irq(&pdata->mac_lock);
  1284. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1285. spin_unlock_irq(&pdata->mac_lock);
  1286. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1287. return 0;
  1288. }
  1289. /* Standard ioctls for mii-tool */
  1290. static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1291. {
  1292. struct smsc911x_data *pdata = netdev_priv(dev);
  1293. if (!netif_running(dev) || !pdata->phy_dev)
  1294. return -EINVAL;
  1295. return phy_mii_ioctl(pdata->phy_dev, if_mii(ifr), cmd);
  1296. }
  1297. static int
  1298. smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1299. {
  1300. struct smsc911x_data *pdata = netdev_priv(dev);
  1301. cmd->maxtxpkt = 1;
  1302. cmd->maxrxpkt = 1;
  1303. return phy_ethtool_gset(pdata->phy_dev, cmd);
  1304. }
  1305. static int
  1306. smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1307. {
  1308. struct smsc911x_data *pdata = netdev_priv(dev);
  1309. return phy_ethtool_sset(pdata->phy_dev, cmd);
  1310. }
  1311. static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
  1312. struct ethtool_drvinfo *info)
  1313. {
  1314. strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
  1315. strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
  1316. strlcpy(info->bus_info, dev_name(dev->dev.parent),
  1317. sizeof(info->bus_info));
  1318. }
  1319. static int smsc911x_ethtool_nwayreset(struct net_device *dev)
  1320. {
  1321. struct smsc911x_data *pdata = netdev_priv(dev);
  1322. return phy_start_aneg(pdata->phy_dev);
  1323. }
  1324. static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
  1325. {
  1326. struct smsc911x_data *pdata = netdev_priv(dev);
  1327. return pdata->msg_enable;
  1328. }
  1329. static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1330. {
  1331. struct smsc911x_data *pdata = netdev_priv(dev);
  1332. pdata->msg_enable = level;
  1333. }
  1334. static int smsc911x_ethtool_getregslen(struct net_device *dev)
  1335. {
  1336. return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
  1337. sizeof(u32);
  1338. }
  1339. static void
  1340. smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  1341. void *buf)
  1342. {
  1343. struct smsc911x_data *pdata = netdev_priv(dev);
  1344. struct phy_device *phy_dev = pdata->phy_dev;
  1345. unsigned long flags;
  1346. unsigned int i;
  1347. unsigned int j = 0;
  1348. u32 *data = buf;
  1349. regs->version = pdata->idrev;
  1350. for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
  1351. data[j++] = smsc911x_reg_read(pdata, i);
  1352. for (i = MAC_CR; i <= WUCSR; i++) {
  1353. spin_lock_irqsave(&pdata->mac_lock, flags);
  1354. data[j++] = smsc911x_mac_read(pdata, i);
  1355. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1356. }
  1357. for (i = 0; i <= 31; i++)
  1358. data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
  1359. }
  1360. static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
  1361. {
  1362. unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
  1363. temp &= ~GPIO_CFG_EEPR_EN_;
  1364. smsc911x_reg_write(pdata, GPIO_CFG, temp);
  1365. msleep(1);
  1366. }
  1367. static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
  1368. {
  1369. int timeout = 100;
  1370. u32 e2cmd;
  1371. SMSC_TRACE(DRV, "op 0x%08x", op);
  1372. if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  1373. SMSC_WARNING(DRV, "Busy at start");
  1374. return -EBUSY;
  1375. }
  1376. e2cmd = op | E2P_CMD_EPC_BUSY_;
  1377. smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
  1378. do {
  1379. msleep(1);
  1380. e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
  1381. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  1382. if (!timeout) {
  1383. SMSC_TRACE(DRV, "TIMED OUT");
  1384. return -EAGAIN;
  1385. }
  1386. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  1387. SMSC_TRACE(DRV, "Error occured during eeprom operation");
  1388. return -EINVAL;
  1389. }
  1390. return 0;
  1391. }
  1392. static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
  1393. u8 address, u8 *data)
  1394. {
  1395. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  1396. int ret;
  1397. SMSC_TRACE(DRV, "address 0x%x", address);
  1398. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1399. if (!ret)
  1400. data[address] = smsc911x_reg_read(pdata, E2P_DATA);
  1401. return ret;
  1402. }
  1403. static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
  1404. u8 address, u8 data)
  1405. {
  1406. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  1407. u32 temp;
  1408. int ret;
  1409. SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
  1410. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1411. if (!ret) {
  1412. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  1413. smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
  1414. /* Workaround for hardware read-after-write restriction */
  1415. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  1416. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1417. }
  1418. return ret;
  1419. }
  1420. static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
  1421. {
  1422. return SMSC911X_EEPROM_SIZE;
  1423. }
  1424. static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
  1425. struct ethtool_eeprom *eeprom, u8 *data)
  1426. {
  1427. struct smsc911x_data *pdata = netdev_priv(dev);
  1428. u8 eeprom_data[SMSC911X_EEPROM_SIZE];
  1429. int len;
  1430. int i;
  1431. smsc911x_eeprom_enable_access(pdata);
  1432. len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
  1433. for (i = 0; i < len; i++) {
  1434. int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
  1435. if (ret < 0) {
  1436. eeprom->len = 0;
  1437. return ret;
  1438. }
  1439. }
  1440. memcpy(data, &eeprom_data[eeprom->offset], len);
  1441. eeprom->len = len;
  1442. return 0;
  1443. }
  1444. static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
  1445. struct ethtool_eeprom *eeprom, u8 *data)
  1446. {
  1447. int ret;
  1448. struct smsc911x_data *pdata = netdev_priv(dev);
  1449. smsc911x_eeprom_enable_access(pdata);
  1450. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
  1451. ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
  1452. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
  1453. /* Single byte write, according to man page */
  1454. eeprom->len = 1;
  1455. return ret;
  1456. }
  1457. static const struct ethtool_ops smsc911x_ethtool_ops = {
  1458. .get_settings = smsc911x_ethtool_getsettings,
  1459. .set_settings = smsc911x_ethtool_setsettings,
  1460. .get_link = ethtool_op_get_link,
  1461. .get_drvinfo = smsc911x_ethtool_getdrvinfo,
  1462. .nway_reset = smsc911x_ethtool_nwayreset,
  1463. .get_msglevel = smsc911x_ethtool_getmsglevel,
  1464. .set_msglevel = smsc911x_ethtool_setmsglevel,
  1465. .get_regs_len = smsc911x_ethtool_getregslen,
  1466. .get_regs = smsc911x_ethtool_getregs,
  1467. .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
  1468. .get_eeprom = smsc911x_ethtool_get_eeprom,
  1469. .set_eeprom = smsc911x_ethtool_set_eeprom,
  1470. };
  1471. static const struct net_device_ops smsc911x_netdev_ops = {
  1472. .ndo_open = smsc911x_open,
  1473. .ndo_stop = smsc911x_stop,
  1474. .ndo_start_xmit = smsc911x_hard_start_xmit,
  1475. .ndo_get_stats = smsc911x_get_stats,
  1476. .ndo_set_multicast_list = smsc911x_set_multicast_list,
  1477. .ndo_do_ioctl = smsc911x_do_ioctl,
  1478. .ndo_change_mtu = eth_change_mtu,
  1479. .ndo_validate_addr = eth_validate_addr,
  1480. .ndo_set_mac_address = smsc911x_set_mac_address,
  1481. #ifdef CONFIG_NET_POLL_CONTROLLER
  1482. .ndo_poll_controller = smsc911x_poll_controller,
  1483. #endif
  1484. };
  1485. /* copies the current mac address from hardware to dev->dev_addr */
  1486. static void __devinit smsc911x_read_mac_address(struct net_device *dev)
  1487. {
  1488. struct smsc911x_data *pdata = netdev_priv(dev);
  1489. u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
  1490. u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
  1491. dev->dev_addr[0] = (u8)(mac_low32);
  1492. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  1493. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  1494. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  1495. dev->dev_addr[4] = (u8)(mac_high16);
  1496. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  1497. }
  1498. /* Initializing private device structures, only called from probe */
  1499. static int __devinit smsc911x_init(struct net_device *dev)
  1500. {
  1501. struct smsc911x_data *pdata = netdev_priv(dev);
  1502. unsigned int byte_test;
  1503. SMSC_TRACE(PROBE, "Driver Parameters:");
  1504. SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
  1505. (unsigned long)pdata->ioaddr);
  1506. SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
  1507. SMSC_TRACE(PROBE, "PHY will be autodetected.");
  1508. spin_lock_init(&pdata->dev_lock);
  1509. if (pdata->ioaddr == 0) {
  1510. SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
  1511. return -ENODEV;
  1512. }
  1513. /* Check byte ordering */
  1514. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1515. SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
  1516. if (byte_test == 0x43218765) {
  1517. SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
  1518. "applying WORD_SWAP");
  1519. smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
  1520. /* 1 dummy read of BYTE_TEST is needed after a write to
  1521. * WORD_SWAP before its contents are valid */
  1522. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1523. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1524. }
  1525. if (byte_test != 0x87654321) {
  1526. SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
  1527. if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
  1528. SMSC_WARNING(PROBE,
  1529. "top 16 bits equal to bottom 16 bits");
  1530. SMSC_TRACE(PROBE, "This may mean the chip is set "
  1531. "for 32 bit while the bus is reading 16 bit");
  1532. }
  1533. return -ENODEV;
  1534. }
  1535. /* Default generation to zero (all workarounds apply) */
  1536. pdata->generation = 0;
  1537. pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
  1538. switch (pdata->idrev & 0xFFFF0000) {
  1539. case 0x01180000:
  1540. case 0x01170000:
  1541. case 0x01160000:
  1542. case 0x01150000:
  1543. /* LAN911[5678] family */
  1544. pdata->generation = pdata->idrev & 0x0000FFFF;
  1545. break;
  1546. case 0x118A0000:
  1547. case 0x117A0000:
  1548. case 0x116A0000:
  1549. case 0x115A0000:
  1550. /* LAN921[5678] family */
  1551. pdata->generation = 3;
  1552. break;
  1553. case 0x92100000:
  1554. case 0x92110000:
  1555. case 0x92200000:
  1556. case 0x92210000:
  1557. /* LAN9210/LAN9211/LAN9220/LAN9221 */
  1558. pdata->generation = 4;
  1559. break;
  1560. default:
  1561. SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
  1562. pdata->idrev);
  1563. return -ENODEV;
  1564. }
  1565. SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
  1566. pdata->idrev, pdata->generation);
  1567. if (pdata->generation == 0)
  1568. SMSC_WARNING(PROBE,
  1569. "This driver is not intended for this chip revision");
  1570. /* workaround for platforms without an eeprom, where the mac address
  1571. * is stored elsewhere and set by the bootloader. This saves the
  1572. * mac address before resetting the device */
  1573. if (pdata->config.flags & SMSC911X_SAVE_MAC_ADDRESS)
  1574. smsc911x_read_mac_address(dev);
  1575. /* Reset the LAN911x */
  1576. if (smsc911x_soft_reset(pdata))
  1577. return -ENODEV;
  1578. /* Disable all interrupt sources until we bring the device up */
  1579. smsc911x_reg_write(pdata, INT_EN, 0);
  1580. ether_setup(dev);
  1581. dev->flags |= IFF_MULTICAST;
  1582. netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
  1583. dev->netdev_ops = &smsc911x_netdev_ops;
  1584. dev->ethtool_ops = &smsc911x_ethtool_ops;
  1585. return 0;
  1586. }
  1587. static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
  1588. {
  1589. struct net_device *dev;
  1590. struct smsc911x_data *pdata;
  1591. struct resource *res;
  1592. dev = platform_get_drvdata(pdev);
  1593. BUG_ON(!dev);
  1594. pdata = netdev_priv(dev);
  1595. BUG_ON(!pdata);
  1596. BUG_ON(!pdata->ioaddr);
  1597. BUG_ON(!pdata->phy_dev);
  1598. SMSC_TRACE(IFDOWN, "Stopping driver.");
  1599. phy_disconnect(pdata->phy_dev);
  1600. pdata->phy_dev = NULL;
  1601. mdiobus_unregister(pdata->mii_bus);
  1602. mdiobus_free(pdata->mii_bus);
  1603. platform_set_drvdata(pdev, NULL);
  1604. unregister_netdev(dev);
  1605. free_irq(dev->irq, dev);
  1606. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1607. "smsc911x-memory");
  1608. if (!res)
  1609. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1610. release_mem_region(res->start, resource_size(res));
  1611. iounmap(pdata->ioaddr);
  1612. free_netdev(dev);
  1613. return 0;
  1614. }
  1615. static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
  1616. {
  1617. struct net_device *dev;
  1618. struct smsc911x_data *pdata;
  1619. struct smsc911x_platform_config *config = pdev->dev.platform_data;
  1620. struct resource *res, *irq_res;
  1621. unsigned int intcfg = 0;
  1622. int res_size, irq_flags;
  1623. int retval;
  1624. pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
  1625. /* platform data specifies irq & dynamic bus configuration */
  1626. if (!pdev->dev.platform_data) {
  1627. pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
  1628. retval = -ENODEV;
  1629. goto out_0;
  1630. }
  1631. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1632. "smsc911x-memory");
  1633. if (!res)
  1634. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1635. if (!res) {
  1636. pr_warning("%s: Could not allocate resource.\n",
  1637. SMSC_CHIPNAME);
  1638. retval = -ENODEV;
  1639. goto out_0;
  1640. }
  1641. res_size = resource_size(res);
  1642. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1643. if (!irq_res) {
  1644. pr_warning("%s: Could not allocate irq resource.\n",
  1645. SMSC_CHIPNAME);
  1646. retval = -ENODEV;
  1647. goto out_0;
  1648. }
  1649. if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
  1650. retval = -EBUSY;
  1651. goto out_0;
  1652. }
  1653. dev = alloc_etherdev(sizeof(struct smsc911x_data));
  1654. if (!dev) {
  1655. pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
  1656. retval = -ENOMEM;
  1657. goto out_release_io_1;
  1658. }
  1659. SET_NETDEV_DEV(dev, &pdev->dev);
  1660. pdata = netdev_priv(dev);
  1661. dev->irq = irq_res->start;
  1662. irq_flags = irq_res->flags & IRQF_TRIGGER_MASK;
  1663. pdata->ioaddr = ioremap_nocache(res->start, res_size);
  1664. /* copy config parameters across to pdata */
  1665. memcpy(&pdata->config, config, sizeof(pdata->config));
  1666. pdata->dev = dev;
  1667. pdata->msg_enable = ((1 << debug) - 1);
  1668. if (pdata->ioaddr == NULL) {
  1669. SMSC_WARNING(PROBE,
  1670. "Error smsc911x base address invalid");
  1671. retval = -ENOMEM;
  1672. goto out_free_netdev_2;
  1673. }
  1674. retval = smsc911x_init(dev);
  1675. if (retval < 0)
  1676. goto out_unmap_io_3;
  1677. /* configure irq polarity and type before connecting isr */
  1678. if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
  1679. intcfg |= INT_CFG_IRQ_POL_;
  1680. if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
  1681. intcfg |= INT_CFG_IRQ_TYPE_;
  1682. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1683. /* Ensure interrupts are globally disabled before connecting ISR */
  1684. smsc911x_reg_write(pdata, INT_EN, 0);
  1685. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  1686. retval = request_irq(dev->irq, smsc911x_irqhandler,
  1687. irq_flags | IRQF_SHARED, dev->name, dev);
  1688. if (retval) {
  1689. SMSC_WARNING(PROBE,
  1690. "Unable to claim requested irq: %d", dev->irq);
  1691. goto out_unmap_io_3;
  1692. }
  1693. platform_set_drvdata(pdev, dev);
  1694. retval = register_netdev(dev);
  1695. if (retval) {
  1696. SMSC_WARNING(PROBE,
  1697. "Error %i registering device", retval);
  1698. goto out_unset_drvdata_4;
  1699. } else {
  1700. SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
  1701. }
  1702. spin_lock_init(&pdata->mac_lock);
  1703. retval = smsc911x_mii_init(pdev, dev);
  1704. if (retval) {
  1705. SMSC_WARNING(PROBE,
  1706. "Error %i initialising mii", retval);
  1707. goto out_unregister_netdev_5;
  1708. }
  1709. spin_lock_irq(&pdata->mac_lock);
  1710. /* Check if mac address has been specified when bringing interface up */
  1711. if (is_valid_ether_addr(dev->dev_addr)) {
  1712. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1713. SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
  1714. } else {
  1715. /* Try reading mac address from device. if EEPROM is present
  1716. * it will already have been set */
  1717. smsc911x_read_mac_address(dev);
  1718. if (is_valid_ether_addr(dev->dev_addr)) {
  1719. /* eeprom values are valid so use them */
  1720. SMSC_TRACE(PROBE,
  1721. "Mac Address is read from LAN911x EEPROM");
  1722. } else {
  1723. /* eeprom values are invalid, generate random MAC */
  1724. random_ether_addr(dev->dev_addr);
  1725. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1726. SMSC_TRACE(PROBE,
  1727. "MAC Address is set to random_ether_addr");
  1728. }
  1729. }
  1730. spin_unlock_irq(&pdata->mac_lock);
  1731. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1732. return 0;
  1733. out_unregister_netdev_5:
  1734. unregister_netdev(dev);
  1735. out_unset_drvdata_4:
  1736. platform_set_drvdata(pdev, NULL);
  1737. free_irq(dev->irq, dev);
  1738. out_unmap_io_3:
  1739. iounmap(pdata->ioaddr);
  1740. out_free_netdev_2:
  1741. free_netdev(dev);
  1742. out_release_io_1:
  1743. release_mem_region(res->start, resource_size(res));
  1744. out_0:
  1745. return retval;
  1746. }
  1747. #ifdef CONFIG_PM
  1748. /* This implementation assumes the devices remains powered on its VDDVARIO
  1749. * pins during suspend. */
  1750. static int smsc911x_suspend(struct platform_device *pdev, pm_message_t state)
  1751. {
  1752. struct net_device *dev = platform_get_drvdata(pdev);
  1753. struct smsc911x_data *pdata = netdev_priv(dev);
  1754. /* enable wake on LAN, energy detection and the external PME
  1755. * signal. */
  1756. smsc911x_reg_write(pdata, PMT_CTRL,
  1757. PMT_CTRL_PM_MODE_D1_ | PMT_CTRL_WOL_EN_ |
  1758. PMT_CTRL_ED_EN_ | PMT_CTRL_PME_EN_);
  1759. return 0;
  1760. }
  1761. static int smsc911x_resume(struct platform_device *pdev)
  1762. {
  1763. struct net_device *dev = platform_get_drvdata(pdev);
  1764. struct smsc911x_data *pdata = netdev_priv(dev);
  1765. unsigned int to = 100;
  1766. /* Note 3.11 from the datasheet:
  1767. * "When the LAN9220 is in a power saving state, a write of any
  1768. * data to the BYTE_TEST register will wake-up the device."
  1769. */
  1770. smsc911x_reg_write(pdata, BYTE_TEST, 0);
  1771. /* poll the READY bit in PMT_CTRL. Any other access to the device is
  1772. * forbidden while this bit isn't set. Try for 100ms and return -EIO
  1773. * if it failed. */
  1774. while (!(smsc911x_reg_read(pdata, PMT_CTRL) & PMT_CTRL_READY_) && --to)
  1775. udelay(1000);
  1776. return (to == 0) ? -EIO : 0;
  1777. }
  1778. #else
  1779. #define smsc911x_suspend NULL
  1780. #define smsc911x_resume NULL
  1781. #endif
  1782. static struct platform_driver smsc911x_driver = {
  1783. .probe = smsc911x_drv_probe,
  1784. .remove = __devexit_p(smsc911x_drv_remove),
  1785. .driver = {
  1786. .name = SMSC_CHIPNAME,
  1787. },
  1788. .suspend = smsc911x_suspend,
  1789. .resume = smsc911x_resume,
  1790. };
  1791. /* Entry point for loading the module */
  1792. static int __init smsc911x_init_module(void)
  1793. {
  1794. return platform_driver_register(&smsc911x_driver);
  1795. }
  1796. /* entry point for unloading the module */
  1797. static void __exit smsc911x_cleanup_module(void)
  1798. {
  1799. platform_driver_unregister(&smsc911x_driver);
  1800. }
  1801. module_init(smsc911x_init_module);
  1802. module_exit(smsc911x_cleanup_module);