sh_eth.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2009 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #include <linux/init.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mdio-bitbang.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/cache.h>
  31. #include <linux/io.h>
  32. #include "sh_eth.h"
  33. /* There is CPU dependent code */
  34. #if defined(CONFIG_CPU_SUBTYPE_SH7724)
  35. #define SH_ETH_RESET_DEFAULT 1
  36. static void sh_eth_set_duplex(struct net_device *ndev)
  37. {
  38. struct sh_eth_private *mdp = netdev_priv(ndev);
  39. u32 ioaddr = ndev->base_addr;
  40. if (mdp->duplex) /* Full */
  41. ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_DM, ioaddr + ECMR);
  42. else /* Half */
  43. ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_DM, ioaddr + ECMR);
  44. }
  45. static void sh_eth_set_rate(struct net_device *ndev)
  46. {
  47. struct sh_eth_private *mdp = netdev_priv(ndev);
  48. u32 ioaddr = ndev->base_addr;
  49. switch (mdp->speed) {
  50. case 10: /* 10BASE */
  51. ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_RTM, ioaddr + ECMR);
  52. break;
  53. case 100:/* 100BASE */
  54. ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_RTM, ioaddr + ECMR);
  55. break;
  56. default:
  57. break;
  58. }
  59. }
  60. /* SH7724 */
  61. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  62. .set_duplex = sh_eth_set_duplex,
  63. .set_rate = sh_eth_set_rate,
  64. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  65. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  66. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x01ff009f,
  67. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  68. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
  69. EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
  70. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  71. .apr = 1,
  72. .mpr = 1,
  73. .tpauser = 1,
  74. .hw_swap = 1,
  75. };
  76. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  77. #define SH_ETH_HAS_TSU 1
  78. static void sh_eth_chip_reset(struct net_device *ndev)
  79. {
  80. /* reset device */
  81. ctrl_outl(ARSTR_ARSTR, ARSTR);
  82. mdelay(1);
  83. }
  84. static void sh_eth_reset(struct net_device *ndev)
  85. {
  86. u32 ioaddr = ndev->base_addr;
  87. int cnt = 100;
  88. ctrl_outl(EDSR_ENALL, ioaddr + EDSR);
  89. ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
  90. while (cnt > 0) {
  91. if (!(ctrl_inl(ioaddr + EDMR) & 0x3))
  92. break;
  93. mdelay(1);
  94. cnt--;
  95. }
  96. if (cnt < 0)
  97. printk(KERN_ERR "Device reset fail\n");
  98. /* Table Init */
  99. ctrl_outl(0x0, ioaddr + TDLAR);
  100. ctrl_outl(0x0, ioaddr + TDFAR);
  101. ctrl_outl(0x0, ioaddr + TDFXR);
  102. ctrl_outl(0x0, ioaddr + TDFFR);
  103. ctrl_outl(0x0, ioaddr + RDLAR);
  104. ctrl_outl(0x0, ioaddr + RDFAR);
  105. ctrl_outl(0x0, ioaddr + RDFXR);
  106. ctrl_outl(0x0, ioaddr + RDFFR);
  107. }
  108. static void sh_eth_set_duplex(struct net_device *ndev)
  109. {
  110. struct sh_eth_private *mdp = netdev_priv(ndev);
  111. u32 ioaddr = ndev->base_addr;
  112. if (mdp->duplex) /* Full */
  113. ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_DM, ioaddr + ECMR);
  114. else /* Half */
  115. ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_DM, ioaddr + ECMR);
  116. }
  117. static void sh_eth_set_rate(struct net_device *ndev)
  118. {
  119. struct sh_eth_private *mdp = netdev_priv(ndev);
  120. u32 ioaddr = ndev->base_addr;
  121. switch (mdp->speed) {
  122. case 10: /* 10BASE */
  123. ctrl_outl(GECMR_10, ioaddr + GECMR);
  124. break;
  125. case 100:/* 100BASE */
  126. ctrl_outl(GECMR_100, ioaddr + GECMR);
  127. break;
  128. case 1000: /* 1000BASE */
  129. ctrl_outl(GECMR_1000, ioaddr + GECMR);
  130. break;
  131. default:
  132. break;
  133. }
  134. }
  135. /* sh7763 */
  136. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  137. .chip_reset = sh_eth_chip_reset,
  138. .set_duplex = sh_eth_set_duplex,
  139. .set_rate = sh_eth_set_rate,
  140. .ecsr_value = ECSR_ICD | ECSR_MPD,
  141. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  142. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  143. .tx_check = EESR_TC1 | EESR_FTC,
  144. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  145. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  146. EESR_ECI,
  147. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  148. EESR_TFE,
  149. .apr = 1,
  150. .mpr = 1,
  151. .tpauser = 1,
  152. .bculr = 1,
  153. .hw_swap = 1,
  154. .rpadir = 1,
  155. .no_trimd = 1,
  156. .no_ade = 1,
  157. };
  158. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  159. #define SH_ETH_RESET_DEFAULT 1
  160. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  161. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  162. .apr = 1,
  163. .mpr = 1,
  164. .tpauser = 1,
  165. .hw_swap = 1,
  166. };
  167. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  168. #define SH_ETH_RESET_DEFAULT 1
  169. #define SH_ETH_HAS_TSU 1
  170. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  171. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  172. };
  173. #endif
  174. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  175. {
  176. if (!cd->ecsr_value)
  177. cd->ecsr_value = DEFAULT_ECSR_INIT;
  178. if (!cd->ecsipr_value)
  179. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  180. if (!cd->fcftr_value)
  181. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  182. DEFAULT_FIFO_F_D_RFD;
  183. if (!cd->fdr_value)
  184. cd->fdr_value = DEFAULT_FDR_INIT;
  185. if (!cd->rmcr_value)
  186. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  187. if (!cd->tx_check)
  188. cd->tx_check = DEFAULT_TX_CHECK;
  189. if (!cd->eesr_err_check)
  190. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  191. if (!cd->tx_error_check)
  192. cd->tx_error_check = DEFAULT_TX_ERROR_CHECK;
  193. }
  194. #if defined(SH_ETH_RESET_DEFAULT)
  195. /* Chip Reset */
  196. static void sh_eth_reset(struct net_device *ndev)
  197. {
  198. u32 ioaddr = ndev->base_addr;
  199. ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
  200. mdelay(3);
  201. ctrl_outl(ctrl_inl(ioaddr + EDMR) & ~EDMR_SRST, ioaddr + EDMR);
  202. }
  203. #endif
  204. #if defined(CONFIG_CPU_SH4)
  205. static void sh_eth_set_receive_align(struct sk_buff *skb)
  206. {
  207. int reserve;
  208. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  209. if (reserve)
  210. skb_reserve(skb, reserve);
  211. }
  212. #else
  213. static void sh_eth_set_receive_align(struct sk_buff *skb)
  214. {
  215. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  216. }
  217. #endif
  218. /* CPU <-> EDMAC endian convert */
  219. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  220. {
  221. switch (mdp->edmac_endian) {
  222. case EDMAC_LITTLE_ENDIAN:
  223. return cpu_to_le32(x);
  224. case EDMAC_BIG_ENDIAN:
  225. return cpu_to_be32(x);
  226. }
  227. return x;
  228. }
  229. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  230. {
  231. switch (mdp->edmac_endian) {
  232. case EDMAC_LITTLE_ENDIAN:
  233. return le32_to_cpu(x);
  234. case EDMAC_BIG_ENDIAN:
  235. return be32_to_cpu(x);
  236. }
  237. return x;
  238. }
  239. /*
  240. * Program the hardware MAC address from dev->dev_addr.
  241. */
  242. static void update_mac_address(struct net_device *ndev)
  243. {
  244. u32 ioaddr = ndev->base_addr;
  245. ctrl_outl((ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  246. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]),
  247. ioaddr + MAHR);
  248. ctrl_outl((ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]),
  249. ioaddr + MALR);
  250. }
  251. /*
  252. * Get MAC address from SuperH MAC address register
  253. *
  254. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  255. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  256. * When you want use this device, you must set MAC address in bootloader.
  257. *
  258. */
  259. static void read_mac_address(struct net_device *ndev)
  260. {
  261. u32 ioaddr = ndev->base_addr;
  262. ndev->dev_addr[0] = (ctrl_inl(ioaddr + MAHR) >> 24);
  263. ndev->dev_addr[1] = (ctrl_inl(ioaddr + MAHR) >> 16) & 0xFF;
  264. ndev->dev_addr[2] = (ctrl_inl(ioaddr + MAHR) >> 8) & 0xFF;
  265. ndev->dev_addr[3] = (ctrl_inl(ioaddr + MAHR) & 0xFF);
  266. ndev->dev_addr[4] = (ctrl_inl(ioaddr + MALR) >> 8) & 0xFF;
  267. ndev->dev_addr[5] = (ctrl_inl(ioaddr + MALR) & 0xFF);
  268. }
  269. struct bb_info {
  270. struct mdiobb_ctrl ctrl;
  271. u32 addr;
  272. u32 mmd_msk;/* MMD */
  273. u32 mdo_msk;
  274. u32 mdi_msk;
  275. u32 mdc_msk;
  276. };
  277. /* PHY bit set */
  278. static void bb_set(u32 addr, u32 msk)
  279. {
  280. ctrl_outl(ctrl_inl(addr) | msk, addr);
  281. }
  282. /* PHY bit clear */
  283. static void bb_clr(u32 addr, u32 msk)
  284. {
  285. ctrl_outl((ctrl_inl(addr) & ~msk), addr);
  286. }
  287. /* PHY bit read */
  288. static int bb_read(u32 addr, u32 msk)
  289. {
  290. return (ctrl_inl(addr) & msk) != 0;
  291. }
  292. /* Data I/O pin control */
  293. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  294. {
  295. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  296. if (bit)
  297. bb_set(bitbang->addr, bitbang->mmd_msk);
  298. else
  299. bb_clr(bitbang->addr, bitbang->mmd_msk);
  300. }
  301. /* Set bit data*/
  302. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  303. {
  304. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  305. if (bit)
  306. bb_set(bitbang->addr, bitbang->mdo_msk);
  307. else
  308. bb_clr(bitbang->addr, bitbang->mdo_msk);
  309. }
  310. /* Get bit data*/
  311. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  312. {
  313. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  314. return bb_read(bitbang->addr, bitbang->mdi_msk);
  315. }
  316. /* MDC pin control */
  317. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  318. {
  319. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  320. if (bit)
  321. bb_set(bitbang->addr, bitbang->mdc_msk);
  322. else
  323. bb_clr(bitbang->addr, bitbang->mdc_msk);
  324. }
  325. /* mdio bus control struct */
  326. static struct mdiobb_ops bb_ops = {
  327. .owner = THIS_MODULE,
  328. .set_mdc = sh_mdc_ctrl,
  329. .set_mdio_dir = sh_mmd_ctrl,
  330. .set_mdio_data = sh_set_mdio,
  331. .get_mdio_data = sh_get_mdio,
  332. };
  333. /* free skb and descriptor buffer */
  334. static void sh_eth_ring_free(struct net_device *ndev)
  335. {
  336. struct sh_eth_private *mdp = netdev_priv(ndev);
  337. int i;
  338. /* Free Rx skb ringbuffer */
  339. if (mdp->rx_skbuff) {
  340. for (i = 0; i < RX_RING_SIZE; i++) {
  341. if (mdp->rx_skbuff[i])
  342. dev_kfree_skb(mdp->rx_skbuff[i]);
  343. }
  344. }
  345. kfree(mdp->rx_skbuff);
  346. /* Free Tx skb ringbuffer */
  347. if (mdp->tx_skbuff) {
  348. for (i = 0; i < TX_RING_SIZE; i++) {
  349. if (mdp->tx_skbuff[i])
  350. dev_kfree_skb(mdp->tx_skbuff[i]);
  351. }
  352. }
  353. kfree(mdp->tx_skbuff);
  354. }
  355. /* format skb and descriptor buffer */
  356. static void sh_eth_ring_format(struct net_device *ndev)
  357. {
  358. u32 ioaddr = ndev->base_addr;
  359. struct sh_eth_private *mdp = netdev_priv(ndev);
  360. int i;
  361. struct sk_buff *skb;
  362. struct sh_eth_rxdesc *rxdesc = NULL;
  363. struct sh_eth_txdesc *txdesc = NULL;
  364. int rx_ringsize = sizeof(*rxdesc) * RX_RING_SIZE;
  365. int tx_ringsize = sizeof(*txdesc) * TX_RING_SIZE;
  366. mdp->cur_rx = mdp->cur_tx = 0;
  367. mdp->dirty_rx = mdp->dirty_tx = 0;
  368. memset(mdp->rx_ring, 0, rx_ringsize);
  369. /* build Rx ring buffer */
  370. for (i = 0; i < RX_RING_SIZE; i++) {
  371. /* skb */
  372. mdp->rx_skbuff[i] = NULL;
  373. skb = dev_alloc_skb(mdp->rx_buf_sz);
  374. mdp->rx_skbuff[i] = skb;
  375. if (skb == NULL)
  376. break;
  377. dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
  378. DMA_FROM_DEVICE);
  379. skb->dev = ndev; /* Mark as being used by this device. */
  380. sh_eth_set_receive_align(skb);
  381. /* RX descriptor */
  382. rxdesc = &mdp->rx_ring[i];
  383. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  384. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  385. /* The size of the buffer is 16 byte boundary. */
  386. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  387. /* Rx descriptor address set */
  388. if (i == 0) {
  389. ctrl_outl(mdp->rx_desc_dma, ioaddr + RDLAR);
  390. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  391. ctrl_outl(mdp->rx_desc_dma, ioaddr + RDFAR);
  392. #endif
  393. }
  394. }
  395. mdp->dirty_rx = (u32) (i - RX_RING_SIZE);
  396. /* Mark the last entry as wrapping the ring. */
  397. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  398. memset(mdp->tx_ring, 0, tx_ringsize);
  399. /* build Tx ring buffer */
  400. for (i = 0; i < TX_RING_SIZE; i++) {
  401. mdp->tx_skbuff[i] = NULL;
  402. txdesc = &mdp->tx_ring[i];
  403. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  404. txdesc->buffer_length = 0;
  405. if (i == 0) {
  406. /* Tx descriptor address set */
  407. ctrl_outl(mdp->tx_desc_dma, ioaddr + TDLAR);
  408. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  409. ctrl_outl(mdp->tx_desc_dma, ioaddr + TDFAR);
  410. #endif
  411. }
  412. }
  413. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  414. }
  415. /* Get skb and descriptor buffer */
  416. static int sh_eth_ring_init(struct net_device *ndev)
  417. {
  418. struct sh_eth_private *mdp = netdev_priv(ndev);
  419. int rx_ringsize, tx_ringsize, ret = 0;
  420. /*
  421. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  422. * card needs room to do 8 byte alignment, +2 so we can reserve
  423. * the first 2 bytes, and +16 gets room for the status word from the
  424. * card.
  425. */
  426. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  427. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  428. /* Allocate RX and TX skb rings */
  429. mdp->rx_skbuff = kmalloc(sizeof(*mdp->rx_skbuff) * RX_RING_SIZE,
  430. GFP_KERNEL);
  431. if (!mdp->rx_skbuff) {
  432. dev_err(&ndev->dev, "Cannot allocate Rx skb\n");
  433. ret = -ENOMEM;
  434. return ret;
  435. }
  436. mdp->tx_skbuff = kmalloc(sizeof(*mdp->tx_skbuff) * TX_RING_SIZE,
  437. GFP_KERNEL);
  438. if (!mdp->tx_skbuff) {
  439. dev_err(&ndev->dev, "Cannot allocate Tx skb\n");
  440. ret = -ENOMEM;
  441. goto skb_ring_free;
  442. }
  443. /* Allocate all Rx descriptors. */
  444. rx_ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  445. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  446. GFP_KERNEL);
  447. if (!mdp->rx_ring) {
  448. dev_err(&ndev->dev, "Cannot allocate Rx Ring (size %d bytes)\n",
  449. rx_ringsize);
  450. ret = -ENOMEM;
  451. goto desc_ring_free;
  452. }
  453. mdp->dirty_rx = 0;
  454. /* Allocate all Tx descriptors. */
  455. tx_ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  456. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  457. GFP_KERNEL);
  458. if (!mdp->tx_ring) {
  459. dev_err(&ndev->dev, "Cannot allocate Tx Ring (size %d bytes)\n",
  460. tx_ringsize);
  461. ret = -ENOMEM;
  462. goto desc_ring_free;
  463. }
  464. return ret;
  465. desc_ring_free:
  466. /* free DMA buffer */
  467. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  468. skb_ring_free:
  469. /* Free Rx and Tx skb ring buffer */
  470. sh_eth_ring_free(ndev);
  471. return ret;
  472. }
  473. static int sh_eth_dev_init(struct net_device *ndev)
  474. {
  475. int ret = 0;
  476. struct sh_eth_private *mdp = netdev_priv(ndev);
  477. u32 ioaddr = ndev->base_addr;
  478. u_int32_t rx_int_var, tx_int_var;
  479. u32 val;
  480. /* Soft Reset */
  481. sh_eth_reset(ndev);
  482. /* Descriptor format */
  483. sh_eth_ring_format(ndev);
  484. if (mdp->cd->rpadir)
  485. ctrl_outl(mdp->cd->rpadir_value, ioaddr + RPADIR);
  486. /* all sh_eth int mask */
  487. ctrl_outl(0, ioaddr + EESIPR);
  488. #if defined(__LITTLE_ENDIAN__)
  489. if (mdp->cd->hw_swap)
  490. ctrl_outl(EDMR_EL, ioaddr + EDMR);
  491. else
  492. #endif
  493. ctrl_outl(0, ioaddr + EDMR);
  494. /* FIFO size set */
  495. ctrl_outl(mdp->cd->fdr_value, ioaddr + FDR);
  496. ctrl_outl(0, ioaddr + TFTR);
  497. /* Frame recv control */
  498. ctrl_outl(mdp->cd->rmcr_value, ioaddr + RMCR);
  499. rx_int_var = mdp->rx_int_var = DESC_I_RINT8 | DESC_I_RINT5;
  500. tx_int_var = mdp->tx_int_var = DESC_I_TINT2;
  501. ctrl_outl(rx_int_var | tx_int_var, ioaddr + TRSCER);
  502. if (mdp->cd->bculr)
  503. ctrl_outl(0x800, ioaddr + BCULR); /* Burst sycle set */
  504. ctrl_outl(mdp->cd->fcftr_value, ioaddr + FCFTR);
  505. if (!mdp->cd->no_trimd)
  506. ctrl_outl(0, ioaddr + TRIMD);
  507. /* Recv frame limit set register */
  508. ctrl_outl(RFLR_VALUE, ioaddr + RFLR);
  509. ctrl_outl(ctrl_inl(ioaddr + EESR), ioaddr + EESR);
  510. ctrl_outl(mdp->cd->eesipr_value, ioaddr + EESIPR);
  511. /* PAUSE Prohibition */
  512. val = (ctrl_inl(ioaddr + ECMR) & ECMR_DM) |
  513. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  514. ctrl_outl(val, ioaddr + ECMR);
  515. if (mdp->cd->set_rate)
  516. mdp->cd->set_rate(ndev);
  517. /* E-MAC Status Register clear */
  518. ctrl_outl(mdp->cd->ecsr_value, ioaddr + ECSR);
  519. /* E-MAC Interrupt Enable register */
  520. ctrl_outl(mdp->cd->ecsipr_value, ioaddr + ECSIPR);
  521. /* Set MAC address */
  522. update_mac_address(ndev);
  523. /* mask reset */
  524. if (mdp->cd->apr)
  525. ctrl_outl(APR_AP, ioaddr + APR);
  526. if (mdp->cd->mpr)
  527. ctrl_outl(MPR_MP, ioaddr + MPR);
  528. if (mdp->cd->tpauser)
  529. ctrl_outl(TPAUSER_UNLIMITED, ioaddr + TPAUSER);
  530. /* Setting the Rx mode will start the Rx process. */
  531. ctrl_outl(EDRRR_R, ioaddr + EDRRR);
  532. netif_start_queue(ndev);
  533. return ret;
  534. }
  535. /* free Tx skb function */
  536. static int sh_eth_txfree(struct net_device *ndev)
  537. {
  538. struct sh_eth_private *mdp = netdev_priv(ndev);
  539. struct sh_eth_txdesc *txdesc;
  540. int freeNum = 0;
  541. int entry = 0;
  542. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  543. entry = mdp->dirty_tx % TX_RING_SIZE;
  544. txdesc = &mdp->tx_ring[entry];
  545. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  546. break;
  547. /* Free the original skb. */
  548. if (mdp->tx_skbuff[entry]) {
  549. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  550. mdp->tx_skbuff[entry] = NULL;
  551. freeNum++;
  552. }
  553. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  554. if (entry >= TX_RING_SIZE - 1)
  555. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  556. mdp->stats.tx_packets++;
  557. mdp->stats.tx_bytes += txdesc->buffer_length;
  558. }
  559. return freeNum;
  560. }
  561. /* Packet receive function */
  562. static int sh_eth_rx(struct net_device *ndev)
  563. {
  564. struct sh_eth_private *mdp = netdev_priv(ndev);
  565. struct sh_eth_rxdesc *rxdesc;
  566. int entry = mdp->cur_rx % RX_RING_SIZE;
  567. int boguscnt = (mdp->dirty_rx + RX_RING_SIZE) - mdp->cur_rx;
  568. struct sk_buff *skb;
  569. u16 pkt_len = 0;
  570. u32 desc_status;
  571. rxdesc = &mdp->rx_ring[entry];
  572. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  573. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  574. pkt_len = rxdesc->frame_length;
  575. if (--boguscnt < 0)
  576. break;
  577. if (!(desc_status & RDFEND))
  578. mdp->stats.rx_length_errors++;
  579. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  580. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  581. mdp->stats.rx_errors++;
  582. if (desc_status & RD_RFS1)
  583. mdp->stats.rx_crc_errors++;
  584. if (desc_status & RD_RFS2)
  585. mdp->stats.rx_frame_errors++;
  586. if (desc_status & RD_RFS3)
  587. mdp->stats.rx_length_errors++;
  588. if (desc_status & RD_RFS4)
  589. mdp->stats.rx_length_errors++;
  590. if (desc_status & RD_RFS6)
  591. mdp->stats.rx_missed_errors++;
  592. if (desc_status & RD_RFS10)
  593. mdp->stats.rx_over_errors++;
  594. } else {
  595. if (!mdp->cd->hw_swap)
  596. sh_eth_soft_swap(
  597. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  598. pkt_len + 2);
  599. skb = mdp->rx_skbuff[entry];
  600. mdp->rx_skbuff[entry] = NULL;
  601. skb_put(skb, pkt_len);
  602. skb->protocol = eth_type_trans(skb, ndev);
  603. netif_rx(skb);
  604. mdp->stats.rx_packets++;
  605. mdp->stats.rx_bytes += pkt_len;
  606. }
  607. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  608. entry = (++mdp->cur_rx) % RX_RING_SIZE;
  609. rxdesc = &mdp->rx_ring[entry];
  610. }
  611. /* Refill the Rx ring buffers. */
  612. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  613. entry = mdp->dirty_rx % RX_RING_SIZE;
  614. rxdesc = &mdp->rx_ring[entry];
  615. /* The size of the buffer is 16 byte boundary. */
  616. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  617. if (mdp->rx_skbuff[entry] == NULL) {
  618. skb = dev_alloc_skb(mdp->rx_buf_sz);
  619. mdp->rx_skbuff[entry] = skb;
  620. if (skb == NULL)
  621. break; /* Better luck next round. */
  622. dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
  623. DMA_FROM_DEVICE);
  624. skb->dev = ndev;
  625. sh_eth_set_receive_align(skb);
  626. skb->ip_summed = CHECKSUM_NONE;
  627. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  628. }
  629. if (entry >= RX_RING_SIZE - 1)
  630. rxdesc->status |=
  631. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  632. else
  633. rxdesc->status |=
  634. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  635. }
  636. /* Restart Rx engine if stopped. */
  637. /* If we don't need to check status, don't. -KDU */
  638. if (!(ctrl_inl(ndev->base_addr + EDRRR) & EDRRR_R))
  639. ctrl_outl(EDRRR_R, ndev->base_addr + EDRRR);
  640. return 0;
  641. }
  642. /* error control function */
  643. static void sh_eth_error(struct net_device *ndev, int intr_status)
  644. {
  645. struct sh_eth_private *mdp = netdev_priv(ndev);
  646. u32 ioaddr = ndev->base_addr;
  647. u32 felic_stat;
  648. u32 link_stat;
  649. u32 mask;
  650. if (intr_status & EESR_ECI) {
  651. felic_stat = ctrl_inl(ioaddr + ECSR);
  652. ctrl_outl(felic_stat, ioaddr + ECSR); /* clear int */
  653. if (felic_stat & ECSR_ICD)
  654. mdp->stats.tx_carrier_errors++;
  655. if (felic_stat & ECSR_LCHNG) {
  656. /* Link Changed */
  657. if (mdp->cd->no_psr) {
  658. if (mdp->link == PHY_DOWN)
  659. link_stat = 0;
  660. else
  661. link_stat = PHY_ST_LINK;
  662. } else {
  663. link_stat = (ctrl_inl(ioaddr + PSR));
  664. }
  665. if (!(link_stat & PHY_ST_LINK)) {
  666. /* Link Down : disable tx and rx */
  667. ctrl_outl(ctrl_inl(ioaddr + ECMR) &
  668. ~(ECMR_RE | ECMR_TE), ioaddr + ECMR);
  669. } else {
  670. /* Link Up */
  671. ctrl_outl(ctrl_inl(ioaddr + EESIPR) &
  672. ~DMAC_M_ECI, ioaddr + EESIPR);
  673. /*clear int */
  674. ctrl_outl(ctrl_inl(ioaddr + ECSR),
  675. ioaddr + ECSR);
  676. ctrl_outl(ctrl_inl(ioaddr + EESIPR) |
  677. DMAC_M_ECI, ioaddr + EESIPR);
  678. /* enable tx and rx */
  679. ctrl_outl(ctrl_inl(ioaddr + ECMR) |
  680. (ECMR_RE | ECMR_TE), ioaddr + ECMR);
  681. }
  682. }
  683. }
  684. if (intr_status & EESR_TWB) {
  685. /* Write buck end. unused write back interrupt */
  686. if (intr_status & EESR_TABT) /* Transmit Abort int */
  687. mdp->stats.tx_aborted_errors++;
  688. }
  689. if (intr_status & EESR_RABT) {
  690. /* Receive Abort int */
  691. if (intr_status & EESR_RFRMER) {
  692. /* Receive Frame Overflow int */
  693. mdp->stats.rx_frame_errors++;
  694. dev_err(&ndev->dev, "Receive Frame Overflow\n");
  695. }
  696. }
  697. if (!mdp->cd->no_ade) {
  698. if (intr_status & EESR_ADE && intr_status & EESR_TDE &&
  699. intr_status & EESR_TFE)
  700. mdp->stats.tx_fifo_errors++;
  701. }
  702. if (intr_status & EESR_RDE) {
  703. /* Receive Descriptor Empty int */
  704. mdp->stats.rx_over_errors++;
  705. if (ctrl_inl(ioaddr + EDRRR) ^ EDRRR_R)
  706. ctrl_outl(EDRRR_R, ioaddr + EDRRR);
  707. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  708. }
  709. if (intr_status & EESR_RFE) {
  710. /* Receive FIFO Overflow int */
  711. mdp->stats.rx_fifo_errors++;
  712. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  713. }
  714. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  715. if (mdp->cd->no_ade)
  716. mask &= ~EESR_ADE;
  717. if (intr_status & mask) {
  718. /* Tx error */
  719. u32 edtrr = ctrl_inl(ndev->base_addr + EDTRR);
  720. /* dmesg */
  721. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  722. intr_status, mdp->cur_tx);
  723. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  724. mdp->dirty_tx, (u32) ndev->state, edtrr);
  725. /* dirty buffer free */
  726. sh_eth_txfree(ndev);
  727. /* SH7712 BUG */
  728. if (edtrr ^ EDTRR_TRNS) {
  729. /* tx dma start */
  730. ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
  731. }
  732. /* wakeup */
  733. netif_wake_queue(ndev);
  734. }
  735. }
  736. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  737. {
  738. struct net_device *ndev = netdev;
  739. struct sh_eth_private *mdp = netdev_priv(ndev);
  740. struct sh_eth_cpu_data *cd = mdp->cd;
  741. irqreturn_t ret = IRQ_NONE;
  742. u32 ioaddr, intr_status = 0;
  743. ioaddr = ndev->base_addr;
  744. spin_lock(&mdp->lock);
  745. /* Get interrpt stat */
  746. intr_status = ctrl_inl(ioaddr + EESR);
  747. /* Clear interrupt */
  748. if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
  749. EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
  750. cd->tx_check | cd->eesr_err_check)) {
  751. ctrl_outl(intr_status, ioaddr + EESR);
  752. ret = IRQ_HANDLED;
  753. } else
  754. goto other_irq;
  755. if (intr_status & (EESR_FRC | /* Frame recv*/
  756. EESR_RMAF | /* Multi cast address recv*/
  757. EESR_RRF | /* Bit frame recv */
  758. EESR_RTLF | /* Long frame recv*/
  759. EESR_RTSF | /* short frame recv */
  760. EESR_PRE | /* PHY-LSI recv error */
  761. EESR_CERF)){ /* recv frame CRC error */
  762. sh_eth_rx(ndev);
  763. }
  764. /* Tx Check */
  765. if (intr_status & cd->tx_check) {
  766. sh_eth_txfree(ndev);
  767. netif_wake_queue(ndev);
  768. }
  769. if (intr_status & cd->eesr_err_check)
  770. sh_eth_error(ndev, intr_status);
  771. other_irq:
  772. spin_unlock(&mdp->lock);
  773. return ret;
  774. }
  775. static void sh_eth_timer(unsigned long data)
  776. {
  777. struct net_device *ndev = (struct net_device *)data;
  778. struct sh_eth_private *mdp = netdev_priv(ndev);
  779. mod_timer(&mdp->timer, jiffies + (10 * HZ));
  780. }
  781. /* PHY state control function */
  782. static void sh_eth_adjust_link(struct net_device *ndev)
  783. {
  784. struct sh_eth_private *mdp = netdev_priv(ndev);
  785. struct phy_device *phydev = mdp->phydev;
  786. u32 ioaddr = ndev->base_addr;
  787. int new_state = 0;
  788. if (phydev->link != PHY_DOWN) {
  789. if (phydev->duplex != mdp->duplex) {
  790. new_state = 1;
  791. mdp->duplex = phydev->duplex;
  792. if (mdp->cd->set_duplex)
  793. mdp->cd->set_duplex(ndev);
  794. }
  795. if (phydev->speed != mdp->speed) {
  796. new_state = 1;
  797. mdp->speed = phydev->speed;
  798. if (mdp->cd->set_rate)
  799. mdp->cd->set_rate(ndev);
  800. }
  801. if (mdp->link == PHY_DOWN) {
  802. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_TXF)
  803. | ECMR_DM, ioaddr + ECMR);
  804. new_state = 1;
  805. mdp->link = phydev->link;
  806. }
  807. } else if (mdp->link) {
  808. new_state = 1;
  809. mdp->link = PHY_DOWN;
  810. mdp->speed = 0;
  811. mdp->duplex = -1;
  812. }
  813. if (new_state)
  814. phy_print_status(phydev);
  815. }
  816. /* PHY init function */
  817. static int sh_eth_phy_init(struct net_device *ndev)
  818. {
  819. struct sh_eth_private *mdp = netdev_priv(ndev);
  820. char phy_id[MII_BUS_ID_SIZE + 3];
  821. struct phy_device *phydev = NULL;
  822. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  823. mdp->mii_bus->id , mdp->phy_id);
  824. mdp->link = PHY_DOWN;
  825. mdp->speed = 0;
  826. mdp->duplex = -1;
  827. /* Try connect to PHY */
  828. phydev = phy_connect(ndev, phy_id, &sh_eth_adjust_link,
  829. 0, PHY_INTERFACE_MODE_MII);
  830. if (IS_ERR(phydev)) {
  831. dev_err(&ndev->dev, "phy_connect failed\n");
  832. return PTR_ERR(phydev);
  833. }
  834. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  835. phydev->addr, phydev->drv->name);
  836. mdp->phydev = phydev;
  837. return 0;
  838. }
  839. /* PHY control start function */
  840. static int sh_eth_phy_start(struct net_device *ndev)
  841. {
  842. struct sh_eth_private *mdp = netdev_priv(ndev);
  843. int ret;
  844. ret = sh_eth_phy_init(ndev);
  845. if (ret)
  846. return ret;
  847. /* reset phy - this also wakes it from PDOWN */
  848. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  849. phy_start(mdp->phydev);
  850. return 0;
  851. }
  852. /* network device open function */
  853. static int sh_eth_open(struct net_device *ndev)
  854. {
  855. int ret = 0;
  856. struct sh_eth_private *mdp = netdev_priv(ndev);
  857. ret = request_irq(ndev->irq, &sh_eth_interrupt,
  858. #if defined(CONFIG_CPU_SUBTYPE_SH7763) || defined(CONFIG_CPU_SUBTYPE_SH7764)
  859. IRQF_SHARED,
  860. #else
  861. 0,
  862. #endif
  863. ndev->name, ndev);
  864. if (ret) {
  865. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  866. return ret;
  867. }
  868. /* Descriptor set */
  869. ret = sh_eth_ring_init(ndev);
  870. if (ret)
  871. goto out_free_irq;
  872. /* device init */
  873. ret = sh_eth_dev_init(ndev);
  874. if (ret)
  875. goto out_free_irq;
  876. /* PHY control start*/
  877. ret = sh_eth_phy_start(ndev);
  878. if (ret)
  879. goto out_free_irq;
  880. /* Set the timer to check for link beat. */
  881. init_timer(&mdp->timer);
  882. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  883. setup_timer(&mdp->timer, sh_eth_timer, (unsigned long)ndev);
  884. return ret;
  885. out_free_irq:
  886. free_irq(ndev->irq, ndev);
  887. return ret;
  888. }
  889. /* Timeout function */
  890. static void sh_eth_tx_timeout(struct net_device *ndev)
  891. {
  892. struct sh_eth_private *mdp = netdev_priv(ndev);
  893. u32 ioaddr = ndev->base_addr;
  894. struct sh_eth_rxdesc *rxdesc;
  895. int i;
  896. netif_stop_queue(ndev);
  897. /* worning message out. */
  898. printk(KERN_WARNING "%s: transmit timed out, status %8.8x,"
  899. " resetting...\n", ndev->name, (int)ctrl_inl(ioaddr + EESR));
  900. /* tx_errors count up */
  901. mdp->stats.tx_errors++;
  902. /* timer off */
  903. del_timer_sync(&mdp->timer);
  904. /* Free all the skbuffs in the Rx queue. */
  905. for (i = 0; i < RX_RING_SIZE; i++) {
  906. rxdesc = &mdp->rx_ring[i];
  907. rxdesc->status = 0;
  908. rxdesc->addr = 0xBADF00D0;
  909. if (mdp->rx_skbuff[i])
  910. dev_kfree_skb(mdp->rx_skbuff[i]);
  911. mdp->rx_skbuff[i] = NULL;
  912. }
  913. for (i = 0; i < TX_RING_SIZE; i++) {
  914. if (mdp->tx_skbuff[i])
  915. dev_kfree_skb(mdp->tx_skbuff[i]);
  916. mdp->tx_skbuff[i] = NULL;
  917. }
  918. /* device init */
  919. sh_eth_dev_init(ndev);
  920. /* timer on */
  921. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  922. add_timer(&mdp->timer);
  923. }
  924. /* Packet transmit function */
  925. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  926. {
  927. struct sh_eth_private *mdp = netdev_priv(ndev);
  928. struct sh_eth_txdesc *txdesc;
  929. u32 entry;
  930. unsigned long flags;
  931. spin_lock_irqsave(&mdp->lock, flags);
  932. if ((mdp->cur_tx - mdp->dirty_tx) >= (TX_RING_SIZE - 4)) {
  933. if (!sh_eth_txfree(ndev)) {
  934. netif_stop_queue(ndev);
  935. spin_unlock_irqrestore(&mdp->lock, flags);
  936. return NETDEV_TX_BUSY;
  937. }
  938. }
  939. spin_unlock_irqrestore(&mdp->lock, flags);
  940. entry = mdp->cur_tx % TX_RING_SIZE;
  941. mdp->tx_skbuff[entry] = skb;
  942. txdesc = &mdp->tx_ring[entry];
  943. txdesc->addr = virt_to_phys(skb->data);
  944. /* soft swap. */
  945. if (!mdp->cd->hw_swap)
  946. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  947. skb->len + 2);
  948. /* write back */
  949. __flush_purge_region(skb->data, skb->len);
  950. if (skb->len < ETHERSMALL)
  951. txdesc->buffer_length = ETHERSMALL;
  952. else
  953. txdesc->buffer_length = skb->len;
  954. if (entry >= TX_RING_SIZE - 1)
  955. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  956. else
  957. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  958. mdp->cur_tx++;
  959. if (!(ctrl_inl(ndev->base_addr + EDTRR) & EDTRR_TRNS))
  960. ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
  961. ndev->trans_start = jiffies;
  962. return 0;
  963. }
  964. /* device close function */
  965. static int sh_eth_close(struct net_device *ndev)
  966. {
  967. struct sh_eth_private *mdp = netdev_priv(ndev);
  968. u32 ioaddr = ndev->base_addr;
  969. int ringsize;
  970. netif_stop_queue(ndev);
  971. /* Disable interrupts by clearing the interrupt mask. */
  972. ctrl_outl(0x0000, ioaddr + EESIPR);
  973. /* Stop the chip's Tx and Rx processes. */
  974. ctrl_outl(0, ioaddr + EDTRR);
  975. ctrl_outl(0, ioaddr + EDRRR);
  976. /* PHY Disconnect */
  977. if (mdp->phydev) {
  978. phy_stop(mdp->phydev);
  979. phy_disconnect(mdp->phydev);
  980. }
  981. free_irq(ndev->irq, ndev);
  982. del_timer_sync(&mdp->timer);
  983. /* Free all the skbuffs in the Rx queue. */
  984. sh_eth_ring_free(ndev);
  985. /* free DMA buffer */
  986. ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  987. dma_free_coherent(NULL, ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  988. /* free DMA buffer */
  989. ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  990. dma_free_coherent(NULL, ringsize, mdp->tx_ring, mdp->tx_desc_dma);
  991. return 0;
  992. }
  993. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  994. {
  995. struct sh_eth_private *mdp = netdev_priv(ndev);
  996. u32 ioaddr = ndev->base_addr;
  997. mdp->stats.tx_dropped += ctrl_inl(ioaddr + TROCR);
  998. ctrl_outl(0, ioaddr + TROCR); /* (write clear) */
  999. mdp->stats.collisions += ctrl_inl(ioaddr + CDCR);
  1000. ctrl_outl(0, ioaddr + CDCR); /* (write clear) */
  1001. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + LCCR);
  1002. ctrl_outl(0, ioaddr + LCCR); /* (write clear) */
  1003. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  1004. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CERCR);/* CERCR */
  1005. ctrl_outl(0, ioaddr + CERCR); /* (write clear) */
  1006. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CEECR);/* CEECR */
  1007. ctrl_outl(0, ioaddr + CEECR); /* (write clear) */
  1008. #else
  1009. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CNDCR);
  1010. ctrl_outl(0, ioaddr + CNDCR); /* (write clear) */
  1011. #endif
  1012. return &mdp->stats;
  1013. }
  1014. /* ioctl to device funciotn*/
  1015. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1016. int cmd)
  1017. {
  1018. struct sh_eth_private *mdp = netdev_priv(ndev);
  1019. struct phy_device *phydev = mdp->phydev;
  1020. if (!netif_running(ndev))
  1021. return -EINVAL;
  1022. if (!phydev)
  1023. return -ENODEV;
  1024. return phy_mii_ioctl(phydev, if_mii(rq), cmd);
  1025. }
  1026. #if defined(SH_ETH_HAS_TSU)
  1027. /* Multicast reception directions set */
  1028. static void sh_eth_set_multicast_list(struct net_device *ndev)
  1029. {
  1030. u32 ioaddr = ndev->base_addr;
  1031. if (ndev->flags & IFF_PROMISC) {
  1032. /* Set promiscuous. */
  1033. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_MCT) | ECMR_PRM,
  1034. ioaddr + ECMR);
  1035. } else {
  1036. /* Normal, unicast/broadcast-only mode. */
  1037. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_PRM) | ECMR_MCT,
  1038. ioaddr + ECMR);
  1039. }
  1040. }
  1041. /* SuperH's TSU register init function */
  1042. static void sh_eth_tsu_init(u32 ioaddr)
  1043. {
  1044. ctrl_outl(0, ioaddr + TSU_FWEN0); /* Disable forward(0->1) */
  1045. ctrl_outl(0, ioaddr + TSU_FWEN1); /* Disable forward(1->0) */
  1046. ctrl_outl(0, ioaddr + TSU_FCM); /* forward fifo 3k-3k */
  1047. ctrl_outl(0xc, ioaddr + TSU_BSYSL0);
  1048. ctrl_outl(0xc, ioaddr + TSU_BSYSL1);
  1049. ctrl_outl(0, ioaddr + TSU_PRISL0);
  1050. ctrl_outl(0, ioaddr + TSU_PRISL1);
  1051. ctrl_outl(0, ioaddr + TSU_FWSL0);
  1052. ctrl_outl(0, ioaddr + TSU_FWSL1);
  1053. ctrl_outl(TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, ioaddr + TSU_FWSLC);
  1054. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  1055. ctrl_outl(0, ioaddr + TSU_QTAG0); /* Disable QTAG(0->1) */
  1056. ctrl_outl(0, ioaddr + TSU_QTAG1); /* Disable QTAG(1->0) */
  1057. #else
  1058. ctrl_outl(0, ioaddr + TSU_QTAGM0); /* Disable QTAG(0->1) */
  1059. ctrl_outl(0, ioaddr + TSU_QTAGM1); /* Disable QTAG(1->0) */
  1060. #endif
  1061. ctrl_outl(0, ioaddr + TSU_FWSR); /* all interrupt status clear */
  1062. ctrl_outl(0, ioaddr + TSU_FWINMK); /* Disable all interrupt */
  1063. ctrl_outl(0, ioaddr + TSU_TEN); /* Disable all CAM entry */
  1064. ctrl_outl(0, ioaddr + TSU_POST1); /* Disable CAM entry [ 0- 7] */
  1065. ctrl_outl(0, ioaddr + TSU_POST2); /* Disable CAM entry [ 8-15] */
  1066. ctrl_outl(0, ioaddr + TSU_POST3); /* Disable CAM entry [16-23] */
  1067. ctrl_outl(0, ioaddr + TSU_POST4); /* Disable CAM entry [24-31] */
  1068. }
  1069. #endif /* SH_ETH_HAS_TSU */
  1070. /* MDIO bus release function */
  1071. static int sh_mdio_release(struct net_device *ndev)
  1072. {
  1073. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  1074. /* unregister mdio bus */
  1075. mdiobus_unregister(bus);
  1076. /* remove mdio bus info from net_device */
  1077. dev_set_drvdata(&ndev->dev, NULL);
  1078. /* free bitbang info */
  1079. free_mdio_bitbang(bus);
  1080. return 0;
  1081. }
  1082. /* MDIO bus init function */
  1083. static int sh_mdio_init(struct net_device *ndev, int id)
  1084. {
  1085. int ret, i;
  1086. struct bb_info *bitbang;
  1087. struct sh_eth_private *mdp = netdev_priv(ndev);
  1088. /* create bit control struct for PHY */
  1089. bitbang = kzalloc(sizeof(struct bb_info), GFP_KERNEL);
  1090. if (!bitbang) {
  1091. ret = -ENOMEM;
  1092. goto out;
  1093. }
  1094. /* bitbang init */
  1095. bitbang->addr = ndev->base_addr + PIR;
  1096. bitbang->mdi_msk = 0x08;
  1097. bitbang->mdo_msk = 0x04;
  1098. bitbang->mmd_msk = 0x02;/* MMD */
  1099. bitbang->mdc_msk = 0x01;
  1100. bitbang->ctrl.ops = &bb_ops;
  1101. /* MII contorller setting */
  1102. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  1103. if (!mdp->mii_bus) {
  1104. ret = -ENOMEM;
  1105. goto out_free_bitbang;
  1106. }
  1107. /* Hook up MII support for ethtool */
  1108. mdp->mii_bus->name = "sh_mii";
  1109. mdp->mii_bus->parent = &ndev->dev;
  1110. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%x", id);
  1111. /* PHY IRQ */
  1112. mdp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  1113. if (!mdp->mii_bus->irq) {
  1114. ret = -ENOMEM;
  1115. goto out_free_bus;
  1116. }
  1117. for (i = 0; i < PHY_MAX_ADDR; i++)
  1118. mdp->mii_bus->irq[i] = PHY_POLL;
  1119. /* regist mdio bus */
  1120. ret = mdiobus_register(mdp->mii_bus);
  1121. if (ret)
  1122. goto out_free_irq;
  1123. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  1124. return 0;
  1125. out_free_irq:
  1126. kfree(mdp->mii_bus->irq);
  1127. out_free_bus:
  1128. free_mdio_bitbang(mdp->mii_bus);
  1129. out_free_bitbang:
  1130. kfree(bitbang);
  1131. out:
  1132. return ret;
  1133. }
  1134. static const struct net_device_ops sh_eth_netdev_ops = {
  1135. .ndo_open = sh_eth_open,
  1136. .ndo_stop = sh_eth_close,
  1137. .ndo_start_xmit = sh_eth_start_xmit,
  1138. .ndo_get_stats = sh_eth_get_stats,
  1139. #if defined(SH_ETH_HAS_TSU)
  1140. .ndo_set_multicast_list = sh_eth_set_multicast_list,
  1141. #endif
  1142. .ndo_tx_timeout = sh_eth_tx_timeout,
  1143. .ndo_do_ioctl = sh_eth_do_ioctl,
  1144. .ndo_validate_addr = eth_validate_addr,
  1145. .ndo_set_mac_address = eth_mac_addr,
  1146. .ndo_change_mtu = eth_change_mtu,
  1147. };
  1148. static int sh_eth_drv_probe(struct platform_device *pdev)
  1149. {
  1150. int ret, i, devno = 0;
  1151. struct resource *res;
  1152. struct net_device *ndev = NULL;
  1153. struct sh_eth_private *mdp;
  1154. struct sh_eth_plat_data *pd;
  1155. /* get base addr */
  1156. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1157. if (unlikely(res == NULL)) {
  1158. dev_err(&pdev->dev, "invalid resource\n");
  1159. ret = -EINVAL;
  1160. goto out;
  1161. }
  1162. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  1163. if (!ndev) {
  1164. dev_err(&pdev->dev, "Could not allocate device.\n");
  1165. ret = -ENOMEM;
  1166. goto out;
  1167. }
  1168. /* The sh Ether-specific entries in the device structure. */
  1169. ndev->base_addr = res->start;
  1170. devno = pdev->id;
  1171. if (devno < 0)
  1172. devno = 0;
  1173. ndev->dma = -1;
  1174. ret = platform_get_irq(pdev, 0);
  1175. if (ret < 0) {
  1176. ret = -ENODEV;
  1177. goto out_release;
  1178. }
  1179. ndev->irq = ret;
  1180. SET_NETDEV_DEV(ndev, &pdev->dev);
  1181. /* Fill in the fields of the device structure with ethernet values. */
  1182. ether_setup(ndev);
  1183. mdp = netdev_priv(ndev);
  1184. spin_lock_init(&mdp->lock);
  1185. pd = (struct sh_eth_plat_data *)(pdev->dev.platform_data);
  1186. /* get PHY ID */
  1187. mdp->phy_id = pd->phy;
  1188. /* EDMAC endian */
  1189. mdp->edmac_endian = pd->edmac_endian;
  1190. /* set cpu data */
  1191. mdp->cd = &sh_eth_my_cpu_data;
  1192. sh_eth_set_default_cpu_data(mdp->cd);
  1193. /* set function */
  1194. ndev->netdev_ops = &sh_eth_netdev_ops;
  1195. ndev->watchdog_timeo = TX_TIMEOUT;
  1196. mdp->post_rx = POST_RX >> (devno << 1);
  1197. mdp->post_fw = POST_FW >> (devno << 1);
  1198. /* read and set MAC address */
  1199. read_mac_address(ndev);
  1200. /* First device only init */
  1201. if (!devno) {
  1202. if (mdp->cd->chip_reset)
  1203. mdp->cd->chip_reset(ndev);
  1204. #if defined(SH_ETH_HAS_TSU)
  1205. /* TSU init (Init only)*/
  1206. sh_eth_tsu_init(SH_TSU_ADDR);
  1207. #endif
  1208. }
  1209. /* network device register */
  1210. ret = register_netdev(ndev);
  1211. if (ret)
  1212. goto out_release;
  1213. /* mdio bus init */
  1214. ret = sh_mdio_init(ndev, pdev->id);
  1215. if (ret)
  1216. goto out_unregister;
  1217. /* pritnt device infomation */
  1218. pr_info("Base address at 0x%x, ",
  1219. (u32)ndev->base_addr);
  1220. for (i = 0; i < 5; i++)
  1221. printk("%02X:", ndev->dev_addr[i]);
  1222. printk("%02X, IRQ %d.\n", ndev->dev_addr[i], ndev->irq);
  1223. platform_set_drvdata(pdev, ndev);
  1224. return ret;
  1225. out_unregister:
  1226. unregister_netdev(ndev);
  1227. out_release:
  1228. /* net_dev free */
  1229. if (ndev)
  1230. free_netdev(ndev);
  1231. out:
  1232. return ret;
  1233. }
  1234. static int sh_eth_drv_remove(struct platform_device *pdev)
  1235. {
  1236. struct net_device *ndev = platform_get_drvdata(pdev);
  1237. sh_mdio_release(ndev);
  1238. unregister_netdev(ndev);
  1239. flush_scheduled_work();
  1240. free_netdev(ndev);
  1241. platform_set_drvdata(pdev, NULL);
  1242. return 0;
  1243. }
  1244. static struct platform_driver sh_eth_driver = {
  1245. .probe = sh_eth_drv_probe,
  1246. .remove = sh_eth_drv_remove,
  1247. .driver = {
  1248. .name = CARDNAME,
  1249. },
  1250. };
  1251. static int __init sh_eth_init(void)
  1252. {
  1253. return platform_driver_register(&sh_eth_driver);
  1254. }
  1255. static void __exit sh_eth_cleanup(void)
  1256. {
  1257. platform_driver_unregister(&sh_eth_driver);
  1258. }
  1259. module_init(sh_eth_init);
  1260. module_exit(sh_eth_cleanup);
  1261. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  1262. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  1263. MODULE_LICENSE("GPL v2");