broadcom.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #define PHY_ID_BCM50610 0x0143bd60
  19. #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
  20. #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
  21. #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
  22. #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
  23. #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
  24. #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  25. #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  26. #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  27. #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  28. #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
  29. #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
  30. #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
  31. #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
  32. #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
  33. #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
  34. #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
  35. #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
  36. #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
  37. #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
  38. #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
  39. #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
  40. #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
  41. #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
  42. #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
  43. #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
  44. #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
  45. #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
  46. #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
  47. #define MII_BCM54XX_SHD_WRITE 0x8000
  48. #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  49. #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  50. /*
  51. * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
  52. */
  53. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  54. #define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
  55. #define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
  56. #define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
  57. #define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
  58. #define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
  59. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
  60. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  61. /*
  62. * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
  63. * BCM5482, and possibly some others.
  64. */
  65. #define BCM_LED_SRC_LINKSPD1 0x0
  66. #define BCM_LED_SRC_LINKSPD2 0x1
  67. #define BCM_LED_SRC_XMITLED 0x2
  68. #define BCM_LED_SRC_ACTIVITYLED 0x3
  69. #define BCM_LED_SRC_FDXLED 0x4
  70. #define BCM_LED_SRC_SLAVE 0x5
  71. #define BCM_LED_SRC_INTR 0x6
  72. #define BCM_LED_SRC_QUALITY 0x7
  73. #define BCM_LED_SRC_RCVLED 0x8
  74. #define BCM_LED_SRC_MULTICOLOR1 0xa
  75. #define BCM_LED_SRC_OPENSHORT 0xb
  76. #define BCM_LED_SRC_OFF 0xe /* Tied high */
  77. #define BCM_LED_SRC_ON 0xf /* Tied low */
  78. /*
  79. * BCM5482: Shadow registers
  80. * Shadow values go into bits [14:10] of register 0x1c to select a shadow
  81. * register to access.
  82. */
  83. #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
  84. /* LED3 / ~LINKSPD[2] selector */
  85. #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
  86. /* LED1 / ~LINKSPD[1] selector */
  87. #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
  88. #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
  89. #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
  90. #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
  91. #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
  92. #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
  93. /*
  94. * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
  95. */
  96. #define MII_BCM54XX_EXP_AADJ1CH0 0x001f
  97. #define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
  98. #define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
  99. #define MII_BCM54XX_EXP_AADJ1CH3 0x601f
  100. #define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
  101. #define MII_BCM54XX_EXP_EXP08 0x0F08
  102. #define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
  103. #define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
  104. #define MII_BCM54XX_EXP_EXP75 0x0f75
  105. #define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
  106. #define MII_BCM54XX_EXP_EXP96 0x0f96
  107. #define MII_BCM54XX_EXP_EXP96_MYST 0x0010
  108. #define MII_BCM54XX_EXP_EXP97 0x0f97
  109. #define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
  110. /*
  111. * BCM5482: Secondary SerDes registers
  112. */
  113. #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
  114. #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
  115. #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
  116. #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
  117. #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
  118. /*
  119. * Device flags for PHYs that can be configured for different operating
  120. * modes.
  121. */
  122. #define PHY_BCM_FLAGS_VALID 0x80000000
  123. #define PHY_BCM_FLAGS_INTF_XAUI 0x00000020
  124. #define PHY_BCM_FLAGS_INTF_SGMII 0x00000010
  125. #define PHY_BCM_FLAGS_MODE_1000BX 0x00000002
  126. #define PHY_BCM_FLAGS_MODE_COPPER 0x00000001
  127. MODULE_DESCRIPTION("Broadcom PHY driver");
  128. MODULE_AUTHOR("Maciej W. Rozycki");
  129. MODULE_LICENSE("GPL");
  130. /*
  131. * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T
  132. * 0x1c shadow registers.
  133. */
  134. static int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow)
  135. {
  136. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  137. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  138. }
  139. static int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow, u16 val)
  140. {
  141. return phy_write(phydev, MII_BCM54XX_SHD,
  142. MII_BCM54XX_SHD_WRITE |
  143. MII_BCM54XX_SHD_VAL(shadow) |
  144. MII_BCM54XX_SHD_DATA(val));
  145. }
  146. /* Indirect register access functions for the Expansion Registers */
  147. static int bcm54xx_exp_read(struct phy_device *phydev, u8 regnum)
  148. {
  149. int val;
  150. val = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  151. if (val < 0)
  152. return val;
  153. val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
  154. /* Restore default value. It's O.K. if this write fails. */
  155. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  156. return val;
  157. }
  158. static int bcm54xx_exp_write(struct phy_device *phydev, u16 regnum, u16 val)
  159. {
  160. int ret;
  161. ret = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  162. if (ret < 0)
  163. return ret;
  164. ret = phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  165. /* Restore default value. It's O.K. if this write fails. */
  166. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  167. return ret;
  168. }
  169. static int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  170. {
  171. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  172. }
  173. static int bcm50610_a0_workaround(struct phy_device *phydev)
  174. {
  175. int err;
  176. err = bcm54xx_auxctl_write(phydev,
  177. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  178. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  179. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  180. if (err < 0)
  181. return err;
  182. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP08,
  183. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ |
  184. MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE);
  185. if (err < 0)
  186. goto error;
  187. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  188. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  189. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  190. if (err < 0)
  191. goto error;
  192. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  193. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  194. if (err < 0)
  195. goto error;
  196. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75,
  197. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  198. if (err < 0)
  199. goto error;
  200. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP96,
  201. MII_BCM54XX_EXP_EXP96_MYST);
  202. if (err < 0)
  203. goto error;
  204. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP97,
  205. MII_BCM54XX_EXP_EXP97_MYST);
  206. error:
  207. bcm54xx_auxctl_write(phydev,
  208. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  209. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  210. return err;
  211. }
  212. static int bcm54xx_config_init(struct phy_device *phydev)
  213. {
  214. int reg, err;
  215. reg = phy_read(phydev, MII_BCM54XX_ECR);
  216. if (reg < 0)
  217. return reg;
  218. /* Mask interrupts globally. */
  219. reg |= MII_BCM54XX_ECR_IM;
  220. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  221. if (err < 0)
  222. return err;
  223. /* Unmask events we are interested in. */
  224. reg = ~(MII_BCM54XX_INT_DUPLEX |
  225. MII_BCM54XX_INT_SPEED |
  226. MII_BCM54XX_INT_LINK);
  227. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  228. if (err < 0)
  229. return err;
  230. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  231. err = bcm50610_a0_workaround(phydev);
  232. if (err < 0)
  233. return err;
  234. }
  235. return 0;
  236. }
  237. static int bcm5482_config_init(struct phy_device *phydev)
  238. {
  239. int err, reg;
  240. err = bcm54xx_config_init(phydev);
  241. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  242. /*
  243. * Enable secondary SerDes and its use as an LED source
  244. */
  245. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_SSD);
  246. bcm54xx_shadow_write(phydev, BCM5482_SHD_SSD,
  247. reg |
  248. BCM5482_SHD_SSD_LEDM |
  249. BCM5482_SHD_SSD_EN);
  250. /*
  251. * Enable SGMII slave mode and auto-detection
  252. */
  253. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  254. err = bcm54xx_exp_read(phydev, reg);
  255. if (err < 0)
  256. return err;
  257. err = bcm54xx_exp_write(phydev, reg, err |
  258. BCM5482_SSD_SGMII_SLAVE_EN |
  259. BCM5482_SSD_SGMII_SLAVE_AD);
  260. if (err < 0)
  261. return err;
  262. /*
  263. * Disable secondary SerDes powerdown
  264. */
  265. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  266. err = bcm54xx_exp_read(phydev, reg);
  267. if (err < 0)
  268. return err;
  269. err = bcm54xx_exp_write(phydev, reg,
  270. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  271. if (err < 0)
  272. return err;
  273. /*
  274. * Select 1000BASE-X register set (primary SerDes)
  275. */
  276. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_MODE);
  277. bcm54xx_shadow_write(phydev, BCM5482_SHD_MODE,
  278. reg | BCM5482_SHD_MODE_1000BX);
  279. /*
  280. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  281. * (Use LED1 as secondary SerDes ACTIVITY LED)
  282. */
  283. bcm54xx_shadow_write(phydev, BCM5482_SHD_LEDS1,
  284. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  285. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  286. /*
  287. * Auto-negotiation doesn't seem to work quite right
  288. * in this mode, so we disable it and force it to the
  289. * right speed/duplex setting. Only 'link status'
  290. * is important.
  291. */
  292. phydev->autoneg = AUTONEG_DISABLE;
  293. phydev->speed = SPEED_1000;
  294. phydev->duplex = DUPLEX_FULL;
  295. }
  296. return err;
  297. }
  298. static int bcm5482_read_status(struct phy_device *phydev)
  299. {
  300. int err;
  301. err = genphy_read_status(phydev);
  302. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  303. /*
  304. * Only link status matters for 1000Base-X mode, so force
  305. * 1000 Mbit/s full-duplex status
  306. */
  307. if (phydev->link) {
  308. phydev->speed = SPEED_1000;
  309. phydev->duplex = DUPLEX_FULL;
  310. }
  311. }
  312. return err;
  313. }
  314. static int bcm54xx_ack_interrupt(struct phy_device *phydev)
  315. {
  316. int reg;
  317. /* Clear pending interrupts. */
  318. reg = phy_read(phydev, MII_BCM54XX_ISR);
  319. if (reg < 0)
  320. return reg;
  321. return 0;
  322. }
  323. static int bcm54xx_config_intr(struct phy_device *phydev)
  324. {
  325. int reg, err;
  326. reg = phy_read(phydev, MII_BCM54XX_ECR);
  327. if (reg < 0)
  328. return reg;
  329. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  330. reg &= ~MII_BCM54XX_ECR_IM;
  331. else
  332. reg |= MII_BCM54XX_ECR_IM;
  333. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  334. return err;
  335. }
  336. static int bcm5481_config_aneg(struct phy_device *phydev)
  337. {
  338. int ret;
  339. /* Aneg firsly. */
  340. ret = genphy_config_aneg(phydev);
  341. /* Then we can set up the delay. */
  342. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  343. u16 reg;
  344. /*
  345. * There is no BCM5481 specification available, so down
  346. * here is everything we know about "register 0x18". This
  347. * at least helps BCM5481 to successfuly receive packets
  348. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  349. * says: "This sets delay between the RXD and RXC signals
  350. * instead of using trace lengths to achieve timing".
  351. */
  352. /* Set RDX clk delay. */
  353. reg = 0x7 | (0x7 << 12);
  354. phy_write(phydev, 0x18, reg);
  355. reg = phy_read(phydev, 0x18);
  356. /* Set RDX-RXC skew. */
  357. reg |= (1 << 8);
  358. /* Write bits 14:0. */
  359. reg |= (1 << 15);
  360. phy_write(phydev, 0x18, reg);
  361. }
  362. return ret;
  363. }
  364. static struct phy_driver bcm5411_driver = {
  365. .phy_id = 0x00206070,
  366. .phy_id_mask = 0xfffffff0,
  367. .name = "Broadcom BCM5411",
  368. .features = PHY_GBIT_FEATURES |
  369. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  370. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  371. .config_init = bcm54xx_config_init,
  372. .config_aneg = genphy_config_aneg,
  373. .read_status = genphy_read_status,
  374. .ack_interrupt = bcm54xx_ack_interrupt,
  375. .config_intr = bcm54xx_config_intr,
  376. .driver = { .owner = THIS_MODULE },
  377. };
  378. static struct phy_driver bcm5421_driver = {
  379. .phy_id = 0x002060e0,
  380. .phy_id_mask = 0xfffffff0,
  381. .name = "Broadcom BCM5421",
  382. .features = PHY_GBIT_FEATURES |
  383. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  384. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  385. .config_init = bcm54xx_config_init,
  386. .config_aneg = genphy_config_aneg,
  387. .read_status = genphy_read_status,
  388. .ack_interrupt = bcm54xx_ack_interrupt,
  389. .config_intr = bcm54xx_config_intr,
  390. .driver = { .owner = THIS_MODULE },
  391. };
  392. static struct phy_driver bcm5461_driver = {
  393. .phy_id = 0x002060c0,
  394. .phy_id_mask = 0xfffffff0,
  395. .name = "Broadcom BCM5461",
  396. .features = PHY_GBIT_FEATURES |
  397. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  398. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  399. .config_init = bcm54xx_config_init,
  400. .config_aneg = genphy_config_aneg,
  401. .read_status = genphy_read_status,
  402. .ack_interrupt = bcm54xx_ack_interrupt,
  403. .config_intr = bcm54xx_config_intr,
  404. .driver = { .owner = THIS_MODULE },
  405. };
  406. static struct phy_driver bcm5464_driver = {
  407. .phy_id = 0x002060b0,
  408. .phy_id_mask = 0xfffffff0,
  409. .name = "Broadcom BCM5464",
  410. .features = PHY_GBIT_FEATURES |
  411. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  412. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  413. .config_init = bcm54xx_config_init,
  414. .config_aneg = genphy_config_aneg,
  415. .read_status = genphy_read_status,
  416. .ack_interrupt = bcm54xx_ack_interrupt,
  417. .config_intr = bcm54xx_config_intr,
  418. .driver = { .owner = THIS_MODULE },
  419. };
  420. static struct phy_driver bcm5481_driver = {
  421. .phy_id = 0x0143bca0,
  422. .phy_id_mask = 0xfffffff0,
  423. .name = "Broadcom BCM5481",
  424. .features = PHY_GBIT_FEATURES |
  425. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  426. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  427. .config_init = bcm54xx_config_init,
  428. .config_aneg = bcm5481_config_aneg,
  429. .read_status = genphy_read_status,
  430. .ack_interrupt = bcm54xx_ack_interrupt,
  431. .config_intr = bcm54xx_config_intr,
  432. .driver = { .owner = THIS_MODULE },
  433. };
  434. static struct phy_driver bcm5482_driver = {
  435. .phy_id = 0x0143bcb0,
  436. .phy_id_mask = 0xfffffff0,
  437. .name = "Broadcom BCM5482",
  438. .features = PHY_GBIT_FEATURES |
  439. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  440. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  441. .config_init = bcm5482_config_init,
  442. .config_aneg = genphy_config_aneg,
  443. .read_status = bcm5482_read_status,
  444. .ack_interrupt = bcm54xx_ack_interrupt,
  445. .config_intr = bcm54xx_config_intr,
  446. .driver = { .owner = THIS_MODULE },
  447. };
  448. static struct phy_driver bcm50610_driver = {
  449. .phy_id = PHY_ID_BCM50610,
  450. .phy_id_mask = 0xfffffff0,
  451. .name = "Broadcom BCM50610",
  452. .features = PHY_GBIT_FEATURES |
  453. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  454. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  455. .config_init = bcm54xx_config_init,
  456. .config_aneg = genphy_config_aneg,
  457. .read_status = genphy_read_status,
  458. .ack_interrupt = bcm54xx_ack_interrupt,
  459. .config_intr = bcm54xx_config_intr,
  460. .driver = { .owner = THIS_MODULE },
  461. };
  462. static struct phy_driver bcm57780_driver = {
  463. .phy_id = 0x03625d90,
  464. .phy_id_mask = 0xfffffff0,
  465. .name = "Broadcom BCM57780",
  466. .features = PHY_GBIT_FEATURES |
  467. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  468. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  469. .config_init = bcm54xx_config_init,
  470. .config_aneg = genphy_config_aneg,
  471. .read_status = genphy_read_status,
  472. .ack_interrupt = bcm54xx_ack_interrupt,
  473. .config_intr = bcm54xx_config_intr,
  474. .driver = { .owner = THIS_MODULE },
  475. };
  476. static int __init broadcom_init(void)
  477. {
  478. int ret;
  479. ret = phy_driver_register(&bcm5411_driver);
  480. if (ret)
  481. goto out_5411;
  482. ret = phy_driver_register(&bcm5421_driver);
  483. if (ret)
  484. goto out_5421;
  485. ret = phy_driver_register(&bcm5461_driver);
  486. if (ret)
  487. goto out_5461;
  488. ret = phy_driver_register(&bcm5464_driver);
  489. if (ret)
  490. goto out_5464;
  491. ret = phy_driver_register(&bcm5481_driver);
  492. if (ret)
  493. goto out_5481;
  494. ret = phy_driver_register(&bcm5482_driver);
  495. if (ret)
  496. goto out_5482;
  497. ret = phy_driver_register(&bcm50610_driver);
  498. if (ret)
  499. goto out_50610;
  500. ret = phy_driver_register(&bcm57780_driver);
  501. if (ret)
  502. goto out_57780;
  503. return ret;
  504. out_57780:
  505. phy_driver_unregister(&bcm50610_driver);
  506. out_50610:
  507. phy_driver_unregister(&bcm5482_driver);
  508. out_5482:
  509. phy_driver_unregister(&bcm5481_driver);
  510. out_5481:
  511. phy_driver_unregister(&bcm5464_driver);
  512. out_5464:
  513. phy_driver_unregister(&bcm5461_driver);
  514. out_5461:
  515. phy_driver_unregister(&bcm5421_driver);
  516. out_5421:
  517. phy_driver_unregister(&bcm5411_driver);
  518. out_5411:
  519. return ret;
  520. }
  521. static void __exit broadcom_exit(void)
  522. {
  523. phy_driver_unregister(&bcm57780_driver);
  524. phy_driver_unregister(&bcm50610_driver);
  525. phy_driver_unregister(&bcm5482_driver);
  526. phy_driver_unregister(&bcm5481_driver);
  527. phy_driver_unregister(&bcm5464_driver);
  528. phy_driver_unregister(&bcm5461_driver);
  529. phy_driver_unregister(&bcm5421_driver);
  530. phy_driver_unregister(&bcm5411_driver);
  531. }
  532. module_init(broadcom_init);
  533. module_exit(broadcom_exit);