netxen_nic_hw.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <net/ip.h>
  34. #define MASK(n) ((1ULL<<(n))-1)
  35. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  36. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define MS_WIN(addr) (addr & 0x0ffc0000)
  38. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  39. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  40. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  41. #define CRB_WINDOW_2M (0x130060)
  42. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  43. #define CRB_INDIRECT_2M (0x1e0000UL)
  44. #ifndef readq
  45. static inline u64 readq(void __iomem *addr)
  46. {
  47. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  48. }
  49. #endif
  50. #ifndef writeq
  51. static inline void writeq(u64 val, void __iomem *addr)
  52. {
  53. writel(((u32) (val)), (addr));
  54. writel(((u32) (val >> 32)), (addr + 4));
  55. }
  56. #endif
  57. #define ADDR_IN_RANGE(addr, low, high) \
  58. (((addr) < (high)) && ((addr) >= (low)))
  59. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  60. ((adapter)->ahw.pci_base0 + (off))
  61. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  62. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  63. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  64. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  65. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  66. unsigned long off)
  67. {
  68. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  69. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  70. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  71. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  72. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  73. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  74. return NULL;
  75. }
  76. #define CRB_WIN_LOCK_TIMEOUT 100000000
  77. static crb_128M_2M_block_map_t
  78. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  79. {{{0, 0, 0, 0} } }, /* 0: PCI */
  80. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  81. {1, 0x0110000, 0x0120000, 0x130000},
  82. {1, 0x0120000, 0x0122000, 0x124000},
  83. {1, 0x0130000, 0x0132000, 0x126000},
  84. {1, 0x0140000, 0x0142000, 0x128000},
  85. {1, 0x0150000, 0x0152000, 0x12a000},
  86. {1, 0x0160000, 0x0170000, 0x110000},
  87. {1, 0x0170000, 0x0172000, 0x12e000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {1, 0x01e0000, 0x01e0800, 0x122000},
  95. {0, 0x0000000, 0x0000000, 0x000000} } },
  96. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  97. {{{0, 0, 0, 0} } }, /* 3: */
  98. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  99. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  100. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  101. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  102. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  118. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  134. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  150. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  166. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  167. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  168. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  169. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  170. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  171. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  172. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  173. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  174. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  175. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  176. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  177. {{{0, 0, 0, 0} } }, /* 23: */
  178. {{{0, 0, 0, 0} } }, /* 24: */
  179. {{{0, 0, 0, 0} } }, /* 25: */
  180. {{{0, 0, 0, 0} } }, /* 26: */
  181. {{{0, 0, 0, 0} } }, /* 27: */
  182. {{{0, 0, 0, 0} } }, /* 28: */
  183. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  184. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  185. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  186. {{{0} } }, /* 32: PCI */
  187. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  188. {1, 0x2110000, 0x2120000, 0x130000},
  189. {1, 0x2120000, 0x2122000, 0x124000},
  190. {1, 0x2130000, 0x2132000, 0x126000},
  191. {1, 0x2140000, 0x2142000, 0x128000},
  192. {1, 0x2150000, 0x2152000, 0x12a000},
  193. {1, 0x2160000, 0x2170000, 0x110000},
  194. {1, 0x2170000, 0x2172000, 0x12e000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000},
  201. {0, 0x0000000, 0x0000000, 0x000000},
  202. {0, 0x0000000, 0x0000000, 0x000000} } },
  203. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  204. {{{0} } }, /* 35: */
  205. {{{0} } }, /* 36: */
  206. {{{0} } }, /* 37: */
  207. {{{0} } }, /* 38: */
  208. {{{0} } }, /* 39: */
  209. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  210. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  211. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  212. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  213. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  214. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  215. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  216. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  217. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  218. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  219. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  220. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  221. {{{0} } }, /* 52: */
  222. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  223. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  224. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  225. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  226. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  227. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  228. {{{0} } }, /* 59: I2C0 */
  229. {{{0} } }, /* 60: I2C1 */
  230. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  231. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  232. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  233. };
  234. /*
  235. * top 12 bits of crb internal address (hub, agent)
  236. */
  237. static unsigned crb_hub_agt[64] =
  238. {
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  243. 0,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  269. 0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  271. 0,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  273. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  274. 0,
  275. 0,
  276. 0,
  277. 0,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  280. 0,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  289. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  291. 0,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  296. 0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  298. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  299. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  300. 0,
  301. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  302. 0,
  303. };
  304. /* PCI Windowing for DDR regions. */
  305. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  306. #define NETXEN_UNICAST_ADDR(port, index) \
  307. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  308. #define NETXEN_MCAST_ADDR(port, index) \
  309. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  310. #define MAC_HI(addr) \
  311. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  312. #define MAC_LO(addr) \
  313. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  314. static int
  315. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  316. {
  317. u32 val = 0;
  318. u16 port = adapter->physical_port;
  319. u8 *addr = adapter->netdev->dev_addr;
  320. if (adapter->mc_enabled)
  321. return 0;
  322. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  323. val |= (1UL << (28+port));
  324. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  325. /* add broadcast addr to filter */
  326. val = 0xffffff;
  327. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  328. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  329. /* add station addr to filter */
  330. val = MAC_HI(addr);
  331. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  332. val = MAC_LO(addr);
  333. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  334. adapter->mc_enabled = 1;
  335. return 0;
  336. }
  337. static int
  338. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  339. {
  340. u32 val = 0;
  341. u16 port = adapter->physical_port;
  342. u8 *addr = adapter->netdev->dev_addr;
  343. if (!adapter->mc_enabled)
  344. return 0;
  345. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  346. val &= ~(1UL << (28+port));
  347. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  348. val = MAC_HI(addr);
  349. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  350. val = MAC_LO(addr);
  351. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  352. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  353. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  354. adapter->mc_enabled = 0;
  355. return 0;
  356. }
  357. static int
  358. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  359. int index, u8 *addr)
  360. {
  361. u32 hi = 0, lo = 0;
  362. u16 port = adapter->physical_port;
  363. lo = MAC_LO(addr);
  364. hi = MAC_HI(addr);
  365. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  366. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  367. return 0;
  368. }
  369. void netxen_p2_nic_set_multi(struct net_device *netdev)
  370. {
  371. struct netxen_adapter *adapter = netdev_priv(netdev);
  372. struct dev_mc_list *mc_ptr;
  373. u8 null_addr[6];
  374. int index = 0;
  375. memset(null_addr, 0, 6);
  376. if (netdev->flags & IFF_PROMISC) {
  377. adapter->set_promisc(adapter,
  378. NETXEN_NIU_PROMISC_MODE);
  379. /* Full promiscuous mode */
  380. netxen_nic_disable_mcast_filter(adapter);
  381. return;
  382. }
  383. if (netdev->mc_count == 0) {
  384. adapter->set_promisc(adapter,
  385. NETXEN_NIU_NON_PROMISC_MODE);
  386. netxen_nic_disable_mcast_filter(adapter);
  387. return;
  388. }
  389. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  390. if (netdev->flags & IFF_ALLMULTI ||
  391. netdev->mc_count > adapter->max_mc_count) {
  392. netxen_nic_disable_mcast_filter(adapter);
  393. return;
  394. }
  395. netxen_nic_enable_mcast_filter(adapter);
  396. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  397. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  398. if (index != netdev->mc_count)
  399. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  400. netxen_nic_driver_name, netdev->name);
  401. /* Clear out remaining addresses */
  402. for (; index < adapter->max_mc_count; index++)
  403. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  404. }
  405. static int
  406. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  407. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  408. {
  409. u32 i, producer, consumer;
  410. struct netxen_cmd_buffer *pbuf;
  411. struct cmd_desc_type0 *cmd_desc;
  412. struct nx_host_tx_ring *tx_ring;
  413. i = 0;
  414. tx_ring = adapter->tx_ring;
  415. __netif_tx_lock_bh(tx_ring->txq);
  416. producer = tx_ring->producer;
  417. consumer = tx_ring->sw_consumer;
  418. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  419. netif_tx_stop_queue(tx_ring->txq);
  420. __netif_tx_unlock_bh(tx_ring->txq);
  421. return -EBUSY;
  422. }
  423. do {
  424. cmd_desc = &cmd_desc_arr[i];
  425. pbuf = &tx_ring->cmd_buf_arr[producer];
  426. pbuf->skb = NULL;
  427. pbuf->frag_count = 0;
  428. memcpy(&tx_ring->desc_head[producer],
  429. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  430. producer = get_next_index(producer, tx_ring->num_desc);
  431. i++;
  432. } while (i != nr_desc);
  433. tx_ring->producer = producer;
  434. netxen_nic_update_cmd_producer(adapter, tx_ring);
  435. __netif_tx_unlock_bh(tx_ring->txq);
  436. return 0;
  437. }
  438. static int
  439. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  440. {
  441. nx_nic_req_t req;
  442. nx_mac_req_t *mac_req;
  443. u64 word;
  444. memset(&req, 0, sizeof(nx_nic_req_t));
  445. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  446. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  447. req.req_hdr = cpu_to_le64(word);
  448. mac_req = (nx_mac_req_t *)&req.words[0];
  449. mac_req->op = op;
  450. memcpy(mac_req->mac_addr, addr, 6);
  451. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  452. }
  453. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  454. u8 *addr, struct list_head *del_list)
  455. {
  456. struct list_head *head;
  457. nx_mac_list_t *cur;
  458. /* look up if already exists */
  459. list_for_each(head, del_list) {
  460. cur = list_entry(head, nx_mac_list_t, list);
  461. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  462. list_move_tail(head, &adapter->mac_list);
  463. return 0;
  464. }
  465. }
  466. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  467. if (cur == NULL) {
  468. printk(KERN_ERR "%s: failed to add mac address filter\n",
  469. adapter->netdev->name);
  470. return -ENOMEM;
  471. }
  472. memcpy(cur->mac_addr, addr, ETH_ALEN);
  473. list_add_tail(&cur->list, &adapter->mac_list);
  474. return nx_p3_sre_macaddr_change(adapter,
  475. cur->mac_addr, NETXEN_MAC_ADD);
  476. }
  477. void netxen_p3_nic_set_multi(struct net_device *netdev)
  478. {
  479. struct netxen_adapter *adapter = netdev_priv(netdev);
  480. struct dev_mc_list *mc_ptr;
  481. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  482. u32 mode = VPORT_MISS_MODE_DROP;
  483. LIST_HEAD(del_list);
  484. struct list_head *head;
  485. nx_mac_list_t *cur;
  486. list_splice_tail_init(&adapter->mac_list, &del_list);
  487. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  488. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  489. if (netdev->flags & IFF_PROMISC) {
  490. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  491. goto send_fw_cmd;
  492. }
  493. if ((netdev->flags & IFF_ALLMULTI) ||
  494. (netdev->mc_count > adapter->max_mc_count)) {
  495. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  496. goto send_fw_cmd;
  497. }
  498. if (netdev->mc_count > 0) {
  499. for (mc_ptr = netdev->mc_list; mc_ptr;
  500. mc_ptr = mc_ptr->next) {
  501. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  502. }
  503. }
  504. send_fw_cmd:
  505. adapter->set_promisc(adapter, mode);
  506. head = &del_list;
  507. while (!list_empty(head)) {
  508. cur = list_entry(head->next, nx_mac_list_t, list);
  509. nx_p3_sre_macaddr_change(adapter,
  510. cur->mac_addr, NETXEN_MAC_DEL);
  511. list_del(&cur->list);
  512. kfree(cur);
  513. }
  514. }
  515. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  516. {
  517. nx_nic_req_t req;
  518. u64 word;
  519. memset(&req, 0, sizeof(nx_nic_req_t));
  520. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  521. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  522. ((u64)adapter->portnum << 16);
  523. req.req_hdr = cpu_to_le64(word);
  524. req.words[0] = cpu_to_le64(mode);
  525. return netxen_send_cmd_descs(adapter,
  526. (struct cmd_desc_type0 *)&req, 1);
  527. }
  528. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  529. {
  530. nx_mac_list_t *cur;
  531. struct list_head *head = &adapter->mac_list;
  532. while (!list_empty(head)) {
  533. cur = list_entry(head->next, nx_mac_list_t, list);
  534. nx_p3_sre_macaddr_change(adapter,
  535. cur->mac_addr, NETXEN_MAC_DEL);
  536. list_del(&cur->list);
  537. kfree(cur);
  538. }
  539. }
  540. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  541. {
  542. /* assuming caller has already copied new addr to netdev */
  543. netxen_p3_nic_set_multi(adapter->netdev);
  544. return 0;
  545. }
  546. #define NETXEN_CONFIG_INTR_COALESCE 3
  547. /*
  548. * Send the interrupt coalescing parameter set by ethtool to the card.
  549. */
  550. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  551. {
  552. nx_nic_req_t req;
  553. u64 word;
  554. int rv;
  555. memset(&req, 0, sizeof(nx_nic_req_t));
  556. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  557. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  558. req.req_hdr = cpu_to_le64(word);
  559. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  560. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  561. if (rv != 0) {
  562. printk(KERN_ERR "ERROR. Could not send "
  563. "interrupt coalescing parameters\n");
  564. }
  565. return rv;
  566. }
  567. #define RSS_HASHTYPE_IP_TCP 0x3
  568. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  569. {
  570. nx_nic_req_t req;
  571. u64 word;
  572. int i, rv;
  573. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  574. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  575. 0x255b0ec26d5a56daULL };
  576. memset(&req, 0, sizeof(nx_nic_req_t));
  577. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  578. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  579. req.req_hdr = cpu_to_le64(word);
  580. /*
  581. * RSS request:
  582. * bits 3-0: hash_method
  583. * 5-4: hash_type_ipv4
  584. * 7-6: hash_type_ipv6
  585. * 8: enable
  586. * 9: use indirection table
  587. * 47-10: reserved
  588. * 63-48: indirection table mask
  589. */
  590. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  591. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  592. ((u64)(enable & 0x1) << 8) |
  593. ((0x7ULL) << 48);
  594. req.words[0] = cpu_to_le64(word);
  595. for (i = 0; i < 5; i++)
  596. req.words[i+1] = cpu_to_le64(key[i]);
  597. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  598. if (rv != 0) {
  599. printk(KERN_ERR "%s: could not configure RSS\n",
  600. adapter->netdev->name);
  601. }
  602. return rv;
  603. }
  604. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  605. {
  606. nx_nic_req_t req;
  607. u64 word;
  608. int rv;
  609. memset(&req, 0, sizeof(nx_nic_req_t));
  610. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  611. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  612. req.req_hdr = cpu_to_le64(word);
  613. req.words[0] = cpu_to_le64(enable | (enable << 8));
  614. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  615. if (rv != 0) {
  616. printk(KERN_ERR "%s: could not configure link notification\n",
  617. adapter->netdev->name);
  618. }
  619. return rv;
  620. }
  621. /*
  622. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  623. * @returns 0 on success, negative on failure
  624. */
  625. #define MTU_FUDGE_FACTOR 100
  626. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  627. {
  628. struct netxen_adapter *adapter = netdev_priv(netdev);
  629. int max_mtu;
  630. int rc = 0;
  631. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  632. max_mtu = P3_MAX_MTU;
  633. else
  634. max_mtu = P2_MAX_MTU;
  635. if (mtu > max_mtu) {
  636. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  637. netdev->name, max_mtu);
  638. return -EINVAL;
  639. }
  640. if (adapter->set_mtu)
  641. rc = adapter->set_mtu(adapter, mtu);
  642. if (!rc)
  643. netdev->mtu = mtu;
  644. return rc;
  645. }
  646. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  647. int size, __le32 * buf)
  648. {
  649. int i, v, addr;
  650. __le32 *ptr32;
  651. addr = base;
  652. ptr32 = buf;
  653. for (i = 0; i < size / sizeof(u32); i++) {
  654. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  655. return -1;
  656. *ptr32 = cpu_to_le32(v);
  657. ptr32++;
  658. addr += sizeof(u32);
  659. }
  660. if ((char *)buf + size > (char *)ptr32) {
  661. __le32 local;
  662. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  663. return -1;
  664. local = cpu_to_le32(v);
  665. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  666. }
  667. return 0;
  668. }
  669. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  670. {
  671. __le32 *pmac = (__le32 *) mac;
  672. u32 offset;
  673. offset = NETXEN_USER_START +
  674. offsetof(struct netxen_new_user_info, mac_addr) +
  675. adapter->portnum * sizeof(u64);
  676. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  677. return -1;
  678. if (*mac == cpu_to_le64(~0ULL)) {
  679. offset = NETXEN_USER_START_OLD +
  680. offsetof(struct netxen_user_old_info, mac_addr) +
  681. adapter->portnum * sizeof(u64);
  682. if (netxen_get_flash_block(adapter,
  683. offset, sizeof(u64), pmac) == -1)
  684. return -1;
  685. if (*mac == cpu_to_le64(~0ULL))
  686. return -1;
  687. }
  688. return 0;
  689. }
  690. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  691. {
  692. uint32_t crbaddr, mac_hi, mac_lo;
  693. int pci_func = adapter->ahw.pci_func;
  694. crbaddr = CRB_MAC_BLOCK_START +
  695. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  696. mac_lo = NXRD32(adapter, crbaddr);
  697. mac_hi = NXRD32(adapter, crbaddr+4);
  698. if (pci_func & 1)
  699. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  700. else
  701. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  702. return 0;
  703. }
  704. #define CRB_WIN_LOCK_TIMEOUT 100000000
  705. static int crb_win_lock(struct netxen_adapter *adapter)
  706. {
  707. int done = 0, timeout = 0;
  708. while (!done) {
  709. /* acquire semaphore3 from PCI HW block */
  710. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
  711. if (done == 1)
  712. break;
  713. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  714. return -1;
  715. timeout++;
  716. udelay(1);
  717. }
  718. NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  719. return 0;
  720. }
  721. static void crb_win_unlock(struct netxen_adapter *adapter)
  722. {
  723. int val;
  724. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
  725. }
  726. /*
  727. * Changes the CRB window to the specified window.
  728. */
  729. void
  730. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  731. {
  732. void __iomem *offset;
  733. u32 tmp;
  734. int count = 0;
  735. uint8_t func = adapter->ahw.pci_func;
  736. if (adapter->curr_window == wndw)
  737. return;
  738. /*
  739. * Move the CRB window.
  740. * We need to write to the "direct access" region of PCI
  741. * to avoid a race condition where the window register has
  742. * not been successfully written across CRB before the target
  743. * register address is received by PCI. The direct region bypasses
  744. * the CRB bus.
  745. */
  746. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  747. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  748. if (wndw & 0x1)
  749. wndw = NETXEN_WINDOW_ONE;
  750. writel(wndw, offset);
  751. /* MUST make sure window is set before we forge on... */
  752. while ((tmp = readl(offset)) != wndw) {
  753. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  754. "registered properly: 0x%08x.\n",
  755. netxen_nic_driver_name, __func__, tmp);
  756. mdelay(1);
  757. if (count >= 10)
  758. break;
  759. count++;
  760. }
  761. if (wndw == NETXEN_WINDOW_ONE)
  762. adapter->curr_window = 1;
  763. else
  764. adapter->curr_window = 0;
  765. }
  766. /*
  767. * Return -1 if off is not valid,
  768. * 1 if window access is needed. 'off' is set to offset from
  769. * CRB space in 128M pci map
  770. * 0 if no window access is needed. 'off' is set to 2M addr
  771. * In: 'off' is offset from base in 128M pci map
  772. */
  773. static int
  774. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  775. {
  776. crb_128M_2M_sub_block_map_t *m;
  777. if (*off >= NETXEN_CRB_MAX)
  778. return -1;
  779. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  780. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  781. (ulong)adapter->ahw.pci_base0;
  782. return 0;
  783. }
  784. if (*off < NETXEN_PCI_CRBSPACE)
  785. return -1;
  786. *off -= NETXEN_PCI_CRBSPACE;
  787. /*
  788. * Try direct map
  789. */
  790. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  791. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  792. *off = *off + m->start_2M - m->start_128M +
  793. (ulong)adapter->ahw.pci_base0;
  794. return 0;
  795. }
  796. /*
  797. * Not in direct map, use crb window
  798. */
  799. return 1;
  800. }
  801. /*
  802. * In: 'off' is offset from CRB space in 128M pci map
  803. * Out: 'off' is 2M pci map addr
  804. * side effect: lock crb window
  805. */
  806. static void
  807. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  808. {
  809. u32 win_read;
  810. adapter->crb_win = CRB_HI(*off);
  811. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  812. /*
  813. * Read back value to make sure write has gone through before trying
  814. * to use it.
  815. */
  816. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  817. if (win_read != adapter->crb_win) {
  818. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  819. "Read crbwin (0x%x), off=0x%lx\n",
  820. __func__, adapter->crb_win, win_read, *off);
  821. }
  822. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  823. (ulong)adapter->ahw.pci_base0;
  824. }
  825. int
  826. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  827. {
  828. void __iomem *addr;
  829. if (ADDR_IN_WINDOW1(off)) {
  830. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  831. } else { /* Window 0 */
  832. addr = pci_base_offset(adapter, off);
  833. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  834. }
  835. if (!addr) {
  836. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  837. return 1;
  838. }
  839. writel(data, addr);
  840. if (!ADDR_IN_WINDOW1(off))
  841. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  842. return 0;
  843. }
  844. u32
  845. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  846. {
  847. void __iomem *addr;
  848. u32 data;
  849. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  850. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  851. } else { /* Window 0 */
  852. addr = pci_base_offset(adapter, off);
  853. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  854. }
  855. if (!addr) {
  856. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  857. return 1;
  858. }
  859. data = readl(addr);
  860. if (!ADDR_IN_WINDOW1(off))
  861. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  862. return data;
  863. }
  864. int
  865. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  866. {
  867. unsigned long flags = 0;
  868. int rv;
  869. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  870. if (rv == -1) {
  871. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  872. __func__, off);
  873. dump_stack();
  874. return -1;
  875. }
  876. if (rv == 1) {
  877. write_lock_irqsave(&adapter->adapter_lock, flags);
  878. crb_win_lock(adapter);
  879. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  880. writel(data, (void __iomem *)off);
  881. crb_win_unlock(adapter);
  882. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  883. } else
  884. writel(data, (void __iomem *)off);
  885. return 0;
  886. }
  887. u32
  888. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  889. {
  890. unsigned long flags = 0;
  891. int rv;
  892. u32 data;
  893. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  894. if (rv == -1) {
  895. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  896. __func__, off);
  897. dump_stack();
  898. return -1;
  899. }
  900. if (rv == 1) {
  901. write_lock_irqsave(&adapter->adapter_lock, flags);
  902. crb_win_lock(adapter);
  903. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  904. data = readl((void __iomem *)off);
  905. crb_win_unlock(adapter);
  906. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  907. } else
  908. data = readl((void __iomem *)off);
  909. return data;
  910. }
  911. /*
  912. * check memory access boundary.
  913. * used by test agent. support ddr access only for now
  914. */
  915. static unsigned long
  916. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  917. unsigned long long addr, int size)
  918. {
  919. if (!ADDR_IN_RANGE(addr,
  920. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  921. !ADDR_IN_RANGE(addr+size-1,
  922. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  923. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  924. return 0;
  925. }
  926. return 1;
  927. }
  928. static int netxen_pci_set_window_warning_count;
  929. unsigned long
  930. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  931. unsigned long long addr)
  932. {
  933. void __iomem *offset;
  934. int window;
  935. unsigned long long qdr_max;
  936. uint8_t func = adapter->ahw.pci_func;
  937. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  938. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  939. } else {
  940. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  941. }
  942. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  943. /* DDR network side */
  944. addr -= NETXEN_ADDR_DDR_NET;
  945. window = (addr >> 25) & 0x3ff;
  946. if (adapter->ahw.ddr_mn_window != window) {
  947. adapter->ahw.ddr_mn_window = window;
  948. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  949. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  950. writel(window, offset);
  951. /* MUST make sure window is set before we forge on... */
  952. readl(offset);
  953. }
  954. addr -= (window * NETXEN_WINDOW_ONE);
  955. addr += NETXEN_PCI_DDR_NET;
  956. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  957. addr -= NETXEN_ADDR_OCM0;
  958. addr += NETXEN_PCI_OCM0;
  959. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  960. addr -= NETXEN_ADDR_OCM1;
  961. addr += NETXEN_PCI_OCM1;
  962. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  963. /* QDR network side */
  964. addr -= NETXEN_ADDR_QDR_NET;
  965. window = (addr >> 22) & 0x3f;
  966. if (adapter->ahw.qdr_sn_window != window) {
  967. adapter->ahw.qdr_sn_window = window;
  968. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  969. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  970. writel((window << 22), offset);
  971. /* MUST make sure window is set before we forge on... */
  972. readl(offset);
  973. }
  974. addr -= (window * 0x400000);
  975. addr += NETXEN_PCI_QDR_NET;
  976. } else {
  977. /*
  978. * peg gdb frequently accesses memory that doesn't exist,
  979. * this limits the chit chat so debugging isn't slowed down.
  980. */
  981. if ((netxen_pci_set_window_warning_count++ < 8)
  982. || (netxen_pci_set_window_warning_count % 64 == 0))
  983. printk("%s: Warning:netxen_nic_pci_set_window()"
  984. " Unknown address range!\n",
  985. netxen_nic_driver_name);
  986. addr = -1UL;
  987. }
  988. return addr;
  989. }
  990. /*
  991. * Note : only 32-bit writes!
  992. */
  993. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  994. u64 off, u32 data)
  995. {
  996. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  997. return 0;
  998. }
  999. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1000. {
  1001. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1002. }
  1003. unsigned long
  1004. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1005. unsigned long long addr)
  1006. {
  1007. int window;
  1008. u32 win_read;
  1009. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1010. /* DDR network side */
  1011. window = MN_WIN(addr);
  1012. adapter->ahw.ddr_mn_window = window;
  1013. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1014. window);
  1015. win_read = NXRD32(adapter,
  1016. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1017. if ((win_read << 17) != window) {
  1018. printk(KERN_INFO "Written MNwin (0x%x) != "
  1019. "Read MNwin (0x%x)\n", window, win_read);
  1020. }
  1021. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1022. } else if (ADDR_IN_RANGE(addr,
  1023. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1024. if ((addr & 0x00ff800) == 0xff800) {
  1025. printk("%s: QM access not handled.\n", __func__);
  1026. addr = -1UL;
  1027. }
  1028. window = OCM_WIN(addr);
  1029. adapter->ahw.ddr_mn_window = window;
  1030. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1031. window);
  1032. win_read = NXRD32(adapter,
  1033. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1034. if ((win_read >> 7) != window) {
  1035. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1036. "Read OCMwin (0x%x)\n",
  1037. __func__, window, win_read);
  1038. }
  1039. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1040. } else if (ADDR_IN_RANGE(addr,
  1041. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1042. /* QDR network side */
  1043. window = MS_WIN(addr);
  1044. adapter->ahw.qdr_sn_window = window;
  1045. NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1046. window);
  1047. win_read = NXRD32(adapter,
  1048. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
  1049. if (win_read != window) {
  1050. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1051. "Read MSwin (0x%x)\n",
  1052. __func__, window, win_read);
  1053. }
  1054. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1055. } else {
  1056. /*
  1057. * peg gdb frequently accesses memory that doesn't exist,
  1058. * this limits the chit chat so debugging isn't slowed down.
  1059. */
  1060. if ((netxen_pci_set_window_warning_count++ < 8)
  1061. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1062. printk("%s: Warning:%s Unknown address range!\n",
  1063. __func__, netxen_nic_driver_name);
  1064. }
  1065. addr = -1UL;
  1066. }
  1067. return addr;
  1068. }
  1069. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1070. unsigned long long addr)
  1071. {
  1072. int window;
  1073. unsigned long long qdr_max;
  1074. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1075. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1076. else
  1077. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1078. if (ADDR_IN_RANGE(addr,
  1079. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1080. /* DDR network side */
  1081. BUG(); /* MN access can not come here */
  1082. } else if (ADDR_IN_RANGE(addr,
  1083. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1084. return 1;
  1085. } else if (ADDR_IN_RANGE(addr,
  1086. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1087. return 1;
  1088. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1089. /* QDR network side */
  1090. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1091. if (adapter->ahw.qdr_sn_window == window)
  1092. return 1;
  1093. }
  1094. return 0;
  1095. }
  1096. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1097. u64 off, void *data, int size)
  1098. {
  1099. unsigned long flags;
  1100. void __iomem *addr, *mem_ptr = NULL;
  1101. int ret = 0;
  1102. u64 start;
  1103. unsigned long mem_base;
  1104. unsigned long mem_page;
  1105. write_lock_irqsave(&adapter->adapter_lock, flags);
  1106. /*
  1107. * If attempting to access unknown address or straddle hw windows,
  1108. * do not access.
  1109. */
  1110. start = adapter->pci_set_window(adapter, off);
  1111. if ((start == -1UL) ||
  1112. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1113. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1114. printk(KERN_ERR "%s out of bound pci memory access. "
  1115. "offset is 0x%llx\n", netxen_nic_driver_name,
  1116. (unsigned long long)off);
  1117. return -1;
  1118. }
  1119. addr = pci_base_offset(adapter, start);
  1120. if (!addr) {
  1121. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1122. mem_base = pci_resource_start(adapter->pdev, 0);
  1123. mem_page = start & PAGE_MASK;
  1124. /* Map two pages whenever user tries to access addresses in two
  1125. consecutive pages.
  1126. */
  1127. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1128. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1129. else
  1130. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1131. if (mem_ptr == NULL) {
  1132. *(uint8_t *)data = 0;
  1133. return -1;
  1134. }
  1135. addr = mem_ptr;
  1136. addr += start & (PAGE_SIZE - 1);
  1137. write_lock_irqsave(&adapter->adapter_lock, flags);
  1138. }
  1139. switch (size) {
  1140. case 1:
  1141. *(uint8_t *)data = readb(addr);
  1142. break;
  1143. case 2:
  1144. *(uint16_t *)data = readw(addr);
  1145. break;
  1146. case 4:
  1147. *(uint32_t *)data = readl(addr);
  1148. break;
  1149. case 8:
  1150. *(uint64_t *)data = readq(addr);
  1151. break;
  1152. default:
  1153. ret = -1;
  1154. break;
  1155. }
  1156. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1157. if (mem_ptr)
  1158. iounmap(mem_ptr);
  1159. return ret;
  1160. }
  1161. static int
  1162. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1163. void *data, int size)
  1164. {
  1165. unsigned long flags;
  1166. void __iomem *addr, *mem_ptr = NULL;
  1167. int ret = 0;
  1168. u64 start;
  1169. unsigned long mem_base;
  1170. unsigned long mem_page;
  1171. write_lock_irqsave(&adapter->adapter_lock, flags);
  1172. /*
  1173. * If attempting to access unknown address or straddle hw windows,
  1174. * do not access.
  1175. */
  1176. start = adapter->pci_set_window(adapter, off);
  1177. if ((start == -1UL) ||
  1178. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1179. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1180. printk(KERN_ERR "%s out of bound pci memory access. "
  1181. "offset is 0x%llx\n", netxen_nic_driver_name,
  1182. (unsigned long long)off);
  1183. return -1;
  1184. }
  1185. addr = pci_base_offset(adapter, start);
  1186. if (!addr) {
  1187. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1188. mem_base = pci_resource_start(adapter->pdev, 0);
  1189. mem_page = start & PAGE_MASK;
  1190. /* Map two pages whenever user tries to access addresses in two
  1191. * consecutive pages.
  1192. */
  1193. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1194. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1195. else
  1196. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1197. if (mem_ptr == NULL)
  1198. return -1;
  1199. addr = mem_ptr;
  1200. addr += start & (PAGE_SIZE - 1);
  1201. write_lock_irqsave(&adapter->adapter_lock, flags);
  1202. }
  1203. switch (size) {
  1204. case 1:
  1205. writeb(*(uint8_t *)data, addr);
  1206. break;
  1207. case 2:
  1208. writew(*(uint16_t *)data, addr);
  1209. break;
  1210. case 4:
  1211. writel(*(uint32_t *)data, addr);
  1212. break;
  1213. case 8:
  1214. writeq(*(uint64_t *)data, addr);
  1215. break;
  1216. default:
  1217. ret = -1;
  1218. break;
  1219. }
  1220. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1221. if (mem_ptr)
  1222. iounmap(mem_ptr);
  1223. return ret;
  1224. }
  1225. #define MAX_CTL_CHECK 1000
  1226. int
  1227. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1228. u64 off, void *data, int size)
  1229. {
  1230. unsigned long flags;
  1231. int i, j, ret = 0, loop, sz[2], off0;
  1232. uint32_t temp;
  1233. uint64_t off8, tmpw, word[2] = {0, 0};
  1234. void __iomem *mem_crb;
  1235. /*
  1236. * If not MN, go check for MS or invalid.
  1237. */
  1238. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1239. return netxen_nic_pci_mem_write_direct(adapter,
  1240. off, data, size);
  1241. off8 = off & 0xfffffff8;
  1242. off0 = off & 0x7;
  1243. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1244. sz[1] = size - sz[0];
  1245. loop = ((off0 + size - 1) >> 3) + 1;
  1246. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1247. if ((size != 8) || (off0 != 0)) {
  1248. for (i = 0; i < loop; i++) {
  1249. if (adapter->pci_mem_read(adapter,
  1250. off8 + (i << 3), &word[i], 8))
  1251. return -1;
  1252. }
  1253. }
  1254. switch (size) {
  1255. case 1:
  1256. tmpw = *((uint8_t *)data);
  1257. break;
  1258. case 2:
  1259. tmpw = *((uint16_t *)data);
  1260. break;
  1261. case 4:
  1262. tmpw = *((uint32_t *)data);
  1263. break;
  1264. case 8:
  1265. default:
  1266. tmpw = *((uint64_t *)data);
  1267. break;
  1268. }
  1269. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1270. word[0] |= tmpw << (off0 * 8);
  1271. if (loop == 2) {
  1272. word[1] &= ~(~0ULL << (sz[1] * 8));
  1273. word[1] |= tmpw >> (sz[0] * 8);
  1274. }
  1275. write_lock_irqsave(&adapter->adapter_lock, flags);
  1276. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1277. for (i = 0; i < loop; i++) {
  1278. writel((uint32_t)(off8 + (i << 3)),
  1279. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1280. writel(0,
  1281. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1282. writel(word[i] & 0xffffffff,
  1283. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1284. writel((word[i] >> 32) & 0xffffffff,
  1285. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1286. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1287. (mem_crb+MIU_TEST_AGT_CTRL));
  1288. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1289. (mem_crb+MIU_TEST_AGT_CTRL));
  1290. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1291. temp = readl(
  1292. (mem_crb+MIU_TEST_AGT_CTRL));
  1293. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1294. break;
  1295. }
  1296. if (j >= MAX_CTL_CHECK) {
  1297. if (printk_ratelimit())
  1298. dev_err(&adapter->pdev->dev,
  1299. "failed to write through agent\n");
  1300. ret = -1;
  1301. break;
  1302. }
  1303. }
  1304. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1305. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1306. return ret;
  1307. }
  1308. int
  1309. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1310. u64 off, void *data, int size)
  1311. {
  1312. unsigned long flags;
  1313. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1314. uint32_t temp;
  1315. uint64_t off8, val, word[2] = {0, 0};
  1316. void __iomem *mem_crb;
  1317. /*
  1318. * If not MN, go check for MS or invalid.
  1319. */
  1320. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1321. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1322. off8 = off & 0xfffffff8;
  1323. off0[0] = off & 0x7;
  1324. off0[1] = 0;
  1325. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1326. sz[1] = size - sz[0];
  1327. loop = ((off0[0] + size - 1) >> 3) + 1;
  1328. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1329. write_lock_irqsave(&adapter->adapter_lock, flags);
  1330. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1331. for (i = 0; i < loop; i++) {
  1332. writel((uint32_t)(off8 + (i << 3)),
  1333. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1334. writel(0,
  1335. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1336. writel(MIU_TA_CTL_ENABLE,
  1337. (mem_crb+MIU_TEST_AGT_CTRL));
  1338. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1339. (mem_crb+MIU_TEST_AGT_CTRL));
  1340. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1341. temp = readl(
  1342. (mem_crb+MIU_TEST_AGT_CTRL));
  1343. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1344. break;
  1345. }
  1346. if (j >= MAX_CTL_CHECK) {
  1347. if (printk_ratelimit())
  1348. dev_err(&adapter->pdev->dev,
  1349. "failed to read through agent\n");
  1350. break;
  1351. }
  1352. start = off0[i] >> 2;
  1353. end = (off0[i] + sz[i] - 1) >> 2;
  1354. for (k = start; k <= end; k++) {
  1355. word[i] |= ((uint64_t) readl(
  1356. (mem_crb +
  1357. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1358. }
  1359. }
  1360. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1361. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1362. if (j >= MAX_CTL_CHECK)
  1363. return -1;
  1364. if (sz[0] == 8) {
  1365. val = word[0];
  1366. } else {
  1367. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1368. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1369. }
  1370. switch (size) {
  1371. case 1:
  1372. *(uint8_t *)data = val;
  1373. break;
  1374. case 2:
  1375. *(uint16_t *)data = val;
  1376. break;
  1377. case 4:
  1378. *(uint32_t *)data = val;
  1379. break;
  1380. case 8:
  1381. *(uint64_t *)data = val;
  1382. break;
  1383. }
  1384. return 0;
  1385. }
  1386. int
  1387. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1388. u64 off, void *data, int size)
  1389. {
  1390. int i, j, ret = 0, loop, sz[2], off0;
  1391. uint32_t temp;
  1392. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1393. /*
  1394. * If not MN, go check for MS or invalid.
  1395. */
  1396. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1397. mem_crb = NETXEN_CRB_QDR_NET;
  1398. else {
  1399. mem_crb = NETXEN_CRB_DDR_NET;
  1400. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1401. return netxen_nic_pci_mem_write_direct(adapter,
  1402. off, data, size);
  1403. }
  1404. off8 = off & 0xfffffff8;
  1405. off0 = off & 0x7;
  1406. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1407. sz[1] = size - sz[0];
  1408. loop = ((off0 + size - 1) >> 3) + 1;
  1409. if ((size != 8) || (off0 != 0)) {
  1410. for (i = 0; i < loop; i++) {
  1411. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1412. &word[i], 8))
  1413. return -1;
  1414. }
  1415. }
  1416. switch (size) {
  1417. case 1:
  1418. tmpw = *((uint8_t *)data);
  1419. break;
  1420. case 2:
  1421. tmpw = *((uint16_t *)data);
  1422. break;
  1423. case 4:
  1424. tmpw = *((uint32_t *)data);
  1425. break;
  1426. case 8:
  1427. default:
  1428. tmpw = *((uint64_t *)data);
  1429. break;
  1430. }
  1431. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1432. word[0] |= tmpw << (off0 * 8);
  1433. if (loop == 2) {
  1434. word[1] &= ~(~0ULL << (sz[1] * 8));
  1435. word[1] |= tmpw >> (sz[0] * 8);
  1436. }
  1437. /*
  1438. * don't lock here - write_wx gets the lock if each time
  1439. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1440. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1441. */
  1442. for (i = 0; i < loop; i++) {
  1443. temp = off8 + (i << 3);
  1444. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1445. temp = 0;
  1446. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1447. temp = word[i] & 0xffffffff;
  1448. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1449. temp = (word[i] >> 32) & 0xffffffff;
  1450. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1451. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1452. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1453. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1454. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1455. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1456. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1457. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1458. break;
  1459. }
  1460. if (j >= MAX_CTL_CHECK) {
  1461. if (printk_ratelimit())
  1462. dev_err(&adapter->pdev->dev,
  1463. "failed to write through agent\n");
  1464. ret = -1;
  1465. break;
  1466. }
  1467. }
  1468. /*
  1469. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1470. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1471. */
  1472. return ret;
  1473. }
  1474. int
  1475. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1476. u64 off, void *data, int size)
  1477. {
  1478. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1479. uint32_t temp;
  1480. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1481. /*
  1482. * If not MN, go check for MS or invalid.
  1483. */
  1484. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1485. mem_crb = NETXEN_CRB_QDR_NET;
  1486. else {
  1487. mem_crb = NETXEN_CRB_DDR_NET;
  1488. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1489. return netxen_nic_pci_mem_read_direct(adapter,
  1490. off, data, size);
  1491. }
  1492. off8 = off & 0xfffffff8;
  1493. off0[0] = off & 0x7;
  1494. off0[1] = 0;
  1495. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1496. sz[1] = size - sz[0];
  1497. loop = ((off0[0] + size - 1) >> 3) + 1;
  1498. /*
  1499. * don't lock here - write_wx gets the lock if each time
  1500. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1501. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1502. */
  1503. for (i = 0; i < loop; i++) {
  1504. temp = off8 + (i << 3);
  1505. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1506. temp = 0;
  1507. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1508. temp = MIU_TA_CTL_ENABLE;
  1509. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1510. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1511. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1512. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1513. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1514. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1515. break;
  1516. }
  1517. if (j >= MAX_CTL_CHECK) {
  1518. if (printk_ratelimit())
  1519. dev_err(&adapter->pdev->dev,
  1520. "failed to read through agent\n");
  1521. break;
  1522. }
  1523. start = off0[i] >> 2;
  1524. end = (off0[i] + sz[i] - 1) >> 2;
  1525. for (k = start; k <= end; k++) {
  1526. temp = NXRD32(adapter,
  1527. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1528. word[i] |= ((uint64_t)temp << (32 * k));
  1529. }
  1530. }
  1531. /*
  1532. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1533. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1534. */
  1535. if (j >= MAX_CTL_CHECK)
  1536. return -1;
  1537. if (sz[0] == 8) {
  1538. val = word[0];
  1539. } else {
  1540. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1541. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1542. }
  1543. switch (size) {
  1544. case 1:
  1545. *(uint8_t *)data = val;
  1546. break;
  1547. case 2:
  1548. *(uint16_t *)data = val;
  1549. break;
  1550. case 4:
  1551. *(uint32_t *)data = val;
  1552. break;
  1553. case 8:
  1554. *(uint64_t *)data = val;
  1555. break;
  1556. }
  1557. return 0;
  1558. }
  1559. /*
  1560. * Note : only 32-bit writes!
  1561. */
  1562. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1563. u64 off, u32 data)
  1564. {
  1565. NXWR32(adapter, off, data);
  1566. return 0;
  1567. }
  1568. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1569. {
  1570. return NXRD32(adapter, off);
  1571. }
  1572. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1573. {
  1574. int offset, board_type, magic, header_version;
  1575. struct pci_dev *pdev = adapter->pdev;
  1576. offset = NETXEN_BRDCFG_START +
  1577. offsetof(struct netxen_board_info, magic);
  1578. if (netxen_rom_fast_read(adapter, offset, &magic))
  1579. return -EIO;
  1580. offset = NETXEN_BRDCFG_START +
  1581. offsetof(struct netxen_board_info, header_version);
  1582. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1583. return -EIO;
  1584. if (magic != NETXEN_BDINFO_MAGIC ||
  1585. header_version != NETXEN_BDINFO_VERSION) {
  1586. dev_err(&pdev->dev,
  1587. "invalid board config, magic=%08x, version=%08x\n",
  1588. magic, header_version);
  1589. return -EIO;
  1590. }
  1591. offset = NETXEN_BRDCFG_START +
  1592. offsetof(struct netxen_board_info, board_type);
  1593. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1594. return -EIO;
  1595. adapter->ahw.board_type = board_type;
  1596. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1597. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1598. if ((gpio & 0x8000) == 0)
  1599. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1600. }
  1601. switch (board_type) {
  1602. case NETXEN_BRDTYPE_P2_SB35_4G:
  1603. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1604. break;
  1605. case NETXEN_BRDTYPE_P2_SB31_10G:
  1606. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1607. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1608. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1609. case NETXEN_BRDTYPE_P3_HMEZ:
  1610. case NETXEN_BRDTYPE_P3_XG_LOM:
  1611. case NETXEN_BRDTYPE_P3_10G_CX4:
  1612. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1613. case NETXEN_BRDTYPE_P3_IMEZ:
  1614. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1615. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1616. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1617. case NETXEN_BRDTYPE_P3_10G_XFP:
  1618. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1619. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1620. break;
  1621. case NETXEN_BRDTYPE_P1_BD:
  1622. case NETXEN_BRDTYPE_P1_SB:
  1623. case NETXEN_BRDTYPE_P1_SMAX:
  1624. case NETXEN_BRDTYPE_P1_SOCK:
  1625. case NETXEN_BRDTYPE_P3_REF_QG:
  1626. case NETXEN_BRDTYPE_P3_4_GB:
  1627. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1628. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1629. break;
  1630. case NETXEN_BRDTYPE_P3_10G_TP:
  1631. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1632. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1633. break;
  1634. default:
  1635. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1636. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1637. break;
  1638. }
  1639. return 0;
  1640. }
  1641. /* NIU access sections */
  1642. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1643. {
  1644. new_mtu += MTU_FUDGE_FACTOR;
  1645. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1646. new_mtu);
  1647. return 0;
  1648. }
  1649. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1650. {
  1651. new_mtu += MTU_FUDGE_FACTOR;
  1652. if (adapter->physical_port == 0)
  1653. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1654. else
  1655. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1656. return 0;
  1657. }
  1658. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1659. {
  1660. __u32 status;
  1661. __u32 autoneg;
  1662. __u32 port_mode;
  1663. if (!netif_carrier_ok(adapter->netdev)) {
  1664. adapter->link_speed = 0;
  1665. adapter->link_duplex = -1;
  1666. adapter->link_autoneg = AUTONEG_ENABLE;
  1667. return;
  1668. }
  1669. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1670. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1671. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1672. adapter->link_speed = SPEED_1000;
  1673. adapter->link_duplex = DUPLEX_FULL;
  1674. adapter->link_autoneg = AUTONEG_DISABLE;
  1675. return;
  1676. }
  1677. if (adapter->phy_read
  1678. && adapter->phy_read(adapter,
  1679. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1680. &status) == 0) {
  1681. if (netxen_get_phy_link(status)) {
  1682. switch (netxen_get_phy_speed(status)) {
  1683. case 0:
  1684. adapter->link_speed = SPEED_10;
  1685. break;
  1686. case 1:
  1687. adapter->link_speed = SPEED_100;
  1688. break;
  1689. case 2:
  1690. adapter->link_speed = SPEED_1000;
  1691. break;
  1692. default:
  1693. adapter->link_speed = 0;
  1694. break;
  1695. }
  1696. switch (netxen_get_phy_duplex(status)) {
  1697. case 0:
  1698. adapter->link_duplex = DUPLEX_HALF;
  1699. break;
  1700. case 1:
  1701. adapter->link_duplex = DUPLEX_FULL;
  1702. break;
  1703. default:
  1704. adapter->link_duplex = -1;
  1705. break;
  1706. }
  1707. if (adapter->phy_read
  1708. && adapter->phy_read(adapter,
  1709. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1710. &autoneg) != 0)
  1711. adapter->link_autoneg = autoneg;
  1712. } else
  1713. goto link_down;
  1714. } else {
  1715. link_down:
  1716. adapter->link_speed = 0;
  1717. adapter->link_duplex = -1;
  1718. }
  1719. }
  1720. }
  1721. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1722. {
  1723. u32 fw_major, fw_minor, fw_build;
  1724. char brd_name[NETXEN_MAX_SHORT_NAME];
  1725. char serial_num[32];
  1726. int i, addr, val;
  1727. int *ptr32;
  1728. struct pci_dev *pdev = adapter->pdev;
  1729. adapter->driver_mismatch = 0;
  1730. ptr32 = (int *)&serial_num;
  1731. addr = NETXEN_USER_START +
  1732. offsetof(struct netxen_new_user_info, serial_num);
  1733. for (i = 0; i < 8; i++) {
  1734. if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
  1735. dev_err(&pdev->dev, "error reading board info\n");
  1736. adapter->driver_mismatch = 1;
  1737. return;
  1738. }
  1739. ptr32[i] = cpu_to_le32(val);
  1740. addr += sizeof(u32);
  1741. }
  1742. fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  1743. fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  1744. fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  1745. adapter->fw_major = fw_major;
  1746. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1747. if (adapter->portnum == 0) {
  1748. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1749. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1750. brd_name, serial_num, adapter->ahw.revision_id);
  1751. }
  1752. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1753. adapter->driver_mismatch = 1;
  1754. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1755. fw_major, fw_minor, fw_build);
  1756. return;
  1757. }
  1758. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  1759. fw_major, fw_minor, fw_build);
  1760. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1761. i = NXRD32(adapter, NETXEN_SRE_MISC);
  1762. adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
  1763. dev_info(&pdev->dev, "firmware running in %s mode\n",
  1764. adapter->ahw.cut_through ? "cut-through" : "legacy");
  1765. }
  1766. }
  1767. int
  1768. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1769. {
  1770. u32 wol_cfg;
  1771. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1772. return 0;
  1773. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1774. if (wol_cfg & (1UL << adapter->portnum)) {
  1775. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1776. if (wol_cfg & (1 << adapter->portnum))
  1777. return 1;
  1778. }
  1779. return 0;
  1780. }