mr.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/mlx4/cmd.h>
  37. #include "mlx4.h"
  38. #include "icm.h"
  39. /*
  40. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  41. */
  42. struct mlx4_mpt_entry {
  43. __be32 flags;
  44. __be32 qpn;
  45. __be32 key;
  46. __be32 pd_flags;
  47. __be64 start;
  48. __be64 length;
  49. __be32 lkey;
  50. __be32 win_cnt;
  51. u8 reserved1[3];
  52. u8 mtt_rep;
  53. __be64 mtt_seg;
  54. __be32 mtt_sz;
  55. __be32 entity_size;
  56. __be32 first_byte_offset;
  57. } __attribute__((packed));
  58. #define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
  59. #define MLX4_MPT_FLAG_FREE (0x3UL << 28)
  60. #define MLX4_MPT_FLAG_MIO (1 << 17)
  61. #define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
  62. #define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
  63. #define MLX4_MPT_FLAG_REGION (1 << 8)
  64. #define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
  65. #define MLX4_MPT_PD_FLAG_RAE (1 << 28)
  66. #define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
  67. #define MLX4_MPT_STATUS_SW 0xF0
  68. #define MLX4_MPT_STATUS_HW 0x00
  69. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  70. {
  71. int o;
  72. int m;
  73. u32 seg;
  74. spin_lock(&buddy->lock);
  75. for (o = order; o <= buddy->max_order; ++o)
  76. if (buddy->num_free[o]) {
  77. m = 1 << (buddy->max_order - o);
  78. seg = find_first_bit(buddy->bits[o], m);
  79. if (seg < m)
  80. goto found;
  81. }
  82. spin_unlock(&buddy->lock);
  83. return -1;
  84. found:
  85. clear_bit(seg, buddy->bits[o]);
  86. --buddy->num_free[o];
  87. while (o > order) {
  88. --o;
  89. seg <<= 1;
  90. set_bit(seg ^ 1, buddy->bits[o]);
  91. ++buddy->num_free[o];
  92. }
  93. spin_unlock(&buddy->lock);
  94. seg <<= order;
  95. return seg;
  96. }
  97. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  98. {
  99. seg >>= order;
  100. spin_lock(&buddy->lock);
  101. while (test_bit(seg ^ 1, buddy->bits[order])) {
  102. clear_bit(seg ^ 1, buddy->bits[order]);
  103. --buddy->num_free[order];
  104. seg >>= 1;
  105. ++order;
  106. }
  107. set_bit(seg, buddy->bits[order]);
  108. ++buddy->num_free[order];
  109. spin_unlock(&buddy->lock);
  110. }
  111. static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  112. {
  113. int i, s;
  114. buddy->max_order = max_order;
  115. spin_lock_init(&buddy->lock);
  116. buddy->bits = kzalloc((buddy->max_order + 1) * sizeof (long *),
  117. GFP_KERNEL);
  118. buddy->num_free = kzalloc((buddy->max_order + 1) * sizeof (int *),
  119. GFP_KERNEL);
  120. if (!buddy->bits || !buddy->num_free)
  121. goto err_out;
  122. for (i = 0; i <= buddy->max_order; ++i) {
  123. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  124. buddy->bits[i] = kmalloc(s * sizeof (long), GFP_KERNEL);
  125. if (!buddy->bits[i])
  126. goto err_out_free;
  127. bitmap_zero(buddy->bits[i], 1 << (buddy->max_order - i));
  128. }
  129. set_bit(0, buddy->bits[buddy->max_order]);
  130. buddy->num_free[buddy->max_order] = 1;
  131. return 0;
  132. err_out_free:
  133. for (i = 0; i <= buddy->max_order; ++i)
  134. kfree(buddy->bits[i]);
  135. err_out:
  136. kfree(buddy->bits);
  137. kfree(buddy->num_free);
  138. return -ENOMEM;
  139. }
  140. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  141. {
  142. int i;
  143. for (i = 0; i <= buddy->max_order; ++i)
  144. kfree(buddy->bits[i]);
  145. kfree(buddy->bits);
  146. kfree(buddy->num_free);
  147. }
  148. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  149. {
  150. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  151. u32 seg;
  152. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, order);
  153. if (seg == -1)
  154. return -1;
  155. if (mlx4_table_get_range(dev, &mr_table->mtt_table, seg,
  156. seg + (1 << order) - 1)) {
  157. mlx4_buddy_free(&mr_table->mtt_buddy, seg, order);
  158. return -1;
  159. }
  160. return seg;
  161. }
  162. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  163. struct mlx4_mtt *mtt)
  164. {
  165. int i;
  166. if (!npages) {
  167. mtt->order = -1;
  168. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  169. return 0;
  170. } else
  171. mtt->page_shift = page_shift;
  172. for (mtt->order = 0, i = dev->caps.mtts_per_seg; i < npages; i <<= 1)
  173. ++mtt->order;
  174. mtt->first_seg = mlx4_alloc_mtt_range(dev, mtt->order);
  175. if (mtt->first_seg == -1)
  176. return -ENOMEM;
  177. return 0;
  178. }
  179. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  180. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  181. {
  182. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  183. if (mtt->order < 0)
  184. return;
  185. mlx4_buddy_free(&mr_table->mtt_buddy, mtt->first_seg, mtt->order);
  186. mlx4_table_put_range(dev, &mr_table->mtt_table, mtt->first_seg,
  187. mtt->first_seg + (1 << mtt->order) - 1);
  188. }
  189. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  190. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  191. {
  192. return (u64) mtt->first_seg * dev->caps.mtt_entry_sz;
  193. }
  194. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  195. static u32 hw_index_to_key(u32 ind)
  196. {
  197. return (ind >> 24) | (ind << 8);
  198. }
  199. static u32 key_to_hw_index(u32 key)
  200. {
  201. return (key << 24) | (key >> 8);
  202. }
  203. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  204. int mpt_index)
  205. {
  206. return mlx4_cmd(dev, mailbox->dma, mpt_index, 0, MLX4_CMD_SW2HW_MPT,
  207. MLX4_CMD_TIME_CLASS_B);
  208. }
  209. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  210. int mpt_index)
  211. {
  212. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  213. !mailbox, MLX4_CMD_HW2SW_MPT, MLX4_CMD_TIME_CLASS_B);
  214. }
  215. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  216. int npages, int page_shift, struct mlx4_mr *mr)
  217. {
  218. struct mlx4_priv *priv = mlx4_priv(dev);
  219. u32 index;
  220. int err;
  221. index = mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  222. if (index == -1)
  223. return -ENOMEM;
  224. mr->iova = iova;
  225. mr->size = size;
  226. mr->pd = pd;
  227. mr->access = access;
  228. mr->enabled = 0;
  229. mr->key = hw_index_to_key(index);
  230. err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  231. if (err)
  232. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index);
  233. return err;
  234. }
  235. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  236. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  237. {
  238. struct mlx4_priv *priv = mlx4_priv(dev);
  239. int err;
  240. if (mr->enabled) {
  241. err = mlx4_HW2SW_MPT(dev, NULL,
  242. key_to_hw_index(mr->key) &
  243. (dev->caps.num_mpts - 1));
  244. if (err)
  245. mlx4_warn(dev, "HW2SW_MPT failed (%d)\n", err);
  246. }
  247. mlx4_mtt_cleanup(dev, &mr->mtt);
  248. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, key_to_hw_index(mr->key));
  249. }
  250. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  251. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  252. {
  253. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  254. struct mlx4_cmd_mailbox *mailbox;
  255. struct mlx4_mpt_entry *mpt_entry;
  256. int err;
  257. err = mlx4_table_get(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
  258. if (err)
  259. return err;
  260. mailbox = mlx4_alloc_cmd_mailbox(dev);
  261. if (IS_ERR(mailbox)) {
  262. err = PTR_ERR(mailbox);
  263. goto err_table;
  264. }
  265. mpt_entry = mailbox->buf;
  266. memset(mpt_entry, 0, sizeof *mpt_entry);
  267. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
  268. MLX4_MPT_FLAG_REGION |
  269. mr->access);
  270. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  271. mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
  272. mpt_entry->start = cpu_to_be64(mr->iova);
  273. mpt_entry->length = cpu_to_be64(mr->size);
  274. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  275. if (mr->mtt.order < 0) {
  276. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  277. mpt_entry->mtt_seg = 0;
  278. } else {
  279. mpt_entry->mtt_seg = cpu_to_be64(mlx4_mtt_addr(dev, &mr->mtt));
  280. }
  281. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  282. /* fast register MR in free state */
  283. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  284. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  285. MLX4_MPT_PD_FLAG_RAE);
  286. mpt_entry->mtt_sz = cpu_to_be32((1 << mr->mtt.order) *
  287. dev->caps.mtts_per_seg);
  288. } else {
  289. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  290. }
  291. err = mlx4_SW2HW_MPT(dev, mailbox,
  292. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  293. if (err) {
  294. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  295. goto err_cmd;
  296. }
  297. mr->enabled = 1;
  298. mlx4_free_cmd_mailbox(dev, mailbox);
  299. return 0;
  300. err_cmd:
  301. mlx4_free_cmd_mailbox(dev, mailbox);
  302. err_table:
  303. mlx4_table_put(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
  304. return err;
  305. }
  306. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  307. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  308. int start_index, int npages, u64 *page_list)
  309. {
  310. struct mlx4_priv *priv = mlx4_priv(dev);
  311. __be64 *mtts;
  312. dma_addr_t dma_handle;
  313. int i;
  314. int s = start_index * sizeof (u64);
  315. /* All MTTs must fit in the same page */
  316. if (start_index / (PAGE_SIZE / sizeof (u64)) !=
  317. (start_index + npages - 1) / (PAGE_SIZE / sizeof (u64)))
  318. return -EINVAL;
  319. if (start_index & (dev->caps.mtts_per_seg - 1))
  320. return -EINVAL;
  321. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->first_seg +
  322. s / dev->caps.mtt_entry_sz, &dma_handle);
  323. if (!mtts)
  324. return -ENOMEM;
  325. dma_sync_single_for_cpu(&dev->pdev->dev, dma_handle,
  326. npages * sizeof (u64), DMA_TO_DEVICE);
  327. for (i = 0; i < npages; ++i)
  328. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  329. dma_sync_single_for_device(&dev->pdev->dev, dma_handle,
  330. npages * sizeof (u64), DMA_TO_DEVICE);
  331. return 0;
  332. }
  333. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  334. int start_index, int npages, u64 *page_list)
  335. {
  336. int chunk;
  337. int err;
  338. if (mtt->order < 0)
  339. return -EINVAL;
  340. while (npages > 0) {
  341. chunk = min_t(int, PAGE_SIZE / sizeof(u64), npages);
  342. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  343. if (err)
  344. return err;
  345. npages -= chunk;
  346. start_index += chunk;
  347. page_list += chunk;
  348. }
  349. return 0;
  350. }
  351. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  352. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  353. struct mlx4_buf *buf)
  354. {
  355. u64 *page_list;
  356. int err;
  357. int i;
  358. page_list = kmalloc(buf->npages * sizeof *page_list, GFP_KERNEL);
  359. if (!page_list)
  360. return -ENOMEM;
  361. for (i = 0; i < buf->npages; ++i)
  362. if (buf->nbufs == 1)
  363. page_list[i] = buf->direct.map + (i << buf->page_shift);
  364. else
  365. page_list[i] = buf->page_list[i].map;
  366. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  367. kfree(page_list);
  368. return err;
  369. }
  370. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  371. int mlx4_init_mr_table(struct mlx4_dev *dev)
  372. {
  373. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  374. int err;
  375. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  376. ~0, dev->caps.reserved_mrws, 0);
  377. if (err)
  378. return err;
  379. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  380. ilog2(dev->caps.num_mtt_segs));
  381. if (err)
  382. goto err_buddy;
  383. if (dev->caps.reserved_mtts) {
  384. if (mlx4_alloc_mtt_range(dev, fls(dev->caps.reserved_mtts - 1)) == -1) {
  385. mlx4_warn(dev, "MTT table of order %d is too small.\n",
  386. mr_table->mtt_buddy.max_order);
  387. err = -ENOMEM;
  388. goto err_reserve_mtts;
  389. }
  390. }
  391. return 0;
  392. err_reserve_mtts:
  393. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  394. err_buddy:
  395. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  396. return err;
  397. }
  398. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  399. {
  400. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  401. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  402. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  403. }
  404. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  405. int npages, u64 iova)
  406. {
  407. int i, page_mask;
  408. if (npages > fmr->max_pages)
  409. return -EINVAL;
  410. page_mask = (1 << fmr->page_shift) - 1;
  411. /* We are getting page lists, so va must be page aligned. */
  412. if (iova & page_mask)
  413. return -EINVAL;
  414. /* Trust the user not to pass misaligned data in page_list */
  415. if (0)
  416. for (i = 0; i < npages; ++i) {
  417. if (page_list[i] & ~page_mask)
  418. return -EINVAL;
  419. }
  420. if (fmr->maps >= fmr->max_maps)
  421. return -EINVAL;
  422. return 0;
  423. }
  424. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  425. int npages, u64 iova, u32 *lkey, u32 *rkey)
  426. {
  427. u32 key;
  428. int i, err;
  429. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  430. if (err)
  431. return err;
  432. ++fmr->maps;
  433. key = key_to_hw_index(fmr->mr.key);
  434. key += dev->caps.num_mpts;
  435. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  436. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  437. /* Make sure MPT status is visible before writing MTT entries */
  438. wmb();
  439. dma_sync_single_for_cpu(&dev->pdev->dev, fmr->dma_handle,
  440. npages * sizeof(u64), DMA_TO_DEVICE);
  441. for (i = 0; i < npages; ++i)
  442. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  443. dma_sync_single_for_device(&dev->pdev->dev, fmr->dma_handle,
  444. npages * sizeof(u64), DMA_TO_DEVICE);
  445. fmr->mpt->key = cpu_to_be32(key);
  446. fmr->mpt->lkey = cpu_to_be32(key);
  447. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  448. fmr->mpt->start = cpu_to_be64(iova);
  449. /* Make MTT entries are visible before setting MPT status */
  450. wmb();
  451. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  452. /* Make sure MPT status is visible before consumer can use FMR */
  453. wmb();
  454. return 0;
  455. }
  456. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  457. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  458. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  459. {
  460. struct mlx4_priv *priv = mlx4_priv(dev);
  461. u64 mtt_seg;
  462. int err = -ENOMEM;
  463. if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
  464. return -EINVAL;
  465. /* All MTTs must fit in the same page */
  466. if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
  467. return -EINVAL;
  468. fmr->page_shift = page_shift;
  469. fmr->max_pages = max_pages;
  470. fmr->max_maps = max_maps;
  471. fmr->maps = 0;
  472. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  473. page_shift, &fmr->mr);
  474. if (err)
  475. return err;
  476. mtt_seg = fmr->mr.mtt.first_seg * dev->caps.mtt_entry_sz;
  477. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  478. fmr->mr.mtt.first_seg,
  479. &fmr->dma_handle);
  480. if (!fmr->mtts) {
  481. err = -ENOMEM;
  482. goto err_free;
  483. }
  484. return 0;
  485. err_free:
  486. mlx4_mr_free(dev, &fmr->mr);
  487. return err;
  488. }
  489. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  490. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  491. {
  492. struct mlx4_priv *priv = mlx4_priv(dev);
  493. int err;
  494. err = mlx4_mr_enable(dev, &fmr->mr);
  495. if (err)
  496. return err;
  497. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  498. key_to_hw_index(fmr->mr.key), NULL);
  499. if (!fmr->mpt)
  500. return -ENOMEM;
  501. return 0;
  502. }
  503. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  504. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  505. u32 *lkey, u32 *rkey)
  506. {
  507. if (!fmr->maps)
  508. return;
  509. fmr->maps = 0;
  510. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  511. }
  512. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  513. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  514. {
  515. if (fmr->maps)
  516. return -EBUSY;
  517. fmr->mr.enabled = 0;
  518. mlx4_mr_free(dev, &fmr->mr);
  519. return 0;
  520. }
  521. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  522. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  523. {
  524. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000);
  525. }
  526. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);