meth.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /*
  2. * meth.c -- O2 Builtin 10/100 Ethernet driver
  3. *
  4. * Copyright (C) 2001-2003 Ilya Volynets
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #include <linux/errno.h>
  19. #include <linux/types.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/in.h>
  22. #include <linux/in6.h>
  23. #include <linux/device.h> /* struct device, et al */
  24. #include <linux/netdevice.h> /* struct device, and other headers */
  25. #include <linux/etherdevice.h> /* eth_type_trans */
  26. #include <linux/ip.h> /* struct iphdr */
  27. #include <linux/tcp.h> /* struct tcphdr */
  28. #include <linux/skbuff.h>
  29. #include <linux/mii.h> /* MII definitions */
  30. #include <asm/ip32/mace.h>
  31. #include <asm/ip32/ip32_ints.h>
  32. #include <asm/io.h>
  33. #include "meth.h"
  34. #ifndef MFE_DEBUG
  35. #define MFE_DEBUG 0
  36. #endif
  37. #if MFE_DEBUG>=1
  38. #define DPRINTK(str,args...) printk(KERN_DEBUG "meth: %s: " str, __func__ , ## args)
  39. #define MFE_RX_DEBUG 2
  40. #else
  41. #define DPRINTK(str,args...)
  42. #define MFE_RX_DEBUG 0
  43. #endif
  44. static const char *meth_str="SGI O2 Fast Ethernet";
  45. #define HAVE_TX_TIMEOUT
  46. /* The maximum time waited (in jiffies) before assuming a Tx failed. (400ms) */
  47. #define TX_TIMEOUT (400*HZ/1000)
  48. #ifdef HAVE_TX_TIMEOUT
  49. static int timeout = TX_TIMEOUT;
  50. module_param(timeout, int, 0);
  51. #endif
  52. /*
  53. * This structure is private to each device. It is used to pass
  54. * packets in and out, so there is place for a packet
  55. */
  56. struct meth_private {
  57. /* in-memory copy of MAC Control register */
  58. unsigned long mac_ctrl;
  59. /* in-memory copy of DMA Control register */
  60. unsigned long dma_ctrl;
  61. /* address of PHY, used by mdio_* functions, initialized in mdio_probe */
  62. unsigned long phy_addr;
  63. tx_packet *tx_ring;
  64. dma_addr_t tx_ring_dma;
  65. struct sk_buff *tx_skbs[TX_RING_ENTRIES];
  66. dma_addr_t tx_skb_dmas[TX_RING_ENTRIES];
  67. unsigned long tx_read, tx_write, tx_count;
  68. rx_packet *rx_ring[RX_RING_ENTRIES];
  69. dma_addr_t rx_ring_dmas[RX_RING_ENTRIES];
  70. struct sk_buff *rx_skbs[RX_RING_ENTRIES];
  71. unsigned long rx_write;
  72. spinlock_t meth_lock;
  73. };
  74. static void meth_tx_timeout(struct net_device *dev);
  75. static irqreturn_t meth_interrupt(int irq, void *dev_id);
  76. /* global, initialized in ip32-setup.c */
  77. char o2meth_eaddr[8]={0,0,0,0,0,0,0,0};
  78. static inline void load_eaddr(struct net_device *dev)
  79. {
  80. int i;
  81. u64 macaddr;
  82. DPRINTK("Loading MAC Address: %pM\n", dev->dev_addr);
  83. macaddr = 0;
  84. for (i = 0; i < 6; i++)
  85. macaddr |= (u64)dev->dev_addr[i] << ((5 - i) * 8);
  86. mace->eth.mac_addr = macaddr;
  87. }
  88. /*
  89. * Waits for BUSY status of mdio bus to clear
  90. */
  91. #define WAIT_FOR_PHY(___rval) \
  92. while ((___rval = mace->eth.phy_data) & MDIO_BUSY) { \
  93. udelay(25); \
  94. }
  95. /*read phy register, return value read */
  96. static unsigned long mdio_read(struct meth_private *priv, unsigned long phyreg)
  97. {
  98. unsigned long rval;
  99. WAIT_FOR_PHY(rval);
  100. mace->eth.phy_regs = (priv->phy_addr << 5) | (phyreg & 0x1f);
  101. udelay(25);
  102. mace->eth.phy_trans_go = 1;
  103. udelay(25);
  104. WAIT_FOR_PHY(rval);
  105. return rval & MDIO_DATA_MASK;
  106. }
  107. static int mdio_probe(struct meth_private *priv)
  108. {
  109. int i;
  110. unsigned long p2, p3, flags;
  111. /* check if phy is detected already */
  112. if(priv->phy_addr>=0&&priv->phy_addr<32)
  113. return 0;
  114. spin_lock_irqsave(&priv->meth_lock, flags);
  115. for (i=0;i<32;++i){
  116. priv->phy_addr=i;
  117. p2=mdio_read(priv,2);
  118. p3=mdio_read(priv,3);
  119. #if MFE_DEBUG>=2
  120. switch ((p2<<12)|(p3>>4)){
  121. case PHY_QS6612X:
  122. DPRINTK("PHY is QS6612X\n");
  123. break;
  124. case PHY_ICS1889:
  125. DPRINTK("PHY is ICS1889\n");
  126. break;
  127. case PHY_ICS1890:
  128. DPRINTK("PHY is ICS1890\n");
  129. break;
  130. case PHY_DP83840:
  131. DPRINTK("PHY is DP83840\n");
  132. break;
  133. }
  134. #endif
  135. if(p2!=0xffff&&p2!=0x0000){
  136. DPRINTK("PHY code: %x\n",(p2<<12)|(p3>>4));
  137. break;
  138. }
  139. }
  140. spin_unlock_irqrestore(&priv->meth_lock, flags);
  141. if(priv->phy_addr<32) {
  142. return 0;
  143. }
  144. DPRINTK("Oopsie! PHY is not known!\n");
  145. priv->phy_addr=-1;
  146. return -ENODEV;
  147. }
  148. static void meth_check_link(struct net_device *dev)
  149. {
  150. struct meth_private *priv = netdev_priv(dev);
  151. unsigned long mii_advertising = mdio_read(priv, 4);
  152. unsigned long mii_partner = mdio_read(priv, 5);
  153. unsigned long negotiated = mii_advertising & mii_partner;
  154. unsigned long duplex, speed;
  155. if (mii_partner == 0xffff)
  156. return;
  157. speed = (negotiated & 0x0380) ? METH_100MBIT : 0;
  158. duplex = ((negotiated & 0x0100) || (negotiated & 0x01C0) == 0x0040) ?
  159. METH_PHY_FDX : 0;
  160. if ((priv->mac_ctrl & METH_PHY_FDX) ^ duplex) {
  161. DPRINTK("Setting %s-duplex\n", duplex ? "full" : "half");
  162. if (duplex)
  163. priv->mac_ctrl |= METH_PHY_FDX;
  164. else
  165. priv->mac_ctrl &= ~METH_PHY_FDX;
  166. mace->eth.mac_ctrl = priv->mac_ctrl;
  167. }
  168. if ((priv->mac_ctrl & METH_100MBIT) ^ speed) {
  169. DPRINTK("Setting %dMbs mode\n", speed ? 100 : 10);
  170. if (duplex)
  171. priv->mac_ctrl |= METH_100MBIT;
  172. else
  173. priv->mac_ctrl &= ~METH_100MBIT;
  174. mace->eth.mac_ctrl = priv->mac_ctrl;
  175. }
  176. }
  177. static int meth_init_tx_ring(struct meth_private *priv)
  178. {
  179. /* Init TX ring */
  180. priv->tx_ring = dma_alloc_coherent(NULL, TX_RING_BUFFER_SIZE,
  181. &priv->tx_ring_dma, GFP_ATOMIC);
  182. if (!priv->tx_ring)
  183. return -ENOMEM;
  184. memset(priv->tx_ring, 0, TX_RING_BUFFER_SIZE);
  185. priv->tx_count = priv->tx_read = priv->tx_write = 0;
  186. mace->eth.tx_ring_base = priv->tx_ring_dma;
  187. /* Now init skb save area */
  188. memset(priv->tx_skbs, 0, sizeof(priv->tx_skbs));
  189. memset(priv->tx_skb_dmas, 0, sizeof(priv->tx_skb_dmas));
  190. return 0;
  191. }
  192. static int meth_init_rx_ring(struct meth_private *priv)
  193. {
  194. int i;
  195. for (i = 0; i < RX_RING_ENTRIES; i++) {
  196. priv->rx_skbs[i] = alloc_skb(METH_RX_BUFF_SIZE, 0);
  197. /* 8byte status vector + 3quad padding + 2byte padding,
  198. * to put data on 64bit aligned boundary */
  199. skb_reserve(priv->rx_skbs[i],METH_RX_HEAD);
  200. priv->rx_ring[i]=(rx_packet*)(priv->rx_skbs[i]->head);
  201. /* I'll need to re-sync it after each RX */
  202. priv->rx_ring_dmas[i] =
  203. dma_map_single(NULL, priv->rx_ring[i],
  204. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  205. mace->eth.rx_fifo = priv->rx_ring_dmas[i];
  206. }
  207. priv->rx_write = 0;
  208. return 0;
  209. }
  210. static void meth_free_tx_ring(struct meth_private *priv)
  211. {
  212. int i;
  213. /* Remove any pending skb */
  214. for (i = 0; i < TX_RING_ENTRIES; i++) {
  215. if (priv->tx_skbs[i])
  216. dev_kfree_skb(priv->tx_skbs[i]);
  217. priv->tx_skbs[i] = NULL;
  218. }
  219. dma_free_coherent(NULL, TX_RING_BUFFER_SIZE, priv->tx_ring,
  220. priv->tx_ring_dma);
  221. }
  222. /* Presumes RX DMA engine is stopped, and RX fifo ring is reset */
  223. static void meth_free_rx_ring(struct meth_private *priv)
  224. {
  225. int i;
  226. for (i = 0; i < RX_RING_ENTRIES; i++) {
  227. dma_unmap_single(NULL, priv->rx_ring_dmas[i],
  228. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  229. priv->rx_ring[i] = 0;
  230. priv->rx_ring_dmas[i] = 0;
  231. kfree_skb(priv->rx_skbs[i]);
  232. }
  233. }
  234. int meth_reset(struct net_device *dev)
  235. {
  236. struct meth_private *priv = netdev_priv(dev);
  237. /* Reset card */
  238. mace->eth.mac_ctrl = SGI_MAC_RESET;
  239. udelay(1);
  240. mace->eth.mac_ctrl = 0;
  241. udelay(25);
  242. /* Load ethernet address */
  243. load_eaddr(dev);
  244. /* Should load some "errata", but later */
  245. /* Check for device */
  246. if (mdio_probe(priv) < 0) {
  247. DPRINTK("Unable to find PHY\n");
  248. return -ENODEV;
  249. }
  250. /* Initial mode: 10 | Half-duplex | Accept normal packets */
  251. priv->mac_ctrl = METH_ACCEPT_MCAST | METH_DEFAULT_IPG;
  252. if (dev->flags & IFF_PROMISC)
  253. priv->mac_ctrl |= METH_PROMISC;
  254. mace->eth.mac_ctrl = priv->mac_ctrl;
  255. /* Autonegotiate speed and duplex mode */
  256. meth_check_link(dev);
  257. /* Now set dma control, but don't enable DMA, yet */
  258. priv->dma_ctrl = (4 << METH_RX_OFFSET_SHIFT) |
  259. (RX_RING_ENTRIES << METH_RX_DEPTH_SHIFT);
  260. mace->eth.dma_ctrl = priv->dma_ctrl;
  261. return 0;
  262. }
  263. /*============End Helper Routines=====================*/
  264. /*
  265. * Open and close
  266. */
  267. static int meth_open(struct net_device *dev)
  268. {
  269. struct meth_private *priv = netdev_priv(dev);
  270. int ret;
  271. priv->phy_addr = -1; /* No PHY is known yet... */
  272. /* Initialize the hardware */
  273. ret = meth_reset(dev);
  274. if (ret < 0)
  275. return ret;
  276. /* Allocate the ring buffers */
  277. ret = meth_init_tx_ring(priv);
  278. if (ret < 0)
  279. return ret;
  280. ret = meth_init_rx_ring(priv);
  281. if (ret < 0)
  282. goto out_free_tx_ring;
  283. ret = request_irq(dev->irq, meth_interrupt, 0, meth_str, dev);
  284. if (ret) {
  285. printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
  286. goto out_free_rx_ring;
  287. }
  288. /* Start DMA */
  289. priv->dma_ctrl |= METH_DMA_TX_EN | /*METH_DMA_TX_INT_EN |*/
  290. METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  291. mace->eth.dma_ctrl = priv->dma_ctrl;
  292. DPRINTK("About to start queue\n");
  293. netif_start_queue(dev);
  294. return 0;
  295. out_free_rx_ring:
  296. meth_free_rx_ring(priv);
  297. out_free_tx_ring:
  298. meth_free_tx_ring(priv);
  299. return ret;
  300. }
  301. static int meth_release(struct net_device *dev)
  302. {
  303. struct meth_private *priv = netdev_priv(dev);
  304. DPRINTK("Stopping queue\n");
  305. netif_stop_queue(dev); /* can't transmit any more */
  306. /* shut down DMA */
  307. priv->dma_ctrl &= ~(METH_DMA_TX_EN | METH_DMA_TX_INT_EN |
  308. METH_DMA_RX_EN | METH_DMA_RX_INT_EN);
  309. mace->eth.dma_ctrl = priv->dma_ctrl;
  310. free_irq(dev->irq, dev);
  311. meth_free_tx_ring(priv);
  312. meth_free_rx_ring(priv);
  313. return 0;
  314. }
  315. /*
  316. * Receive a packet: retrieve, encapsulate and pass over to upper levels
  317. */
  318. static void meth_rx(struct net_device* dev, unsigned long int_status)
  319. {
  320. struct sk_buff *skb;
  321. unsigned long status, flags;
  322. struct meth_private *priv = netdev_priv(dev);
  323. unsigned long fifo_rptr = (int_status & METH_INT_RX_RPTR_MASK) >> 8;
  324. spin_lock_irqsave(&priv->meth_lock, flags);
  325. priv->dma_ctrl &= ~METH_DMA_RX_INT_EN;
  326. mace->eth.dma_ctrl = priv->dma_ctrl;
  327. spin_unlock_irqrestore(&priv->meth_lock, flags);
  328. if (int_status & METH_INT_RX_UNDERFLOW) {
  329. fifo_rptr = (fifo_rptr - 1) & 0x0f;
  330. }
  331. while (priv->rx_write != fifo_rptr) {
  332. dma_unmap_single(NULL, priv->rx_ring_dmas[priv->rx_write],
  333. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  334. status = priv->rx_ring[priv->rx_write]->status.raw;
  335. #if MFE_DEBUG
  336. if (!(status & METH_RX_ST_VALID)) {
  337. DPRINTK("Not received? status=%016lx\n",status);
  338. }
  339. #endif
  340. if ((!(status & METH_RX_STATUS_ERRORS)) && (status & METH_RX_ST_VALID)) {
  341. int len = (status & 0xffff) - 4; /* omit CRC */
  342. /* length sanity check */
  343. if (len < 60 || len > 1518) {
  344. printk(KERN_DEBUG "%s: bogus packet size: %ld, status=%#2Lx.\n",
  345. dev->name, priv->rx_write,
  346. priv->rx_ring[priv->rx_write]->status.raw);
  347. dev->stats.rx_errors++;
  348. dev->stats.rx_length_errors++;
  349. skb = priv->rx_skbs[priv->rx_write];
  350. } else {
  351. skb = alloc_skb(METH_RX_BUFF_SIZE, GFP_ATOMIC);
  352. if (!skb) {
  353. /* Ouch! No memory! Drop packet on the floor */
  354. DPRINTK("No mem: dropping packet\n");
  355. dev->stats.rx_dropped++;
  356. skb = priv->rx_skbs[priv->rx_write];
  357. } else {
  358. struct sk_buff *skb_c = priv->rx_skbs[priv->rx_write];
  359. /* 8byte status vector + 3quad padding + 2byte padding,
  360. * to put data on 64bit aligned boundary */
  361. skb_reserve(skb, METH_RX_HEAD);
  362. /* Write metadata, and then pass to the receive level */
  363. skb_put(skb_c, len);
  364. priv->rx_skbs[priv->rx_write] = skb;
  365. skb_c->protocol = eth_type_trans(skb_c, dev);
  366. dev->stats.rx_packets++;
  367. dev->stats.rx_bytes += len;
  368. netif_rx(skb_c);
  369. }
  370. }
  371. } else {
  372. dev->stats.rx_errors++;
  373. skb=priv->rx_skbs[priv->rx_write];
  374. #if MFE_DEBUG>0
  375. printk(KERN_WARNING "meth: RX error: status=0x%016lx\n",status);
  376. if(status&METH_RX_ST_RCV_CODE_VIOLATION)
  377. printk(KERN_WARNING "Receive Code Violation\n");
  378. if(status&METH_RX_ST_CRC_ERR)
  379. printk(KERN_WARNING "CRC error\n");
  380. if(status&METH_RX_ST_INV_PREAMBLE_CTX)
  381. printk(KERN_WARNING "Invalid Preamble Context\n");
  382. if(status&METH_RX_ST_LONG_EVT_SEEN)
  383. printk(KERN_WARNING "Long Event Seen...\n");
  384. if(status&METH_RX_ST_BAD_PACKET)
  385. printk(KERN_WARNING "Bad Packet\n");
  386. if(status&METH_RX_ST_CARRIER_EVT_SEEN)
  387. printk(KERN_WARNING "Carrier Event Seen\n");
  388. #endif
  389. }
  390. priv->rx_ring[priv->rx_write] = (rx_packet*)skb->head;
  391. priv->rx_ring[priv->rx_write]->status.raw = 0;
  392. priv->rx_ring_dmas[priv->rx_write] =
  393. dma_map_single(NULL, priv->rx_ring[priv->rx_write],
  394. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  395. mace->eth.rx_fifo = priv->rx_ring_dmas[priv->rx_write];
  396. ADVANCE_RX_PTR(priv->rx_write);
  397. }
  398. spin_lock_irqsave(&priv->meth_lock, flags);
  399. /* In case there was underflow, and Rx DMA was disabled */
  400. priv->dma_ctrl |= METH_DMA_RX_INT_EN | METH_DMA_RX_EN;
  401. mace->eth.dma_ctrl = priv->dma_ctrl;
  402. mace->eth.int_stat = METH_INT_RX_THRESHOLD;
  403. spin_unlock_irqrestore(&priv->meth_lock, flags);
  404. }
  405. static int meth_tx_full(struct net_device *dev)
  406. {
  407. struct meth_private *priv = netdev_priv(dev);
  408. return (priv->tx_count >= TX_RING_ENTRIES - 1);
  409. }
  410. static void meth_tx_cleanup(struct net_device* dev, unsigned long int_status)
  411. {
  412. struct meth_private *priv = netdev_priv(dev);
  413. unsigned long status, flags;
  414. struct sk_buff *skb;
  415. unsigned long rptr = (int_status&TX_INFO_RPTR) >> 16;
  416. spin_lock_irqsave(&priv->meth_lock, flags);
  417. /* Stop DMA notification */
  418. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  419. mace->eth.dma_ctrl = priv->dma_ctrl;
  420. while (priv->tx_read != rptr) {
  421. skb = priv->tx_skbs[priv->tx_read];
  422. status = priv->tx_ring[priv->tx_read].header.raw;
  423. #if MFE_DEBUG>=1
  424. if (priv->tx_read == priv->tx_write)
  425. DPRINTK("Auchi! tx_read=%d,tx_write=%d,rptr=%d?\n", priv->tx_read, priv->tx_write,rptr);
  426. #endif
  427. if (status & METH_TX_ST_DONE) {
  428. if (status & METH_TX_ST_SUCCESS){
  429. dev->stats.tx_packets++;
  430. dev->stats.tx_bytes += skb->len;
  431. } else {
  432. dev->stats.tx_errors++;
  433. #if MFE_DEBUG>=1
  434. DPRINTK("TX error: status=%016lx <",status);
  435. if(status & METH_TX_ST_SUCCESS)
  436. printk(" SUCCESS");
  437. if(status & METH_TX_ST_TOOLONG)
  438. printk(" TOOLONG");
  439. if(status & METH_TX_ST_UNDERRUN)
  440. printk(" UNDERRUN");
  441. if(status & METH_TX_ST_EXCCOLL)
  442. printk(" EXCCOLL");
  443. if(status & METH_TX_ST_DEFER)
  444. printk(" DEFER");
  445. if(status & METH_TX_ST_LATECOLL)
  446. printk(" LATECOLL");
  447. printk(" >\n");
  448. #endif
  449. }
  450. } else {
  451. DPRINTK("RPTR points us here, but packet not done?\n");
  452. break;
  453. }
  454. dev_kfree_skb_irq(skb);
  455. priv->tx_skbs[priv->tx_read] = NULL;
  456. priv->tx_ring[priv->tx_read].header.raw = 0;
  457. priv->tx_read = (priv->tx_read+1)&(TX_RING_ENTRIES-1);
  458. priv->tx_count--;
  459. }
  460. /* wake up queue if it was stopped */
  461. if (netif_queue_stopped(dev) && !meth_tx_full(dev)) {
  462. netif_wake_queue(dev);
  463. }
  464. mace->eth.int_stat = METH_INT_TX_EMPTY | METH_INT_TX_PKT;
  465. spin_unlock_irqrestore(&priv->meth_lock, flags);
  466. }
  467. static void meth_error(struct net_device* dev, unsigned status)
  468. {
  469. struct meth_private *priv = netdev_priv(dev);
  470. unsigned long flags;
  471. printk(KERN_WARNING "meth: error status: 0x%08x\n",status);
  472. /* check for errors too... */
  473. if (status & (METH_INT_TX_LINK_FAIL))
  474. printk(KERN_WARNING "meth: link failure\n");
  475. /* Should I do full reset in this case? */
  476. if (status & (METH_INT_MEM_ERROR))
  477. printk(KERN_WARNING "meth: memory error\n");
  478. if (status & (METH_INT_TX_ABORT))
  479. printk(KERN_WARNING "meth: aborted\n");
  480. if (status & (METH_INT_RX_OVERFLOW))
  481. printk(KERN_WARNING "meth: Rx overflow\n");
  482. if (status & (METH_INT_RX_UNDERFLOW)) {
  483. printk(KERN_WARNING "meth: Rx underflow\n");
  484. spin_lock_irqsave(&priv->meth_lock, flags);
  485. mace->eth.int_stat = METH_INT_RX_UNDERFLOW;
  486. /* more underflow interrupts will be delivered,
  487. * effectively throwing us into an infinite loop.
  488. * Thus I stop processing Rx in this case. */
  489. priv->dma_ctrl &= ~METH_DMA_RX_EN;
  490. mace->eth.dma_ctrl = priv->dma_ctrl;
  491. DPRINTK("Disabled meth Rx DMA temporarily\n");
  492. spin_unlock_irqrestore(&priv->meth_lock, flags);
  493. }
  494. mace->eth.int_stat = METH_INT_ERROR;
  495. }
  496. /*
  497. * The typical interrupt entry point
  498. */
  499. static irqreturn_t meth_interrupt(int irq, void *dev_id)
  500. {
  501. struct net_device *dev = (struct net_device *)dev_id;
  502. struct meth_private *priv = netdev_priv(dev);
  503. unsigned long status;
  504. status = mace->eth.int_stat;
  505. while (status & 0xff) {
  506. /* First handle errors - if we get Rx underflow,
  507. * Rx DMA will be disabled, and Rx handler will reenable
  508. * it. I don't think it's possible to get Rx underflow,
  509. * without getting Rx interrupt */
  510. if (status & METH_INT_ERROR) {
  511. meth_error(dev, status);
  512. }
  513. if (status & (METH_INT_TX_EMPTY | METH_INT_TX_PKT)) {
  514. /* a transmission is over: free the skb */
  515. meth_tx_cleanup(dev, status);
  516. }
  517. if (status & METH_INT_RX_THRESHOLD) {
  518. if (!(priv->dma_ctrl & METH_DMA_RX_INT_EN))
  519. break;
  520. /* send it to meth_rx for handling */
  521. meth_rx(dev, status);
  522. }
  523. status = mace->eth.int_stat;
  524. }
  525. return IRQ_HANDLED;
  526. }
  527. /*
  528. * Transmits packets that fit into TX descriptor (are <=120B)
  529. */
  530. static void meth_tx_short_prepare(struct meth_private *priv,
  531. struct sk_buff *skb)
  532. {
  533. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  534. int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  535. desc->header.raw = METH_TX_CMD_INT_EN | (len-1) | ((128-len) << 16);
  536. /* maybe I should set whole thing to 0 first... */
  537. skb_copy_from_linear_data(skb, desc->data.dt + (120 - len), skb->len);
  538. if (skb->len < len)
  539. memset(desc->data.dt + 120 - len + skb->len, 0, len-skb->len);
  540. }
  541. #define TX_CATBUF1 BIT(25)
  542. static void meth_tx_1page_prepare(struct meth_private *priv,
  543. struct sk_buff *skb)
  544. {
  545. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  546. void *buffer_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  547. int unaligned_len = (int)((unsigned long)buffer_data - (unsigned long)skb->data);
  548. int buffer_len = skb->len - unaligned_len;
  549. dma_addr_t catbuf;
  550. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | (skb->len - 1);
  551. /* unaligned part */
  552. if (unaligned_len) {
  553. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  554. unaligned_len);
  555. desc->header.raw |= (128 - unaligned_len) << 16;
  556. }
  557. /* first page */
  558. catbuf = dma_map_single(NULL, buffer_data, buffer_len,
  559. DMA_TO_DEVICE);
  560. desc->data.cat_buf[0].form.start_addr = catbuf >> 3;
  561. desc->data.cat_buf[0].form.len = buffer_len - 1;
  562. }
  563. #define TX_CATBUF2 BIT(26)
  564. static void meth_tx_2page_prepare(struct meth_private *priv,
  565. struct sk_buff *skb)
  566. {
  567. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  568. void *buffer1_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  569. void *buffer2_data = (void *)PAGE_ALIGN((unsigned long)skb->data);
  570. int unaligned_len = (int)((unsigned long)buffer1_data - (unsigned long)skb->data);
  571. int buffer1_len = (int)((unsigned long)buffer2_data - (unsigned long)buffer1_data);
  572. int buffer2_len = skb->len - buffer1_len - unaligned_len;
  573. dma_addr_t catbuf1, catbuf2;
  574. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | TX_CATBUF2| (skb->len - 1);
  575. /* unaligned part */
  576. if (unaligned_len){
  577. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  578. unaligned_len);
  579. desc->header.raw |= (128 - unaligned_len) << 16;
  580. }
  581. /* first page */
  582. catbuf1 = dma_map_single(NULL, buffer1_data, buffer1_len,
  583. DMA_TO_DEVICE);
  584. desc->data.cat_buf[0].form.start_addr = catbuf1 >> 3;
  585. desc->data.cat_buf[0].form.len = buffer1_len - 1;
  586. /* second page */
  587. catbuf2 = dma_map_single(NULL, buffer2_data, buffer2_len,
  588. DMA_TO_DEVICE);
  589. desc->data.cat_buf[1].form.start_addr = catbuf2 >> 3;
  590. desc->data.cat_buf[1].form.len = buffer2_len - 1;
  591. }
  592. static void meth_add_to_tx_ring(struct meth_private *priv, struct sk_buff *skb)
  593. {
  594. /* Remember the skb, so we can free it at interrupt time */
  595. priv->tx_skbs[priv->tx_write] = skb;
  596. if (skb->len <= 120) {
  597. /* Whole packet fits into descriptor */
  598. meth_tx_short_prepare(priv, skb);
  599. } else if (PAGE_ALIGN((unsigned long)skb->data) !=
  600. PAGE_ALIGN((unsigned long)skb->data + skb->len - 1)) {
  601. /* Packet crosses page boundary */
  602. meth_tx_2page_prepare(priv, skb);
  603. } else {
  604. /* Packet is in one page */
  605. meth_tx_1page_prepare(priv, skb);
  606. }
  607. priv->tx_write = (priv->tx_write + 1) & (TX_RING_ENTRIES - 1);
  608. mace->eth.tx_info = priv->tx_write;
  609. priv->tx_count++;
  610. }
  611. /*
  612. * Transmit a packet (called by the kernel)
  613. */
  614. static int meth_tx(struct sk_buff *skb, struct net_device *dev)
  615. {
  616. struct meth_private *priv = netdev_priv(dev);
  617. unsigned long flags;
  618. spin_lock_irqsave(&priv->meth_lock, flags);
  619. /* Stop DMA notification */
  620. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  621. mace->eth.dma_ctrl = priv->dma_ctrl;
  622. meth_add_to_tx_ring(priv, skb);
  623. dev->trans_start = jiffies; /* save the timestamp */
  624. /* If TX ring is full, tell the upper layer to stop sending packets */
  625. if (meth_tx_full(dev)) {
  626. printk(KERN_DEBUG "TX full: stopping\n");
  627. netif_stop_queue(dev);
  628. }
  629. /* Restart DMA notification */
  630. priv->dma_ctrl |= METH_DMA_TX_INT_EN;
  631. mace->eth.dma_ctrl = priv->dma_ctrl;
  632. spin_unlock_irqrestore(&priv->meth_lock, flags);
  633. return 0;
  634. }
  635. /*
  636. * Deal with a transmit timeout.
  637. */
  638. static void meth_tx_timeout(struct net_device *dev)
  639. {
  640. struct meth_private *priv = netdev_priv(dev);
  641. unsigned long flags;
  642. printk(KERN_WARNING "%s: transmit timed out\n", dev->name);
  643. /* Protect against concurrent rx interrupts */
  644. spin_lock_irqsave(&priv->meth_lock,flags);
  645. /* Try to reset the interface. */
  646. meth_reset(dev);
  647. dev->stats.tx_errors++;
  648. /* Clear all rings */
  649. meth_free_tx_ring(priv);
  650. meth_free_rx_ring(priv);
  651. meth_init_tx_ring(priv);
  652. meth_init_rx_ring(priv);
  653. /* Restart dma */
  654. priv->dma_ctrl |= METH_DMA_TX_EN | METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  655. mace->eth.dma_ctrl = priv->dma_ctrl;
  656. /* Enable interrupt */
  657. spin_unlock_irqrestore(&priv->meth_lock, flags);
  658. dev->trans_start = jiffies;
  659. netif_wake_queue(dev);
  660. return;
  661. }
  662. /*
  663. * Ioctl commands
  664. */
  665. static int meth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  666. {
  667. /* XXX Not yet implemented */
  668. switch(cmd) {
  669. case SIOCGMIIPHY:
  670. case SIOCGMIIREG:
  671. case SIOCSMIIREG:
  672. default:
  673. return -EOPNOTSUPP;
  674. }
  675. }
  676. static const struct net_device_ops meth_netdev_ops = {
  677. .ndo_open = meth_open,
  678. .ndo_stop = meth_release,
  679. .ndo_start_xmit = meth_tx,
  680. .ndo_do_ioctl = meth_ioctl,
  681. .ndo_tx_timeout = meth_tx_timeout,
  682. .ndo_change_mtu = eth_change_mtu,
  683. .ndo_validate_addr = eth_validate_addr,
  684. .ndo_set_mac_address = eth_mac_addr,
  685. };
  686. /*
  687. * The init function.
  688. */
  689. static int __init meth_probe(struct platform_device *pdev)
  690. {
  691. struct net_device *dev;
  692. struct meth_private *priv;
  693. int err;
  694. dev = alloc_etherdev(sizeof(struct meth_private));
  695. if (!dev)
  696. return -ENOMEM;
  697. dev->netdev_ops = &meth_netdev_ops;
  698. dev->watchdog_timeo = timeout;
  699. dev->irq = MACE_ETHERNET_IRQ;
  700. dev->base_addr = (unsigned long)&mace->eth;
  701. memcpy(dev->dev_addr, o2meth_eaddr, 6);
  702. priv = netdev_priv(dev);
  703. spin_lock_init(&priv->meth_lock);
  704. SET_NETDEV_DEV(dev, &pdev->dev);
  705. err = register_netdev(dev);
  706. if (err) {
  707. free_netdev(dev);
  708. return err;
  709. }
  710. printk(KERN_INFO "%s: SGI MACE Ethernet rev. %d\n",
  711. dev->name, (unsigned int)(mace->eth.mac_ctrl >> 29));
  712. return 0;
  713. }
  714. static int __exit meth_remove(struct platform_device *pdev)
  715. {
  716. struct net_device *dev = platform_get_drvdata(pdev);
  717. unregister_netdev(dev);
  718. free_netdev(dev);
  719. platform_set_drvdata(pdev, NULL);
  720. return 0;
  721. }
  722. static struct platform_driver meth_driver = {
  723. .probe = meth_probe,
  724. .remove = __devexit_p(meth_remove),
  725. .driver = {
  726. .name = "meth",
  727. .owner = THIS_MODULE,
  728. }
  729. };
  730. static int __init meth_init_module(void)
  731. {
  732. int err;
  733. err = platform_driver_register(&meth_driver);
  734. if (err)
  735. printk(KERN_ERR "Driver registration failed\n");
  736. return err;
  737. }
  738. static void __exit meth_exit_module(void)
  739. {
  740. platform_driver_unregister(&meth_driver);
  741. }
  742. module_init(meth_init_module);
  743. module_exit(meth_exit_module);
  744. MODULE_AUTHOR("Ilya Volynets <ilya@theIlya.com>");
  745. MODULE_DESCRIPTION("SGI O2 Builtin Fast Ethernet driver");
  746. MODULE_LICENSE("GPL");
  747. MODULE_ALIAS("platform:meth");