ll_temac_main.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * Driver for Xilinx TEMAC Ethernet device
  3. *
  4. * Copyright (c) 2008 Nissin Systems Co., Ltd., Yoshio Kashiwagi
  5. * Copyright (c) 2005-2008 DLA Systems, David H. Lynch Jr. <dhlii@dlasys.net>
  6. * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
  7. *
  8. * This is a driver for the Xilinx ll_temac ipcore which is often used
  9. * in the Virtex and Spartan series of chips.
  10. *
  11. * Notes:
  12. * - The ll_temac hardware uses indirect access for many of the TEMAC
  13. * registers, include the MDIO bus. However, indirect access to MDIO
  14. * registers take considerably more clock cycles than to TEMAC registers.
  15. * MDIO accesses are long, so threads doing them should probably sleep
  16. * rather than busywait. However, since only one indirect access can be
  17. * in progress at any given time, that means that *all* indirect accesses
  18. * could end up sleeping (to wait for an MDIO access to complete).
  19. * Fortunately none of the indirect accesses are on the 'hot' path for tx
  20. * or rx, so this should be okay.
  21. *
  22. * TODO:
  23. * - Fix driver to work on more than just Virtex5. Right now the driver
  24. * assumes that the locallink DMA registers are accessed via DCR
  25. * instructions.
  26. * - Factor out locallink DMA code into separate driver
  27. * - Fix multicast assignment.
  28. * - Fix support for hardware checksumming.
  29. * - Testing. Lots and lots of testing.
  30. *
  31. */
  32. #include <linux/delay.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/init.h>
  35. #include <linux/mii.h>
  36. #include <linux/module.h>
  37. #include <linux/mutex.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/of.h>
  40. #include <linux/of_device.h>
  41. #include <linux/of_mdio.h>
  42. #include <linux/of_platform.h>
  43. #include <linux/skbuff.h>
  44. #include <linux/spinlock.h>
  45. #include <linux/tcp.h> /* needed for sizeof(tcphdr) */
  46. #include <linux/udp.h> /* needed for sizeof(udphdr) */
  47. #include <linux/phy.h>
  48. #include <linux/in.h>
  49. #include <linux/io.h>
  50. #include <linux/ip.h>
  51. #include "ll_temac.h"
  52. #define TX_BD_NUM 64
  53. #define RX_BD_NUM 128
  54. /* ---------------------------------------------------------------------
  55. * Low level register access functions
  56. */
  57. u32 temac_ior(struct temac_local *lp, int offset)
  58. {
  59. return in_be32((u32 *)(lp->regs + offset));
  60. }
  61. void temac_iow(struct temac_local *lp, int offset, u32 value)
  62. {
  63. out_be32((u32 *) (lp->regs + offset), value);
  64. }
  65. int temac_indirect_busywait(struct temac_local *lp)
  66. {
  67. long end = jiffies + 2;
  68. while (!(temac_ior(lp, XTE_RDY0_OFFSET) & XTE_RDY0_HARD_ACS_RDY_MASK)) {
  69. if (end - jiffies <= 0) {
  70. WARN_ON(1);
  71. return -ETIMEDOUT;
  72. }
  73. msleep(1);
  74. }
  75. return 0;
  76. }
  77. /**
  78. * temac_indirect_in32
  79. *
  80. * lp->indirect_mutex must be held when calling this function
  81. */
  82. u32 temac_indirect_in32(struct temac_local *lp, int reg)
  83. {
  84. u32 val;
  85. if (temac_indirect_busywait(lp))
  86. return -ETIMEDOUT;
  87. temac_iow(lp, XTE_CTL0_OFFSET, reg);
  88. if (temac_indirect_busywait(lp))
  89. return -ETIMEDOUT;
  90. val = temac_ior(lp, XTE_LSW0_OFFSET);
  91. return val;
  92. }
  93. /**
  94. * temac_indirect_out32
  95. *
  96. * lp->indirect_mutex must be held when calling this function
  97. */
  98. void temac_indirect_out32(struct temac_local *lp, int reg, u32 value)
  99. {
  100. if (temac_indirect_busywait(lp))
  101. return;
  102. temac_iow(lp, XTE_LSW0_OFFSET, value);
  103. temac_iow(lp, XTE_CTL0_OFFSET, CNTLREG_WRITE_ENABLE_MASK | reg);
  104. }
  105. static u32 temac_dma_in32(struct temac_local *lp, int reg)
  106. {
  107. return dcr_read(lp->sdma_dcrs, reg);
  108. }
  109. static void temac_dma_out32(struct temac_local *lp, int reg, u32 value)
  110. {
  111. dcr_write(lp->sdma_dcrs, reg, value);
  112. }
  113. /**
  114. * temac_dma_bd_init - Setup buffer descriptor rings
  115. */
  116. static int temac_dma_bd_init(struct net_device *ndev)
  117. {
  118. struct temac_local *lp = netdev_priv(ndev);
  119. struct sk_buff *skb;
  120. int i;
  121. lp->rx_skb = kzalloc(sizeof(struct sk_buff)*RX_BD_NUM, GFP_KERNEL);
  122. /* allocate the tx and rx ring buffer descriptors. */
  123. /* returns a virtual addres and a physical address. */
  124. lp->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  125. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  126. &lp->tx_bd_p, GFP_KERNEL);
  127. lp->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  128. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  129. &lp->rx_bd_p, GFP_KERNEL);
  130. memset(lp->tx_bd_v, 0, sizeof(*lp->tx_bd_v) * TX_BD_NUM);
  131. for (i = 0; i < TX_BD_NUM; i++) {
  132. lp->tx_bd_v[i].next = lp->tx_bd_p +
  133. sizeof(*lp->tx_bd_v) * ((i + 1) % TX_BD_NUM);
  134. }
  135. memset(lp->rx_bd_v, 0, sizeof(*lp->rx_bd_v) * RX_BD_NUM);
  136. for (i = 0; i < RX_BD_NUM; i++) {
  137. lp->rx_bd_v[i].next = lp->rx_bd_p +
  138. sizeof(*lp->rx_bd_v) * ((i + 1) % RX_BD_NUM);
  139. skb = alloc_skb(XTE_MAX_JUMBO_FRAME_SIZE
  140. + XTE_ALIGN, GFP_ATOMIC);
  141. if (skb == 0) {
  142. dev_err(&ndev->dev, "alloc_skb error %d\n", i);
  143. return -1;
  144. }
  145. lp->rx_skb[i] = skb;
  146. skb_reserve(skb, BUFFER_ALIGN(skb->data));
  147. /* returns physical address of skb->data */
  148. lp->rx_bd_v[i].phys = dma_map_single(ndev->dev.parent,
  149. skb->data,
  150. XTE_MAX_JUMBO_FRAME_SIZE,
  151. DMA_FROM_DEVICE);
  152. lp->rx_bd_v[i].len = XTE_MAX_JUMBO_FRAME_SIZE;
  153. lp->rx_bd_v[i].app0 = STS_CTRL_APP0_IRQONEND;
  154. }
  155. temac_dma_out32(lp, TX_CHNL_CTRL, 0x10220400 |
  156. CHNL_CTRL_IRQ_EN |
  157. CHNL_CTRL_IRQ_DLY_EN |
  158. CHNL_CTRL_IRQ_COAL_EN);
  159. /* 0x10220483 */
  160. /* 0x00100483 */
  161. temac_dma_out32(lp, RX_CHNL_CTRL, 0xff010000 |
  162. CHNL_CTRL_IRQ_EN |
  163. CHNL_CTRL_IRQ_DLY_EN |
  164. CHNL_CTRL_IRQ_COAL_EN |
  165. CHNL_CTRL_IRQ_IOE);
  166. /* 0xff010283 */
  167. temac_dma_out32(lp, RX_CURDESC_PTR, lp->rx_bd_p);
  168. temac_dma_out32(lp, RX_TAILDESC_PTR,
  169. lp->rx_bd_p + (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
  170. temac_dma_out32(lp, TX_CURDESC_PTR, lp->tx_bd_p);
  171. return 0;
  172. }
  173. /* ---------------------------------------------------------------------
  174. * net_device_ops
  175. */
  176. static int temac_set_mac_address(struct net_device *ndev, void *address)
  177. {
  178. struct temac_local *lp = netdev_priv(ndev);
  179. if (address)
  180. memcpy(ndev->dev_addr, address, ETH_ALEN);
  181. if (!is_valid_ether_addr(ndev->dev_addr))
  182. random_ether_addr(ndev->dev_addr);
  183. /* set up unicast MAC address filter set its mac address */
  184. mutex_lock(&lp->indirect_mutex);
  185. temac_indirect_out32(lp, XTE_UAW0_OFFSET,
  186. (ndev->dev_addr[0]) |
  187. (ndev->dev_addr[1] << 8) |
  188. (ndev->dev_addr[2] << 16) |
  189. (ndev->dev_addr[3] << 24));
  190. /* There are reserved bits in EUAW1
  191. * so don't affect them Set MAC bits [47:32] in EUAW1 */
  192. temac_indirect_out32(lp, XTE_UAW1_OFFSET,
  193. (ndev->dev_addr[4] & 0x000000ff) |
  194. (ndev->dev_addr[5] << 8));
  195. mutex_unlock(&lp->indirect_mutex);
  196. return 0;
  197. }
  198. static void temac_set_multicast_list(struct net_device *ndev)
  199. {
  200. struct temac_local *lp = netdev_priv(ndev);
  201. u32 multi_addr_msw, multi_addr_lsw, val;
  202. int i;
  203. mutex_lock(&lp->indirect_mutex);
  204. if (ndev->flags & (IFF_ALLMULTI | IFF_PROMISC)
  205. || ndev->mc_count > MULTICAST_CAM_TABLE_NUM) {
  206. /*
  207. * We must make the kernel realise we had to move
  208. * into promisc mode or we start all out war on
  209. * the cable. If it was a promisc request the
  210. * flag is already set. If not we assert it.
  211. */
  212. ndev->flags |= IFF_PROMISC;
  213. temac_indirect_out32(lp, XTE_AFM_OFFSET, XTE_AFM_EPPRM_MASK);
  214. dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
  215. } else if (ndev->mc_count) {
  216. struct dev_mc_list *mclist = ndev->mc_list;
  217. for (i = 0; mclist && i < ndev->mc_count; i++) {
  218. if (i >= MULTICAST_CAM_TABLE_NUM)
  219. break;
  220. multi_addr_msw = ((mclist->dmi_addr[3] << 24) |
  221. (mclist->dmi_addr[2] << 16) |
  222. (mclist->dmi_addr[1] << 8) |
  223. (mclist->dmi_addr[0]));
  224. temac_indirect_out32(lp, XTE_MAW0_OFFSET,
  225. multi_addr_msw);
  226. multi_addr_lsw = ((mclist->dmi_addr[5] << 8) |
  227. (mclist->dmi_addr[4]) | (i << 16));
  228. temac_indirect_out32(lp, XTE_MAW1_OFFSET,
  229. multi_addr_lsw);
  230. mclist = mclist->next;
  231. }
  232. } else {
  233. val = temac_indirect_in32(lp, XTE_AFM_OFFSET);
  234. temac_indirect_out32(lp, XTE_AFM_OFFSET,
  235. val & ~XTE_AFM_EPPRM_MASK);
  236. temac_indirect_out32(lp, XTE_MAW0_OFFSET, 0);
  237. temac_indirect_out32(lp, XTE_MAW1_OFFSET, 0);
  238. dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
  239. }
  240. mutex_unlock(&lp->indirect_mutex);
  241. }
  242. struct temac_option {
  243. int flg;
  244. u32 opt;
  245. u32 reg;
  246. u32 m_or;
  247. u32 m_and;
  248. } temac_options[] = {
  249. /* Turn on jumbo packet support for both Rx and Tx */
  250. {
  251. .opt = XTE_OPTION_JUMBO,
  252. .reg = XTE_TXC_OFFSET,
  253. .m_or = XTE_TXC_TXJMBO_MASK,
  254. },
  255. {
  256. .opt = XTE_OPTION_JUMBO,
  257. .reg = XTE_RXC1_OFFSET,
  258. .m_or =XTE_RXC1_RXJMBO_MASK,
  259. },
  260. /* Turn on VLAN packet support for both Rx and Tx */
  261. {
  262. .opt = XTE_OPTION_VLAN,
  263. .reg = XTE_TXC_OFFSET,
  264. .m_or =XTE_TXC_TXVLAN_MASK,
  265. },
  266. {
  267. .opt = XTE_OPTION_VLAN,
  268. .reg = XTE_RXC1_OFFSET,
  269. .m_or =XTE_RXC1_RXVLAN_MASK,
  270. },
  271. /* Turn on FCS stripping on receive packets */
  272. {
  273. .opt = XTE_OPTION_FCS_STRIP,
  274. .reg = XTE_RXC1_OFFSET,
  275. .m_or =XTE_RXC1_RXFCS_MASK,
  276. },
  277. /* Turn on FCS insertion on transmit packets */
  278. {
  279. .opt = XTE_OPTION_FCS_INSERT,
  280. .reg = XTE_TXC_OFFSET,
  281. .m_or =XTE_TXC_TXFCS_MASK,
  282. },
  283. /* Turn on length/type field checking on receive packets */
  284. {
  285. .opt = XTE_OPTION_LENTYPE_ERR,
  286. .reg = XTE_RXC1_OFFSET,
  287. .m_or =XTE_RXC1_RXLT_MASK,
  288. },
  289. /* Turn on flow control */
  290. {
  291. .opt = XTE_OPTION_FLOW_CONTROL,
  292. .reg = XTE_FCC_OFFSET,
  293. .m_or =XTE_FCC_RXFLO_MASK,
  294. },
  295. /* Turn on flow control */
  296. {
  297. .opt = XTE_OPTION_FLOW_CONTROL,
  298. .reg = XTE_FCC_OFFSET,
  299. .m_or =XTE_FCC_TXFLO_MASK,
  300. },
  301. /* Turn on promiscuous frame filtering (all frames are received ) */
  302. {
  303. .opt = XTE_OPTION_PROMISC,
  304. .reg = XTE_AFM_OFFSET,
  305. .m_or =XTE_AFM_EPPRM_MASK,
  306. },
  307. /* Enable transmitter if not already enabled */
  308. {
  309. .opt = XTE_OPTION_TXEN,
  310. .reg = XTE_TXC_OFFSET,
  311. .m_or =XTE_TXC_TXEN_MASK,
  312. },
  313. /* Enable receiver? */
  314. {
  315. .opt = XTE_OPTION_RXEN,
  316. .reg = XTE_RXC1_OFFSET,
  317. .m_or =XTE_RXC1_RXEN_MASK,
  318. },
  319. {}
  320. };
  321. /**
  322. * temac_setoptions
  323. */
  324. static u32 temac_setoptions(struct net_device *ndev, u32 options)
  325. {
  326. struct temac_local *lp = netdev_priv(ndev);
  327. struct temac_option *tp = &temac_options[0];
  328. int reg;
  329. mutex_lock(&lp->indirect_mutex);
  330. while (tp->opt) {
  331. reg = temac_indirect_in32(lp, tp->reg) & ~tp->m_or;
  332. if (options & tp->opt)
  333. reg |= tp->m_or;
  334. temac_indirect_out32(lp, tp->reg, reg);
  335. tp++;
  336. }
  337. lp->options |= options;
  338. mutex_unlock(&lp->indirect_mutex);
  339. return (0);
  340. }
  341. /* Initilize temac */
  342. static void temac_device_reset(struct net_device *ndev)
  343. {
  344. struct temac_local *lp = netdev_priv(ndev);
  345. u32 timeout;
  346. u32 val;
  347. /* Perform a software reset */
  348. /* 0x300 host enable bit ? */
  349. /* reset PHY through control register ?:1 */
  350. dev_dbg(&ndev->dev, "%s()\n", __func__);
  351. mutex_lock(&lp->indirect_mutex);
  352. /* Reset the receiver and wait for it to finish reset */
  353. temac_indirect_out32(lp, XTE_RXC1_OFFSET, XTE_RXC1_RXRST_MASK);
  354. timeout = 1000;
  355. while (temac_indirect_in32(lp, XTE_RXC1_OFFSET) & XTE_RXC1_RXRST_MASK) {
  356. udelay(1);
  357. if (--timeout == 0) {
  358. dev_err(&ndev->dev,
  359. "temac_device_reset RX reset timeout!!\n");
  360. break;
  361. }
  362. }
  363. /* Reset the transmitter and wait for it to finish reset */
  364. temac_indirect_out32(lp, XTE_TXC_OFFSET, XTE_TXC_TXRST_MASK);
  365. timeout = 1000;
  366. while (temac_indirect_in32(lp, XTE_TXC_OFFSET) & XTE_TXC_TXRST_MASK) {
  367. udelay(1);
  368. if (--timeout == 0) {
  369. dev_err(&ndev->dev,
  370. "temac_device_reset TX reset timeout!!\n");
  371. break;
  372. }
  373. }
  374. /* Disable the receiver */
  375. val = temac_indirect_in32(lp, XTE_RXC1_OFFSET);
  376. temac_indirect_out32(lp, XTE_RXC1_OFFSET, val & ~XTE_RXC1_RXEN_MASK);
  377. /* Reset Local Link (DMA) */
  378. temac_dma_out32(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  379. timeout = 1000;
  380. while (temac_dma_in32(lp, DMA_CONTROL_REG) & DMA_CONTROL_RST) {
  381. udelay(1);
  382. if (--timeout == 0) {
  383. dev_err(&ndev->dev,
  384. "temac_device_reset DMA reset timeout!!\n");
  385. break;
  386. }
  387. }
  388. temac_dma_out32(lp, DMA_CONTROL_REG, DMA_TAIL_ENABLE);
  389. temac_dma_bd_init(ndev);
  390. temac_indirect_out32(lp, XTE_RXC0_OFFSET, 0);
  391. temac_indirect_out32(lp, XTE_RXC1_OFFSET, 0);
  392. temac_indirect_out32(lp, XTE_TXC_OFFSET, 0);
  393. temac_indirect_out32(lp, XTE_FCC_OFFSET, XTE_FCC_RXFLO_MASK);
  394. mutex_unlock(&lp->indirect_mutex);
  395. /* Sync default options with HW
  396. * but leave receiver and transmitter disabled. */
  397. temac_setoptions(ndev,
  398. lp->options & ~(XTE_OPTION_TXEN | XTE_OPTION_RXEN));
  399. temac_set_mac_address(ndev, NULL);
  400. /* Set address filter table */
  401. temac_set_multicast_list(ndev);
  402. if (temac_setoptions(ndev, lp->options))
  403. dev_err(&ndev->dev, "Error setting TEMAC options\n");
  404. /* Init Driver variable */
  405. ndev->trans_start = 0;
  406. }
  407. void temac_adjust_link(struct net_device *ndev)
  408. {
  409. struct temac_local *lp = netdev_priv(ndev);
  410. struct phy_device *phy = lp->phy_dev;
  411. u32 mii_speed;
  412. int link_state;
  413. /* hash together the state values to decide if something has changed */
  414. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  415. mutex_lock(&lp->indirect_mutex);
  416. if (lp->last_link != link_state) {
  417. mii_speed = temac_indirect_in32(lp, XTE_EMCFG_OFFSET);
  418. mii_speed &= ~XTE_EMCFG_LINKSPD_MASK;
  419. switch (phy->speed) {
  420. case SPEED_1000: mii_speed |= XTE_EMCFG_LINKSPD_1000; break;
  421. case SPEED_100: mii_speed |= XTE_EMCFG_LINKSPD_100; break;
  422. case SPEED_10: mii_speed |= XTE_EMCFG_LINKSPD_10; break;
  423. }
  424. /* Write new speed setting out to TEMAC */
  425. temac_indirect_out32(lp, XTE_EMCFG_OFFSET, mii_speed);
  426. lp->last_link = link_state;
  427. phy_print_status(phy);
  428. }
  429. mutex_unlock(&lp->indirect_mutex);
  430. }
  431. static void temac_start_xmit_done(struct net_device *ndev)
  432. {
  433. struct temac_local *lp = netdev_priv(ndev);
  434. struct cdmac_bd *cur_p;
  435. unsigned int stat = 0;
  436. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  437. stat = cur_p->app0;
  438. while (stat & STS_CTRL_APP0_CMPLT) {
  439. dma_unmap_single(ndev->dev.parent, cur_p->phys, cur_p->len,
  440. DMA_TO_DEVICE);
  441. if (cur_p->app4)
  442. dev_kfree_skb_irq((struct sk_buff *)cur_p->app4);
  443. cur_p->app0 = 0;
  444. ndev->stats.tx_packets++;
  445. ndev->stats.tx_bytes += cur_p->len;
  446. lp->tx_bd_ci++;
  447. if (lp->tx_bd_ci >= TX_BD_NUM)
  448. lp->tx_bd_ci = 0;
  449. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  450. stat = cur_p->app0;
  451. }
  452. netif_wake_queue(ndev);
  453. }
  454. static int temac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  455. {
  456. struct temac_local *lp = netdev_priv(ndev);
  457. struct cdmac_bd *cur_p;
  458. dma_addr_t start_p, tail_p;
  459. int ii;
  460. unsigned long num_frag;
  461. skb_frag_t *frag;
  462. num_frag = skb_shinfo(skb)->nr_frags;
  463. frag = &skb_shinfo(skb)->frags[0];
  464. start_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  465. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  466. if (cur_p->app0 & STS_CTRL_APP0_CMPLT) {
  467. if (!netif_queue_stopped(ndev)) {
  468. netif_stop_queue(ndev);
  469. return NETDEV_TX_BUSY;
  470. }
  471. return NETDEV_TX_BUSY;
  472. }
  473. cur_p->app0 = 0;
  474. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  475. const struct iphdr *ip = ip_hdr(skb);
  476. int length = 0, start = 0, insert = 0;
  477. switch (ip->protocol) {
  478. case IPPROTO_TCP:
  479. start = sizeof(struct iphdr) + ETH_HLEN;
  480. insert = sizeof(struct iphdr) + ETH_HLEN + 16;
  481. length = ip->tot_len - sizeof(struct iphdr);
  482. break;
  483. case IPPROTO_UDP:
  484. start = sizeof(struct iphdr) + ETH_HLEN;
  485. insert = sizeof(struct iphdr) + ETH_HLEN + 6;
  486. length = ip->tot_len - sizeof(struct iphdr);
  487. break;
  488. default:
  489. break;
  490. }
  491. cur_p->app1 = ((start << 16) | insert);
  492. cur_p->app2 = csum_tcpudp_magic(ip->saddr, ip->daddr,
  493. length, ip->protocol, 0);
  494. skb->data[insert] = 0;
  495. skb->data[insert + 1] = 0;
  496. }
  497. cur_p->app0 |= STS_CTRL_APP0_SOP;
  498. cur_p->len = skb_headlen(skb);
  499. cur_p->phys = dma_map_single(ndev->dev.parent, skb->data, skb->len,
  500. DMA_TO_DEVICE);
  501. cur_p->app4 = (unsigned long)skb;
  502. for (ii = 0; ii < num_frag; ii++) {
  503. lp->tx_bd_tail++;
  504. if (lp->tx_bd_tail >= TX_BD_NUM)
  505. lp->tx_bd_tail = 0;
  506. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  507. cur_p->phys = dma_map_single(ndev->dev.parent,
  508. (void *)page_address(frag->page) +
  509. frag->page_offset,
  510. frag->size, DMA_TO_DEVICE);
  511. cur_p->len = frag->size;
  512. cur_p->app0 = 0;
  513. frag++;
  514. }
  515. cur_p->app0 |= STS_CTRL_APP0_EOP;
  516. tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  517. lp->tx_bd_tail++;
  518. if (lp->tx_bd_tail >= TX_BD_NUM)
  519. lp->tx_bd_tail = 0;
  520. /* Kick off the transfer */
  521. temac_dma_out32(lp, TX_TAILDESC_PTR, tail_p); /* DMA start */
  522. return 0;
  523. }
  524. static void ll_temac_recv(struct net_device *ndev)
  525. {
  526. struct temac_local *lp = netdev_priv(ndev);
  527. struct sk_buff *skb, *new_skb;
  528. unsigned int bdstat;
  529. struct cdmac_bd *cur_p;
  530. dma_addr_t tail_p;
  531. int length;
  532. unsigned long skb_vaddr;
  533. unsigned long flags;
  534. spin_lock_irqsave(&lp->rx_lock, flags);
  535. tail_p = lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_ci;
  536. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  537. bdstat = cur_p->app0;
  538. while ((bdstat & STS_CTRL_APP0_CMPLT)) {
  539. skb = lp->rx_skb[lp->rx_bd_ci];
  540. length = cur_p->app4;
  541. skb_vaddr = virt_to_bus(skb->data);
  542. dma_unmap_single(ndev->dev.parent, skb_vaddr, length,
  543. DMA_FROM_DEVICE);
  544. skb_put(skb, length);
  545. skb->dev = ndev;
  546. skb->protocol = eth_type_trans(skb, ndev);
  547. skb->ip_summed = CHECKSUM_NONE;
  548. netif_rx(skb);
  549. ndev->stats.rx_packets++;
  550. ndev->stats.rx_bytes += length;
  551. new_skb = alloc_skb(XTE_MAX_JUMBO_FRAME_SIZE + XTE_ALIGN,
  552. GFP_ATOMIC);
  553. if (new_skb == 0) {
  554. dev_err(&ndev->dev, "no memory for new sk_buff\n");
  555. spin_unlock_irqrestore(&lp->rx_lock, flags);
  556. return;
  557. }
  558. skb_reserve(new_skb, BUFFER_ALIGN(new_skb->data));
  559. cur_p->app0 = STS_CTRL_APP0_IRQONEND;
  560. cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data,
  561. XTE_MAX_JUMBO_FRAME_SIZE,
  562. DMA_FROM_DEVICE);
  563. cur_p->len = XTE_MAX_JUMBO_FRAME_SIZE;
  564. lp->rx_skb[lp->rx_bd_ci] = new_skb;
  565. lp->rx_bd_ci++;
  566. if (lp->rx_bd_ci >= RX_BD_NUM)
  567. lp->rx_bd_ci = 0;
  568. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  569. bdstat = cur_p->app0;
  570. }
  571. temac_dma_out32(lp, RX_TAILDESC_PTR, tail_p);
  572. spin_unlock_irqrestore(&lp->rx_lock, flags);
  573. }
  574. static irqreturn_t ll_temac_tx_irq(int irq, void *_ndev)
  575. {
  576. struct net_device *ndev = _ndev;
  577. struct temac_local *lp = netdev_priv(ndev);
  578. unsigned int status;
  579. status = temac_dma_in32(lp, TX_IRQ_REG);
  580. temac_dma_out32(lp, TX_IRQ_REG, status);
  581. if (status & (IRQ_COAL | IRQ_DLY))
  582. temac_start_xmit_done(lp->ndev);
  583. if (status & 0x080)
  584. dev_err(&ndev->dev, "DMA error 0x%x\n", status);
  585. return IRQ_HANDLED;
  586. }
  587. static irqreturn_t ll_temac_rx_irq(int irq, void *_ndev)
  588. {
  589. struct net_device *ndev = _ndev;
  590. struct temac_local *lp = netdev_priv(ndev);
  591. unsigned int status;
  592. /* Read and clear the status registers */
  593. status = temac_dma_in32(lp, RX_IRQ_REG);
  594. temac_dma_out32(lp, RX_IRQ_REG, status);
  595. if (status & (IRQ_COAL | IRQ_DLY))
  596. ll_temac_recv(lp->ndev);
  597. return IRQ_HANDLED;
  598. }
  599. static int temac_open(struct net_device *ndev)
  600. {
  601. struct temac_local *lp = netdev_priv(ndev);
  602. int rc;
  603. dev_dbg(&ndev->dev, "temac_open()\n");
  604. if (lp->phy_node) {
  605. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  606. temac_adjust_link, 0, 0);
  607. if (!lp->phy_dev) {
  608. dev_err(lp->dev, "of_phy_connect() failed\n");
  609. return -ENODEV;
  610. }
  611. phy_start(lp->phy_dev);
  612. }
  613. rc = request_irq(lp->tx_irq, ll_temac_tx_irq, 0, ndev->name, ndev);
  614. if (rc)
  615. goto err_tx_irq;
  616. rc = request_irq(lp->rx_irq, ll_temac_rx_irq, 0, ndev->name, ndev);
  617. if (rc)
  618. goto err_rx_irq;
  619. temac_device_reset(ndev);
  620. return 0;
  621. err_rx_irq:
  622. free_irq(lp->tx_irq, ndev);
  623. err_tx_irq:
  624. if (lp->phy_dev)
  625. phy_disconnect(lp->phy_dev);
  626. lp->phy_dev = NULL;
  627. dev_err(lp->dev, "request_irq() failed\n");
  628. return rc;
  629. }
  630. static int temac_stop(struct net_device *ndev)
  631. {
  632. struct temac_local *lp = netdev_priv(ndev);
  633. dev_dbg(&ndev->dev, "temac_close()\n");
  634. free_irq(lp->tx_irq, ndev);
  635. free_irq(lp->rx_irq, ndev);
  636. if (lp->phy_dev)
  637. phy_disconnect(lp->phy_dev);
  638. lp->phy_dev = NULL;
  639. return 0;
  640. }
  641. #ifdef CONFIG_NET_POLL_CONTROLLER
  642. static void
  643. temac_poll_controller(struct net_device *ndev)
  644. {
  645. struct temac_local *lp = netdev_priv(ndev);
  646. disable_irq(lp->tx_irq);
  647. disable_irq(lp->rx_irq);
  648. ll_temac_rx_irq(lp->tx_irq, lp);
  649. ll_temac_tx_irq(lp->rx_irq, lp);
  650. enable_irq(lp->tx_irq);
  651. enable_irq(lp->rx_irq);
  652. }
  653. #endif
  654. static const struct net_device_ops temac_netdev_ops = {
  655. .ndo_open = temac_open,
  656. .ndo_stop = temac_stop,
  657. .ndo_start_xmit = temac_start_xmit,
  658. .ndo_set_mac_address = temac_set_mac_address,
  659. //.ndo_set_multicast_list = temac_set_multicast_list,
  660. #ifdef CONFIG_NET_POLL_CONTROLLER
  661. .ndo_poll_controller = temac_poll_controller,
  662. #endif
  663. };
  664. /* ---------------------------------------------------------------------
  665. * SYSFS device attributes
  666. */
  667. static ssize_t temac_show_llink_regs(struct device *dev,
  668. struct device_attribute *attr, char *buf)
  669. {
  670. struct net_device *ndev = dev_get_drvdata(dev);
  671. struct temac_local *lp = netdev_priv(ndev);
  672. int i, len = 0;
  673. for (i = 0; i < 0x11; i++)
  674. len += sprintf(buf + len, "%.8x%s", temac_dma_in32(lp, i),
  675. (i % 8) == 7 ? "\n" : " ");
  676. len += sprintf(buf + len, "\n");
  677. return len;
  678. }
  679. static DEVICE_ATTR(llink_regs, 0440, temac_show_llink_regs, NULL);
  680. static struct attribute *temac_device_attrs[] = {
  681. &dev_attr_llink_regs.attr,
  682. NULL,
  683. };
  684. static const struct attribute_group temac_attr_group = {
  685. .attrs = temac_device_attrs,
  686. };
  687. static int __init
  688. temac_of_probe(struct of_device *op, const struct of_device_id *match)
  689. {
  690. struct device_node *np;
  691. struct temac_local *lp;
  692. struct net_device *ndev;
  693. const void *addr;
  694. int size, rc = 0;
  695. unsigned int dcrs;
  696. /* Init network device structure */
  697. ndev = alloc_etherdev(sizeof(*lp));
  698. if (!ndev) {
  699. dev_err(&op->dev, "could not allocate device.\n");
  700. return -ENOMEM;
  701. }
  702. ether_setup(ndev);
  703. dev_set_drvdata(&op->dev, ndev);
  704. SET_NETDEV_DEV(ndev, &op->dev);
  705. ndev->flags &= ~IFF_MULTICAST; /* clear multicast */
  706. ndev->features = NETIF_F_SG | NETIF_F_FRAGLIST;
  707. ndev->netdev_ops = &temac_netdev_ops;
  708. #if 0
  709. ndev->features |= NETIF_F_IP_CSUM; /* Can checksum TCP/UDP over IPv4. */
  710. ndev->features |= NETIF_F_HW_CSUM; /* Can checksum all the packets. */
  711. ndev->features |= NETIF_F_IPV6_CSUM; /* Can checksum IPV6 TCP/UDP */
  712. ndev->features |= NETIF_F_HIGHDMA; /* Can DMA to high memory. */
  713. ndev->features |= NETIF_F_HW_VLAN_TX; /* Transmit VLAN hw accel */
  714. ndev->features |= NETIF_F_HW_VLAN_RX; /* Receive VLAN hw acceleration */
  715. ndev->features |= NETIF_F_HW_VLAN_FILTER; /* Receive VLAN filtering */
  716. ndev->features |= NETIF_F_VLAN_CHALLENGED; /* cannot handle VLAN pkts */
  717. ndev->features |= NETIF_F_GSO; /* Enable software GSO. */
  718. ndev->features |= NETIF_F_MULTI_QUEUE; /* Has multiple TX/RX queues */
  719. ndev->features |= NETIF_F_LRO; /* large receive offload */
  720. #endif
  721. /* setup temac private info structure */
  722. lp = netdev_priv(ndev);
  723. lp->ndev = ndev;
  724. lp->dev = &op->dev;
  725. lp->options = XTE_OPTION_DEFAULTS;
  726. spin_lock_init(&lp->rx_lock);
  727. mutex_init(&lp->indirect_mutex);
  728. /* map device registers */
  729. lp->regs = of_iomap(op->node, 0);
  730. if (!lp->regs) {
  731. dev_err(&op->dev, "could not map temac regs.\n");
  732. goto nodev;
  733. }
  734. /* Find the DMA node, map the DMA registers, and decode the DMA IRQs */
  735. np = of_parse_phandle(op->node, "llink-connected", 0);
  736. if (!np) {
  737. dev_err(&op->dev, "could not find DMA node\n");
  738. goto nodev;
  739. }
  740. dcrs = dcr_resource_start(np, 0);
  741. if (dcrs == 0) {
  742. dev_err(&op->dev, "could not get DMA register address\n");
  743. goto nodev;;
  744. }
  745. lp->sdma_dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
  746. dev_dbg(&op->dev, "DCR base: %x\n", dcrs);
  747. lp->rx_irq = irq_of_parse_and_map(np, 0);
  748. lp->tx_irq = irq_of_parse_and_map(np, 1);
  749. if (!lp->rx_irq || !lp->tx_irq) {
  750. dev_err(&op->dev, "could not determine irqs\n");
  751. rc = -ENOMEM;
  752. goto nodev;
  753. }
  754. of_node_put(np); /* Finished with the DMA node; drop the reference */
  755. /* Retrieve the MAC address */
  756. addr = of_get_property(op->node, "local-mac-address", &size);
  757. if ((!addr) || (size != 6)) {
  758. dev_err(&op->dev, "could not find MAC address\n");
  759. rc = -ENODEV;
  760. goto nodev;
  761. }
  762. temac_set_mac_address(ndev, (void *)addr);
  763. rc = temac_mdio_setup(lp, op->node);
  764. if (rc)
  765. dev_warn(&op->dev, "error registering MDIO bus\n");
  766. lp->phy_node = of_parse_phandle(op->node, "phy-handle", 0);
  767. if (lp->phy_node)
  768. dev_dbg(lp->dev, "using PHY node %s (%p)\n", np->full_name, np);
  769. /* Add the device attributes */
  770. rc = sysfs_create_group(&lp->dev->kobj, &temac_attr_group);
  771. if (rc) {
  772. dev_err(lp->dev, "Error creating sysfs files\n");
  773. goto nodev;
  774. }
  775. rc = register_netdev(lp->ndev);
  776. if (rc) {
  777. dev_err(lp->dev, "register_netdev() error (%i)\n", rc);
  778. goto err_register_ndev;
  779. }
  780. return 0;
  781. err_register_ndev:
  782. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  783. nodev:
  784. free_netdev(ndev);
  785. ndev = NULL;
  786. return rc;
  787. }
  788. static int __devexit temac_of_remove(struct of_device *op)
  789. {
  790. struct net_device *ndev = dev_get_drvdata(&op->dev);
  791. struct temac_local *lp = netdev_priv(ndev);
  792. temac_mdio_teardown(lp);
  793. unregister_netdev(ndev);
  794. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  795. if (lp->phy_node)
  796. of_node_put(lp->phy_node);
  797. lp->phy_node = NULL;
  798. dev_set_drvdata(&op->dev, NULL);
  799. free_netdev(ndev);
  800. return 0;
  801. }
  802. static struct of_device_id temac_of_match[] __devinitdata = {
  803. { .compatible = "xlnx,xps-ll-temac-1.01.b", },
  804. {},
  805. };
  806. MODULE_DEVICE_TABLE(of, temac_of_match);
  807. static struct of_platform_driver temac_of_driver = {
  808. .match_table = temac_of_match,
  809. .probe = temac_of_probe,
  810. .remove = __devexit_p(temac_of_remove),
  811. .driver = {
  812. .owner = THIS_MODULE,
  813. .name = "xilinx_temac",
  814. },
  815. };
  816. static int __init temac_init(void)
  817. {
  818. return of_register_platform_driver(&temac_of_driver);
  819. }
  820. module_init(temac_init);
  821. static void __exit temac_exit(void)
  822. {
  823. of_unregister_platform_driver(&temac_of_driver);
  824. }
  825. module_exit(temac_exit);
  826. MODULE_DESCRIPTION("Xilinx LL_TEMAC Ethernet driver");
  827. MODULE_AUTHOR("Yoshio Kashiwagi");
  828. MODULE_LICENSE("GPL");