jme.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pci.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/mii.h>
  30. #include <linux/crc32.h>
  31. #include <linux/delay.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/in.h>
  34. #include <linux/ip.h>
  35. #include <linux/ipv6.h>
  36. #include <linux/tcp.h>
  37. #include <linux/udp.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip6_checksum.h>
  40. #include "jme.h"
  41. static int force_pseudohp = -1;
  42. static int no_pseudohp = -1;
  43. static int no_extplug = -1;
  44. module_param(force_pseudohp, int, 0);
  45. MODULE_PARM_DESC(force_pseudohp,
  46. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  47. module_param(no_pseudohp, int, 0);
  48. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  49. module_param(no_extplug, int, 0);
  50. MODULE_PARM_DESC(no_extplug,
  51. "Do not use external plug signal for pseudo hot-plug.");
  52. static int
  53. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  54. {
  55. struct jme_adapter *jme = netdev_priv(netdev);
  56. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  57. read_again:
  58. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  59. smi_phy_addr(phy) |
  60. smi_reg_addr(reg));
  61. wmb();
  62. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  63. udelay(20);
  64. val = jread32(jme, JME_SMI);
  65. if ((val & SMI_OP_REQ) == 0)
  66. break;
  67. }
  68. if (i == 0) {
  69. jeprintk(jme->pdev, "phy(%d) read timeout : %d\n", phy, reg);
  70. return 0;
  71. }
  72. if (again--)
  73. goto read_again;
  74. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  75. }
  76. static void
  77. jme_mdio_write(struct net_device *netdev,
  78. int phy, int reg, int val)
  79. {
  80. struct jme_adapter *jme = netdev_priv(netdev);
  81. int i;
  82. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  83. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  84. smi_phy_addr(phy) | smi_reg_addr(reg));
  85. wmb();
  86. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  87. udelay(20);
  88. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  89. break;
  90. }
  91. if (i == 0)
  92. jeprintk(jme->pdev, "phy(%d) write timeout : %d\n", phy, reg);
  93. return;
  94. }
  95. static inline void
  96. jme_reset_phy_processor(struct jme_adapter *jme)
  97. {
  98. u32 val;
  99. jme_mdio_write(jme->dev,
  100. jme->mii_if.phy_id,
  101. MII_ADVERTISE, ADVERTISE_ALL |
  102. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  103. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  104. jme_mdio_write(jme->dev,
  105. jme->mii_if.phy_id,
  106. MII_CTRL1000,
  107. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  108. val = jme_mdio_read(jme->dev,
  109. jme->mii_if.phy_id,
  110. MII_BMCR);
  111. jme_mdio_write(jme->dev,
  112. jme->mii_if.phy_id,
  113. MII_BMCR, val | BMCR_RESET);
  114. return;
  115. }
  116. static void
  117. jme_setup_wakeup_frame(struct jme_adapter *jme,
  118. u32 *mask, u32 crc, int fnr)
  119. {
  120. int i;
  121. /*
  122. * Setup CRC pattern
  123. */
  124. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  125. wmb();
  126. jwrite32(jme, JME_WFODP, crc);
  127. wmb();
  128. /*
  129. * Setup Mask
  130. */
  131. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  132. jwrite32(jme, JME_WFOI,
  133. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  134. (fnr & WFOI_FRAME_SEL));
  135. wmb();
  136. jwrite32(jme, JME_WFODP, mask[i]);
  137. wmb();
  138. }
  139. }
  140. static inline void
  141. jme_reset_mac_processor(struct jme_adapter *jme)
  142. {
  143. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  144. u32 crc = 0xCDCDCDCD;
  145. u32 gpreg0;
  146. int i;
  147. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  148. udelay(2);
  149. jwrite32(jme, JME_GHC, jme->reg_ghc);
  150. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  151. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  152. jwrite32(jme, JME_RXQDC, 0x00000000);
  153. jwrite32(jme, JME_RXNDA, 0x00000000);
  154. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  156. jwrite32(jme, JME_TXQDC, 0x00000000);
  157. jwrite32(jme, JME_TXNDA, 0x00000000);
  158. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  160. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  161. jme_setup_wakeup_frame(jme, mask, crc, i);
  162. if (jme->fpgaver)
  163. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  164. else
  165. gpreg0 = GPREG0_DEFAULT;
  166. jwrite32(jme, JME_GPREG0, gpreg0);
  167. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  173. jwrite32(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_clear_pm(struct jme_adapter *jme)
  177. {
  178. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  179. pci_set_power_state(jme->pdev, PCI_D0);
  180. pci_enable_wake(jme->pdev, PCI_D0, false);
  181. }
  182. static int
  183. jme_reload_eeprom(struct jme_adapter *jme)
  184. {
  185. u32 val;
  186. int i;
  187. val = jread32(jme, JME_SMBCSR);
  188. if (val & SMBCSR_EEPROMD) {
  189. val |= SMBCSR_CNACK;
  190. jwrite32(jme, JME_SMBCSR, val);
  191. val |= SMBCSR_RELOAD;
  192. jwrite32(jme, JME_SMBCSR, val);
  193. mdelay(12);
  194. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  195. mdelay(1);
  196. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  197. break;
  198. }
  199. if (i == 0) {
  200. jeprintk(jme->pdev, "eeprom reload timeout\n");
  201. return -EIO;
  202. }
  203. }
  204. return 0;
  205. }
  206. static void
  207. jme_load_macaddr(struct net_device *netdev)
  208. {
  209. struct jme_adapter *jme = netdev_priv(netdev);
  210. unsigned char macaddr[6];
  211. u32 val;
  212. spin_lock_bh(&jme->macaddr_lock);
  213. val = jread32(jme, JME_RXUMA_LO);
  214. macaddr[0] = (val >> 0) & 0xFF;
  215. macaddr[1] = (val >> 8) & 0xFF;
  216. macaddr[2] = (val >> 16) & 0xFF;
  217. macaddr[3] = (val >> 24) & 0xFF;
  218. val = jread32(jme, JME_RXUMA_HI);
  219. macaddr[4] = (val >> 0) & 0xFF;
  220. macaddr[5] = (val >> 8) & 0xFF;
  221. memcpy(netdev->dev_addr, macaddr, 6);
  222. spin_unlock_bh(&jme->macaddr_lock);
  223. }
  224. static inline void
  225. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  226. {
  227. switch (p) {
  228. case PCC_OFF:
  229. jwrite32(jme, JME_PCCRX0,
  230. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  231. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  232. break;
  233. case PCC_P1:
  234. jwrite32(jme, JME_PCCRX0,
  235. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  236. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  237. break;
  238. case PCC_P2:
  239. jwrite32(jme, JME_PCCRX0,
  240. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  241. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  242. break;
  243. case PCC_P3:
  244. jwrite32(jme, JME_PCCRX0,
  245. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  246. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  247. break;
  248. default:
  249. break;
  250. }
  251. wmb();
  252. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  253. msg_rx_status(jme, "Switched to PCC_P%d\n", p);
  254. }
  255. static void
  256. jme_start_irq(struct jme_adapter *jme)
  257. {
  258. register struct dynpcc_info *dpi = &(jme->dpi);
  259. jme_set_rx_pcc(jme, PCC_P1);
  260. dpi->cur = PCC_P1;
  261. dpi->attempt = PCC_P1;
  262. dpi->cnt = 0;
  263. jwrite32(jme, JME_PCCTX,
  264. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  265. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  266. PCCTXQ0_EN
  267. );
  268. /*
  269. * Enable Interrupts
  270. */
  271. jwrite32(jme, JME_IENS, INTR_ENABLE);
  272. }
  273. static inline void
  274. jme_stop_irq(struct jme_adapter *jme)
  275. {
  276. /*
  277. * Disable Interrupts
  278. */
  279. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  280. }
  281. static inline void
  282. jme_enable_shadow(struct jme_adapter *jme)
  283. {
  284. jwrite32(jme,
  285. JME_SHBA_LO,
  286. ((u32)jme->shadow_dma & ~((u32)0x1F)) | SHBA_POSTEN);
  287. }
  288. static inline void
  289. jme_disable_shadow(struct jme_adapter *jme)
  290. {
  291. jwrite32(jme, JME_SHBA_LO, 0x0);
  292. }
  293. static u32
  294. jme_linkstat_from_phy(struct jme_adapter *jme)
  295. {
  296. u32 phylink, bmsr;
  297. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  298. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  299. if (bmsr & BMSR_ANCOMP)
  300. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  301. return phylink;
  302. }
  303. static inline void
  304. jme_set_phyfifoa(struct jme_adapter *jme)
  305. {
  306. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  307. }
  308. static inline void
  309. jme_set_phyfifob(struct jme_adapter *jme)
  310. {
  311. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  312. }
  313. static int
  314. jme_check_link(struct net_device *netdev, int testonly)
  315. {
  316. struct jme_adapter *jme = netdev_priv(netdev);
  317. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  318. char linkmsg[64];
  319. int rc = 0;
  320. linkmsg[0] = '\0';
  321. if (jme->fpgaver)
  322. phylink = jme_linkstat_from_phy(jme);
  323. else
  324. phylink = jread32(jme, JME_PHY_LINK);
  325. if (phylink & PHY_LINK_UP) {
  326. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  327. /*
  328. * If we did not enable AN
  329. * Speed/Duplex Info should be obtained from SMI
  330. */
  331. phylink = PHY_LINK_UP;
  332. bmcr = jme_mdio_read(jme->dev,
  333. jme->mii_if.phy_id,
  334. MII_BMCR);
  335. phylink |= ((bmcr & BMCR_SPEED1000) &&
  336. (bmcr & BMCR_SPEED100) == 0) ?
  337. PHY_LINK_SPEED_1000M :
  338. (bmcr & BMCR_SPEED100) ?
  339. PHY_LINK_SPEED_100M :
  340. PHY_LINK_SPEED_10M;
  341. phylink |= (bmcr & BMCR_FULLDPLX) ?
  342. PHY_LINK_DUPLEX : 0;
  343. strcat(linkmsg, "Forced: ");
  344. } else {
  345. /*
  346. * Keep polling for speed/duplex resolve complete
  347. */
  348. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  349. --cnt) {
  350. udelay(1);
  351. if (jme->fpgaver)
  352. phylink = jme_linkstat_from_phy(jme);
  353. else
  354. phylink = jread32(jme, JME_PHY_LINK);
  355. }
  356. if (!cnt)
  357. jeprintk(jme->pdev,
  358. "Waiting speed resolve timeout.\n");
  359. strcat(linkmsg, "ANed: ");
  360. }
  361. if (jme->phylink == phylink) {
  362. rc = 1;
  363. goto out;
  364. }
  365. if (testonly)
  366. goto out;
  367. jme->phylink = phylink;
  368. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  369. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  370. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  371. switch (phylink & PHY_LINK_SPEED_MASK) {
  372. case PHY_LINK_SPEED_10M:
  373. ghc |= GHC_SPEED_10M |
  374. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  375. strcat(linkmsg, "10 Mbps, ");
  376. break;
  377. case PHY_LINK_SPEED_100M:
  378. ghc |= GHC_SPEED_100M |
  379. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  380. strcat(linkmsg, "100 Mbps, ");
  381. break;
  382. case PHY_LINK_SPEED_1000M:
  383. ghc |= GHC_SPEED_1000M |
  384. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  385. strcat(linkmsg, "1000 Mbps, ");
  386. break;
  387. default:
  388. break;
  389. }
  390. if (phylink & PHY_LINK_DUPLEX) {
  391. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  392. ghc |= GHC_DPX;
  393. } else {
  394. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  395. TXMCS_BACKOFF |
  396. TXMCS_CARRIERSENSE |
  397. TXMCS_COLLISION);
  398. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  399. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  400. TXTRHD_TXREN |
  401. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  402. }
  403. gpreg1 = GPREG1_DEFAULT;
  404. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  405. if (!(phylink & PHY_LINK_DUPLEX))
  406. gpreg1 |= GPREG1_HALFMODEPATCH;
  407. switch (phylink & PHY_LINK_SPEED_MASK) {
  408. case PHY_LINK_SPEED_10M:
  409. jme_set_phyfifoa(jme);
  410. gpreg1 |= GPREG1_RSSPATCH;
  411. break;
  412. case PHY_LINK_SPEED_100M:
  413. jme_set_phyfifob(jme);
  414. gpreg1 |= GPREG1_RSSPATCH;
  415. break;
  416. case PHY_LINK_SPEED_1000M:
  417. jme_set_phyfifoa(jme);
  418. break;
  419. default:
  420. break;
  421. }
  422. }
  423. jwrite32(jme, JME_GPREG1, gpreg1);
  424. jwrite32(jme, JME_GHC, ghc);
  425. jme->reg_ghc = ghc;
  426. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  427. "Full-Duplex, " :
  428. "Half-Duplex, ");
  429. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  430. "MDI-X" :
  431. "MDI");
  432. msg_link(jme, "Link is up at %s.\n", linkmsg);
  433. netif_carrier_on(netdev);
  434. } else {
  435. if (testonly)
  436. goto out;
  437. msg_link(jme, "Link is down.\n");
  438. jme->phylink = 0;
  439. netif_carrier_off(netdev);
  440. }
  441. out:
  442. return rc;
  443. }
  444. static int
  445. jme_setup_tx_resources(struct jme_adapter *jme)
  446. {
  447. struct jme_ring *txring = &(jme->txring[0]);
  448. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  449. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  450. &(txring->dmaalloc),
  451. GFP_ATOMIC);
  452. if (!txring->alloc) {
  453. txring->desc = NULL;
  454. txring->dmaalloc = 0;
  455. txring->dma = 0;
  456. return -ENOMEM;
  457. }
  458. /*
  459. * 16 Bytes align
  460. */
  461. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  462. RING_DESC_ALIGN);
  463. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  464. txring->next_to_use = 0;
  465. atomic_set(&txring->next_to_clean, 0);
  466. atomic_set(&txring->nr_free, jme->tx_ring_size);
  467. /*
  468. * Initialize Transmit Descriptors
  469. */
  470. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  471. memset(txring->bufinf, 0,
  472. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  473. return 0;
  474. }
  475. static void
  476. jme_free_tx_resources(struct jme_adapter *jme)
  477. {
  478. int i;
  479. struct jme_ring *txring = &(jme->txring[0]);
  480. struct jme_buffer_info *txbi = txring->bufinf;
  481. if (txring->alloc) {
  482. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  483. txbi = txring->bufinf + i;
  484. if (txbi->skb) {
  485. dev_kfree_skb(txbi->skb);
  486. txbi->skb = NULL;
  487. }
  488. txbi->mapping = 0;
  489. txbi->len = 0;
  490. txbi->nr_desc = 0;
  491. txbi->start_xmit = 0;
  492. }
  493. dma_free_coherent(&(jme->pdev->dev),
  494. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  495. txring->alloc,
  496. txring->dmaalloc);
  497. txring->alloc = NULL;
  498. txring->desc = NULL;
  499. txring->dmaalloc = 0;
  500. txring->dma = 0;
  501. }
  502. txring->next_to_use = 0;
  503. atomic_set(&txring->next_to_clean, 0);
  504. atomic_set(&txring->nr_free, 0);
  505. }
  506. static inline void
  507. jme_enable_tx_engine(struct jme_adapter *jme)
  508. {
  509. /*
  510. * Select Queue 0
  511. */
  512. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  513. wmb();
  514. /*
  515. * Setup TX Queue 0 DMA Bass Address
  516. */
  517. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  518. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  519. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  520. /*
  521. * Setup TX Descptor Count
  522. */
  523. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  524. /*
  525. * Enable TX Engine
  526. */
  527. wmb();
  528. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  529. TXCS_SELECT_QUEUE0 |
  530. TXCS_ENABLE);
  531. }
  532. static inline void
  533. jme_restart_tx_engine(struct jme_adapter *jme)
  534. {
  535. /*
  536. * Restart TX Engine
  537. */
  538. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  539. TXCS_SELECT_QUEUE0 |
  540. TXCS_ENABLE);
  541. }
  542. static inline void
  543. jme_disable_tx_engine(struct jme_adapter *jme)
  544. {
  545. int i;
  546. u32 val;
  547. /*
  548. * Disable TX Engine
  549. */
  550. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  551. wmb();
  552. val = jread32(jme, JME_TXCS);
  553. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  554. mdelay(1);
  555. val = jread32(jme, JME_TXCS);
  556. rmb();
  557. }
  558. if (!i)
  559. jeprintk(jme->pdev, "Disable TX engine timeout.\n");
  560. }
  561. static void
  562. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  563. {
  564. struct jme_ring *rxring = jme->rxring;
  565. register struct rxdesc *rxdesc = rxring->desc;
  566. struct jme_buffer_info *rxbi = rxring->bufinf;
  567. rxdesc += i;
  568. rxbi += i;
  569. rxdesc->dw[0] = 0;
  570. rxdesc->dw[1] = 0;
  571. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  572. rxdesc->desc1.bufaddrl = cpu_to_le32(
  573. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  574. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  575. if (jme->dev->features & NETIF_F_HIGHDMA)
  576. rxdesc->desc1.flags = RXFLAG_64BIT;
  577. wmb();
  578. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  579. }
  580. static int
  581. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  582. {
  583. struct jme_ring *rxring = &(jme->rxring[0]);
  584. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  585. struct sk_buff *skb;
  586. skb = netdev_alloc_skb(jme->dev,
  587. jme->dev->mtu + RX_EXTRA_LEN);
  588. if (unlikely(!skb))
  589. return -ENOMEM;
  590. rxbi->skb = skb;
  591. rxbi->len = skb_tailroom(skb);
  592. rxbi->mapping = pci_map_page(jme->pdev,
  593. virt_to_page(skb->data),
  594. offset_in_page(skb->data),
  595. rxbi->len,
  596. PCI_DMA_FROMDEVICE);
  597. return 0;
  598. }
  599. static void
  600. jme_free_rx_buf(struct jme_adapter *jme, int i)
  601. {
  602. struct jme_ring *rxring = &(jme->rxring[0]);
  603. struct jme_buffer_info *rxbi = rxring->bufinf;
  604. rxbi += i;
  605. if (rxbi->skb) {
  606. pci_unmap_page(jme->pdev,
  607. rxbi->mapping,
  608. rxbi->len,
  609. PCI_DMA_FROMDEVICE);
  610. dev_kfree_skb(rxbi->skb);
  611. rxbi->skb = NULL;
  612. rxbi->mapping = 0;
  613. rxbi->len = 0;
  614. }
  615. }
  616. static void
  617. jme_free_rx_resources(struct jme_adapter *jme)
  618. {
  619. int i;
  620. struct jme_ring *rxring = &(jme->rxring[0]);
  621. if (rxring->alloc) {
  622. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  623. jme_free_rx_buf(jme, i);
  624. dma_free_coherent(&(jme->pdev->dev),
  625. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  626. rxring->alloc,
  627. rxring->dmaalloc);
  628. rxring->alloc = NULL;
  629. rxring->desc = NULL;
  630. rxring->dmaalloc = 0;
  631. rxring->dma = 0;
  632. }
  633. rxring->next_to_use = 0;
  634. atomic_set(&rxring->next_to_clean, 0);
  635. }
  636. static int
  637. jme_setup_rx_resources(struct jme_adapter *jme)
  638. {
  639. int i;
  640. struct jme_ring *rxring = &(jme->rxring[0]);
  641. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  642. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  643. &(rxring->dmaalloc),
  644. GFP_ATOMIC);
  645. if (!rxring->alloc) {
  646. rxring->desc = NULL;
  647. rxring->dmaalloc = 0;
  648. rxring->dma = 0;
  649. return -ENOMEM;
  650. }
  651. /*
  652. * 16 Bytes align
  653. */
  654. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  655. RING_DESC_ALIGN);
  656. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  657. rxring->next_to_use = 0;
  658. atomic_set(&rxring->next_to_clean, 0);
  659. /*
  660. * Initiallize Receive Descriptors
  661. */
  662. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  663. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  664. jme_free_rx_resources(jme);
  665. return -ENOMEM;
  666. }
  667. jme_set_clean_rxdesc(jme, i);
  668. }
  669. return 0;
  670. }
  671. static inline void
  672. jme_enable_rx_engine(struct jme_adapter *jme)
  673. {
  674. /*
  675. * Select Queue 0
  676. */
  677. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  678. RXCS_QUEUESEL_Q0);
  679. wmb();
  680. /*
  681. * Setup RX DMA Bass Address
  682. */
  683. jwrite32(jme, JME_RXDBA_LO, (__u64)jme->rxring[0].dma & 0xFFFFFFFFUL);
  684. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  685. jwrite32(jme, JME_RXNDA, (__u64)jme->rxring[0].dma & 0xFFFFFFFFUL);
  686. /*
  687. * Setup RX Descriptor Count
  688. */
  689. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  690. /*
  691. * Setup Unicast Filter
  692. */
  693. jme_set_multi(jme->dev);
  694. /*
  695. * Enable RX Engine
  696. */
  697. wmb();
  698. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  699. RXCS_QUEUESEL_Q0 |
  700. RXCS_ENABLE |
  701. RXCS_QST);
  702. }
  703. static inline void
  704. jme_restart_rx_engine(struct jme_adapter *jme)
  705. {
  706. /*
  707. * Start RX Engine
  708. */
  709. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  710. RXCS_QUEUESEL_Q0 |
  711. RXCS_ENABLE |
  712. RXCS_QST);
  713. }
  714. static inline void
  715. jme_disable_rx_engine(struct jme_adapter *jme)
  716. {
  717. int i;
  718. u32 val;
  719. /*
  720. * Disable RX Engine
  721. */
  722. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  723. wmb();
  724. val = jread32(jme, JME_RXCS);
  725. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  726. mdelay(1);
  727. val = jread32(jme, JME_RXCS);
  728. rmb();
  729. }
  730. if (!i)
  731. jeprintk(jme->pdev, "Disable RX engine timeout.\n");
  732. }
  733. static int
  734. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  735. {
  736. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  737. return false;
  738. if (unlikely(!(flags & RXWBFLAG_MF) &&
  739. (flags & RXWBFLAG_TCPON) && !(flags & RXWBFLAG_TCPCS))) {
  740. msg_rx_err(jme, "TCP Checksum error.\n");
  741. goto out_sumerr;
  742. }
  743. if (unlikely(!(flags & RXWBFLAG_MF) &&
  744. (flags & RXWBFLAG_UDPON) && !(flags & RXWBFLAG_UDPCS))) {
  745. msg_rx_err(jme, "UDP Checksum error.\n");
  746. goto out_sumerr;
  747. }
  748. if (unlikely((flags & RXWBFLAG_IPV4) && !(flags & RXWBFLAG_IPCS))) {
  749. msg_rx_err(jme, "IPv4 Checksum error.\n");
  750. goto out_sumerr;
  751. }
  752. return true;
  753. out_sumerr:
  754. return false;
  755. }
  756. static void
  757. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  758. {
  759. struct jme_ring *rxring = &(jme->rxring[0]);
  760. struct rxdesc *rxdesc = rxring->desc;
  761. struct jme_buffer_info *rxbi = rxring->bufinf;
  762. struct sk_buff *skb;
  763. int framesize;
  764. rxdesc += idx;
  765. rxbi += idx;
  766. skb = rxbi->skb;
  767. pci_dma_sync_single_for_cpu(jme->pdev,
  768. rxbi->mapping,
  769. rxbi->len,
  770. PCI_DMA_FROMDEVICE);
  771. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  772. pci_dma_sync_single_for_device(jme->pdev,
  773. rxbi->mapping,
  774. rxbi->len,
  775. PCI_DMA_FROMDEVICE);
  776. ++(NET_STAT(jme).rx_dropped);
  777. } else {
  778. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  779. - RX_PREPAD_SIZE;
  780. skb_reserve(skb, RX_PREPAD_SIZE);
  781. skb_put(skb, framesize);
  782. skb->protocol = eth_type_trans(skb, jme->dev);
  783. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  784. skb->ip_summed = CHECKSUM_UNNECESSARY;
  785. else
  786. skb->ip_summed = CHECKSUM_NONE;
  787. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  788. if (jme->vlgrp) {
  789. jme->jme_vlan_rx(skb, jme->vlgrp,
  790. le16_to_cpu(rxdesc->descwb.vlan));
  791. NET_STAT(jme).rx_bytes += 4;
  792. }
  793. } else {
  794. jme->jme_rx(skb);
  795. }
  796. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  797. cpu_to_le16(RXWBFLAG_DEST_MUL))
  798. ++(NET_STAT(jme).multicast);
  799. NET_STAT(jme).rx_bytes += framesize;
  800. ++(NET_STAT(jme).rx_packets);
  801. }
  802. jme_set_clean_rxdesc(jme, idx);
  803. }
  804. static int
  805. jme_process_receive(struct jme_adapter *jme, int limit)
  806. {
  807. struct jme_ring *rxring = &(jme->rxring[0]);
  808. struct rxdesc *rxdesc = rxring->desc;
  809. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  810. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  811. goto out_inc;
  812. if (unlikely(atomic_read(&jme->link_changing) != 1))
  813. goto out_inc;
  814. if (unlikely(!netif_carrier_ok(jme->dev)))
  815. goto out_inc;
  816. i = atomic_read(&rxring->next_to_clean);
  817. while (limit > 0) {
  818. rxdesc = rxring->desc;
  819. rxdesc += i;
  820. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  821. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  822. goto out;
  823. --limit;
  824. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  825. if (unlikely(desccnt > 1 ||
  826. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  827. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  828. ++(NET_STAT(jme).rx_crc_errors);
  829. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  830. ++(NET_STAT(jme).rx_fifo_errors);
  831. else
  832. ++(NET_STAT(jme).rx_errors);
  833. if (desccnt > 1)
  834. limit -= desccnt - 1;
  835. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  836. jme_set_clean_rxdesc(jme, j);
  837. j = (j + 1) & (mask);
  838. }
  839. } else {
  840. jme_alloc_and_feed_skb(jme, i);
  841. }
  842. i = (i + desccnt) & (mask);
  843. }
  844. out:
  845. atomic_set(&rxring->next_to_clean, i);
  846. out_inc:
  847. atomic_inc(&jme->rx_cleaning);
  848. return limit > 0 ? limit : 0;
  849. }
  850. static void
  851. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  852. {
  853. if (likely(atmp == dpi->cur)) {
  854. dpi->cnt = 0;
  855. return;
  856. }
  857. if (dpi->attempt == atmp) {
  858. ++(dpi->cnt);
  859. } else {
  860. dpi->attempt = atmp;
  861. dpi->cnt = 0;
  862. }
  863. }
  864. static void
  865. jme_dynamic_pcc(struct jme_adapter *jme)
  866. {
  867. register struct dynpcc_info *dpi = &(jme->dpi);
  868. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  869. jme_attempt_pcc(dpi, PCC_P3);
  870. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD
  871. || dpi->intr_cnt > PCC_INTR_THRESHOLD)
  872. jme_attempt_pcc(dpi, PCC_P2);
  873. else
  874. jme_attempt_pcc(dpi, PCC_P1);
  875. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  876. if (dpi->attempt < dpi->cur)
  877. tasklet_schedule(&jme->rxclean_task);
  878. jme_set_rx_pcc(jme, dpi->attempt);
  879. dpi->cur = dpi->attempt;
  880. dpi->cnt = 0;
  881. }
  882. }
  883. static void
  884. jme_start_pcc_timer(struct jme_adapter *jme)
  885. {
  886. struct dynpcc_info *dpi = &(jme->dpi);
  887. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  888. dpi->last_pkts = NET_STAT(jme).rx_packets;
  889. dpi->intr_cnt = 0;
  890. jwrite32(jme, JME_TMCSR,
  891. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  892. }
  893. static inline void
  894. jme_stop_pcc_timer(struct jme_adapter *jme)
  895. {
  896. jwrite32(jme, JME_TMCSR, 0);
  897. }
  898. static void
  899. jme_shutdown_nic(struct jme_adapter *jme)
  900. {
  901. u32 phylink;
  902. phylink = jme_linkstat_from_phy(jme);
  903. if (!(phylink & PHY_LINK_UP)) {
  904. /*
  905. * Disable all interrupt before issue timer
  906. */
  907. jme_stop_irq(jme);
  908. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  909. }
  910. }
  911. static void
  912. jme_pcc_tasklet(unsigned long arg)
  913. {
  914. struct jme_adapter *jme = (struct jme_adapter *)arg;
  915. struct net_device *netdev = jme->dev;
  916. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  917. jme_shutdown_nic(jme);
  918. return;
  919. }
  920. if (unlikely(!netif_carrier_ok(netdev) ||
  921. (atomic_read(&jme->link_changing) != 1)
  922. )) {
  923. jme_stop_pcc_timer(jme);
  924. return;
  925. }
  926. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  927. jme_dynamic_pcc(jme);
  928. jme_start_pcc_timer(jme);
  929. }
  930. static inline void
  931. jme_polling_mode(struct jme_adapter *jme)
  932. {
  933. jme_set_rx_pcc(jme, PCC_OFF);
  934. }
  935. static inline void
  936. jme_interrupt_mode(struct jme_adapter *jme)
  937. {
  938. jme_set_rx_pcc(jme, PCC_P1);
  939. }
  940. static inline int
  941. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  942. {
  943. u32 apmc;
  944. apmc = jread32(jme, JME_APMC);
  945. return apmc & JME_APMC_PSEUDO_HP_EN;
  946. }
  947. static void
  948. jme_start_shutdown_timer(struct jme_adapter *jme)
  949. {
  950. u32 apmc;
  951. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  952. apmc &= ~JME_APMC_EPIEN_CTRL;
  953. if (!no_extplug) {
  954. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  955. wmb();
  956. }
  957. jwrite32f(jme, JME_APMC, apmc);
  958. jwrite32f(jme, JME_TIMER2, 0);
  959. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  960. jwrite32(jme, JME_TMCSR,
  961. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  962. }
  963. static void
  964. jme_stop_shutdown_timer(struct jme_adapter *jme)
  965. {
  966. u32 apmc;
  967. jwrite32f(jme, JME_TMCSR, 0);
  968. jwrite32f(jme, JME_TIMER2, 0);
  969. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  970. apmc = jread32(jme, JME_APMC);
  971. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  972. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  973. wmb();
  974. jwrite32f(jme, JME_APMC, apmc);
  975. }
  976. static void
  977. jme_link_change_tasklet(unsigned long arg)
  978. {
  979. struct jme_adapter *jme = (struct jme_adapter *)arg;
  980. struct net_device *netdev = jme->dev;
  981. int rc;
  982. while (!atomic_dec_and_test(&jme->link_changing)) {
  983. atomic_inc(&jme->link_changing);
  984. msg_intr(jme, "Get link change lock failed.\n");
  985. while (atomic_read(&jme->link_changing) != 1)
  986. msg_intr(jme, "Waiting link change lock.\n");
  987. }
  988. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  989. goto out;
  990. jme->old_mtu = netdev->mtu;
  991. netif_stop_queue(netdev);
  992. if (jme_pseudo_hotplug_enabled(jme))
  993. jme_stop_shutdown_timer(jme);
  994. jme_stop_pcc_timer(jme);
  995. tasklet_disable(&jme->txclean_task);
  996. tasklet_disable(&jme->rxclean_task);
  997. tasklet_disable(&jme->rxempty_task);
  998. if (netif_carrier_ok(netdev)) {
  999. jme_reset_ghc_speed(jme);
  1000. jme_disable_rx_engine(jme);
  1001. jme_disable_tx_engine(jme);
  1002. jme_reset_mac_processor(jme);
  1003. jme_free_rx_resources(jme);
  1004. jme_free_tx_resources(jme);
  1005. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1006. jme_polling_mode(jme);
  1007. netif_carrier_off(netdev);
  1008. }
  1009. jme_check_link(netdev, 0);
  1010. if (netif_carrier_ok(netdev)) {
  1011. rc = jme_setup_rx_resources(jme);
  1012. if (rc) {
  1013. jeprintk(jme->pdev, "Allocating resources for RX error"
  1014. ", Device STOPPED!\n");
  1015. goto out_enable_tasklet;
  1016. }
  1017. rc = jme_setup_tx_resources(jme);
  1018. if (rc) {
  1019. jeprintk(jme->pdev, "Allocating resources for TX error"
  1020. ", Device STOPPED!\n");
  1021. goto err_out_free_rx_resources;
  1022. }
  1023. jme_enable_rx_engine(jme);
  1024. jme_enable_tx_engine(jme);
  1025. netif_start_queue(netdev);
  1026. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1027. jme_interrupt_mode(jme);
  1028. jme_start_pcc_timer(jme);
  1029. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1030. jme_start_shutdown_timer(jme);
  1031. }
  1032. goto out_enable_tasklet;
  1033. err_out_free_rx_resources:
  1034. jme_free_rx_resources(jme);
  1035. out_enable_tasklet:
  1036. tasklet_enable(&jme->txclean_task);
  1037. tasklet_hi_enable(&jme->rxclean_task);
  1038. tasklet_hi_enable(&jme->rxempty_task);
  1039. out:
  1040. atomic_inc(&jme->link_changing);
  1041. }
  1042. static void
  1043. jme_rx_clean_tasklet(unsigned long arg)
  1044. {
  1045. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1046. struct dynpcc_info *dpi = &(jme->dpi);
  1047. jme_process_receive(jme, jme->rx_ring_size);
  1048. ++(dpi->intr_cnt);
  1049. }
  1050. static int
  1051. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1052. {
  1053. struct jme_adapter *jme = jme_napi_priv(holder);
  1054. int rest;
  1055. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1056. while (atomic_read(&jme->rx_empty) > 0) {
  1057. atomic_dec(&jme->rx_empty);
  1058. ++(NET_STAT(jme).rx_dropped);
  1059. jme_restart_rx_engine(jme);
  1060. }
  1061. atomic_inc(&jme->rx_empty);
  1062. if (rest) {
  1063. JME_RX_COMPLETE(netdev, holder);
  1064. jme_interrupt_mode(jme);
  1065. }
  1066. JME_NAPI_WEIGHT_SET(budget, rest);
  1067. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1068. }
  1069. static void
  1070. jme_rx_empty_tasklet(unsigned long arg)
  1071. {
  1072. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1073. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1074. return;
  1075. if (unlikely(!netif_carrier_ok(jme->dev)))
  1076. return;
  1077. msg_rx_status(jme, "RX Queue Full!\n");
  1078. jme_rx_clean_tasklet(arg);
  1079. while (atomic_read(&jme->rx_empty) > 0) {
  1080. atomic_dec(&jme->rx_empty);
  1081. ++(NET_STAT(jme).rx_dropped);
  1082. jme_restart_rx_engine(jme);
  1083. }
  1084. atomic_inc(&jme->rx_empty);
  1085. }
  1086. static void
  1087. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1088. {
  1089. struct jme_ring *txring = jme->txring;
  1090. smp_wmb();
  1091. if (unlikely(netif_queue_stopped(jme->dev) &&
  1092. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1093. msg_tx_done(jme, "TX Queue Waked.\n");
  1094. netif_wake_queue(jme->dev);
  1095. }
  1096. }
  1097. static void
  1098. jme_tx_clean_tasklet(unsigned long arg)
  1099. {
  1100. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1101. struct jme_ring *txring = &(jme->txring[0]);
  1102. struct txdesc *txdesc = txring->desc;
  1103. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1104. int i, j, cnt = 0, max, err, mask;
  1105. tx_dbg(jme, "Into txclean.\n");
  1106. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1107. goto out;
  1108. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1109. goto out;
  1110. if (unlikely(!netif_carrier_ok(jme->dev)))
  1111. goto out;
  1112. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1113. mask = jme->tx_ring_mask;
  1114. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1115. ctxbi = txbi + i;
  1116. if (likely(ctxbi->skb &&
  1117. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1118. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1119. i, ctxbi->nr_desc, jiffies);
  1120. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1121. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1122. ttxbi = txbi + ((i + j) & (mask));
  1123. txdesc[(i + j) & (mask)].dw[0] = 0;
  1124. pci_unmap_page(jme->pdev,
  1125. ttxbi->mapping,
  1126. ttxbi->len,
  1127. PCI_DMA_TODEVICE);
  1128. ttxbi->mapping = 0;
  1129. ttxbi->len = 0;
  1130. }
  1131. dev_kfree_skb(ctxbi->skb);
  1132. cnt += ctxbi->nr_desc;
  1133. if (unlikely(err)) {
  1134. ++(NET_STAT(jme).tx_carrier_errors);
  1135. } else {
  1136. ++(NET_STAT(jme).tx_packets);
  1137. NET_STAT(jme).tx_bytes += ctxbi->len;
  1138. }
  1139. ctxbi->skb = NULL;
  1140. ctxbi->len = 0;
  1141. ctxbi->start_xmit = 0;
  1142. } else {
  1143. break;
  1144. }
  1145. i = (i + ctxbi->nr_desc) & mask;
  1146. ctxbi->nr_desc = 0;
  1147. }
  1148. tx_dbg(jme, "txclean: done %d@%lu.\n", i, jiffies);
  1149. atomic_set(&txring->next_to_clean, i);
  1150. atomic_add(cnt, &txring->nr_free);
  1151. jme_wake_queue_if_stopped(jme);
  1152. out:
  1153. atomic_inc(&jme->tx_cleaning);
  1154. }
  1155. static void
  1156. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1157. {
  1158. /*
  1159. * Disable interrupt
  1160. */
  1161. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1162. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1163. /*
  1164. * Link change event is critical
  1165. * all other events are ignored
  1166. */
  1167. jwrite32(jme, JME_IEVE, intrstat);
  1168. tasklet_schedule(&jme->linkch_task);
  1169. goto out_reenable;
  1170. }
  1171. if (intrstat & INTR_TMINTR) {
  1172. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1173. tasklet_schedule(&jme->pcc_task);
  1174. }
  1175. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1176. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1177. tasklet_schedule(&jme->txclean_task);
  1178. }
  1179. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1180. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1181. INTR_PCCRX0 |
  1182. INTR_RX0EMP)) |
  1183. INTR_RX0);
  1184. }
  1185. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1186. if (intrstat & INTR_RX0EMP)
  1187. atomic_inc(&jme->rx_empty);
  1188. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1189. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1190. jme_polling_mode(jme);
  1191. JME_RX_SCHEDULE(jme);
  1192. }
  1193. }
  1194. } else {
  1195. if (intrstat & INTR_RX0EMP) {
  1196. atomic_inc(&jme->rx_empty);
  1197. tasklet_hi_schedule(&jme->rxempty_task);
  1198. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1199. tasklet_hi_schedule(&jme->rxclean_task);
  1200. }
  1201. }
  1202. out_reenable:
  1203. /*
  1204. * Re-enable interrupt
  1205. */
  1206. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1207. }
  1208. static irqreturn_t
  1209. jme_intr(int irq, void *dev_id)
  1210. {
  1211. struct net_device *netdev = dev_id;
  1212. struct jme_adapter *jme = netdev_priv(netdev);
  1213. u32 intrstat;
  1214. intrstat = jread32(jme, JME_IEVE);
  1215. /*
  1216. * Check if it's really an interrupt for us
  1217. */
  1218. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1219. return IRQ_NONE;
  1220. /*
  1221. * Check if the device still exist
  1222. */
  1223. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1224. return IRQ_NONE;
  1225. jme_intr_msi(jme, intrstat);
  1226. return IRQ_HANDLED;
  1227. }
  1228. static irqreturn_t
  1229. jme_msi(int irq, void *dev_id)
  1230. {
  1231. struct net_device *netdev = dev_id;
  1232. struct jme_adapter *jme = netdev_priv(netdev);
  1233. u32 intrstat;
  1234. pci_dma_sync_single_for_cpu(jme->pdev,
  1235. jme->shadow_dma,
  1236. sizeof(u32) * SHADOW_REG_NR,
  1237. PCI_DMA_FROMDEVICE);
  1238. intrstat = jme->shadow_regs[SHADOW_IEVE];
  1239. jme->shadow_regs[SHADOW_IEVE] = 0;
  1240. jme_intr_msi(jme, intrstat);
  1241. return IRQ_HANDLED;
  1242. }
  1243. static void
  1244. jme_reset_link(struct jme_adapter *jme)
  1245. {
  1246. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1247. }
  1248. static void
  1249. jme_restart_an(struct jme_adapter *jme)
  1250. {
  1251. u32 bmcr;
  1252. spin_lock_bh(&jme->phy_lock);
  1253. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1254. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1255. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1256. spin_unlock_bh(&jme->phy_lock);
  1257. }
  1258. static int
  1259. jme_request_irq(struct jme_adapter *jme)
  1260. {
  1261. int rc;
  1262. struct net_device *netdev = jme->dev;
  1263. irq_handler_t handler = jme_intr;
  1264. int irq_flags = IRQF_SHARED;
  1265. if (!pci_enable_msi(jme->pdev)) {
  1266. set_bit(JME_FLAG_MSI, &jme->flags);
  1267. handler = jme_msi;
  1268. irq_flags = 0;
  1269. }
  1270. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1271. netdev);
  1272. if (rc) {
  1273. jeprintk(jme->pdev,
  1274. "Unable to request %s interrupt (return: %d)\n",
  1275. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1276. rc);
  1277. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1278. pci_disable_msi(jme->pdev);
  1279. clear_bit(JME_FLAG_MSI, &jme->flags);
  1280. }
  1281. } else {
  1282. netdev->irq = jme->pdev->irq;
  1283. }
  1284. return rc;
  1285. }
  1286. static void
  1287. jme_free_irq(struct jme_adapter *jme)
  1288. {
  1289. free_irq(jme->pdev->irq, jme->dev);
  1290. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1291. pci_disable_msi(jme->pdev);
  1292. clear_bit(JME_FLAG_MSI, &jme->flags);
  1293. jme->dev->irq = jme->pdev->irq;
  1294. }
  1295. }
  1296. static int
  1297. jme_open(struct net_device *netdev)
  1298. {
  1299. struct jme_adapter *jme = netdev_priv(netdev);
  1300. int rc;
  1301. jme_clear_pm(jme);
  1302. JME_NAPI_ENABLE(jme);
  1303. tasklet_enable(&jme->txclean_task);
  1304. tasklet_hi_enable(&jme->rxclean_task);
  1305. tasklet_hi_enable(&jme->rxempty_task);
  1306. rc = jme_request_irq(jme);
  1307. if (rc)
  1308. goto err_out;
  1309. jme_enable_shadow(jme);
  1310. jme_start_irq(jme);
  1311. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1312. jme_set_settings(netdev, &jme->old_ecmd);
  1313. else
  1314. jme_reset_phy_processor(jme);
  1315. jme_reset_link(jme);
  1316. return 0;
  1317. err_out:
  1318. netif_stop_queue(netdev);
  1319. netif_carrier_off(netdev);
  1320. return rc;
  1321. }
  1322. #ifdef CONFIG_PM
  1323. static void
  1324. jme_set_100m_half(struct jme_adapter *jme)
  1325. {
  1326. u32 bmcr, tmp;
  1327. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1328. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1329. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1330. tmp |= BMCR_SPEED100;
  1331. if (bmcr != tmp)
  1332. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1333. if (jme->fpgaver)
  1334. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1335. else
  1336. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1337. }
  1338. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1339. static void
  1340. jme_wait_link(struct jme_adapter *jme)
  1341. {
  1342. u32 phylink, to = JME_WAIT_LINK_TIME;
  1343. mdelay(1000);
  1344. phylink = jme_linkstat_from_phy(jme);
  1345. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1346. mdelay(10);
  1347. phylink = jme_linkstat_from_phy(jme);
  1348. }
  1349. }
  1350. #endif
  1351. static inline void
  1352. jme_phy_off(struct jme_adapter *jme)
  1353. {
  1354. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1355. }
  1356. static int
  1357. jme_close(struct net_device *netdev)
  1358. {
  1359. struct jme_adapter *jme = netdev_priv(netdev);
  1360. netif_stop_queue(netdev);
  1361. netif_carrier_off(netdev);
  1362. jme_stop_irq(jme);
  1363. jme_disable_shadow(jme);
  1364. jme_free_irq(jme);
  1365. JME_NAPI_DISABLE(jme);
  1366. tasklet_kill(&jme->linkch_task);
  1367. tasklet_kill(&jme->txclean_task);
  1368. tasklet_kill(&jme->rxclean_task);
  1369. tasklet_kill(&jme->rxempty_task);
  1370. jme_reset_ghc_speed(jme);
  1371. jme_disable_rx_engine(jme);
  1372. jme_disable_tx_engine(jme);
  1373. jme_reset_mac_processor(jme);
  1374. jme_free_rx_resources(jme);
  1375. jme_free_tx_resources(jme);
  1376. jme->phylink = 0;
  1377. jme_phy_off(jme);
  1378. return 0;
  1379. }
  1380. static int
  1381. jme_alloc_txdesc(struct jme_adapter *jme,
  1382. struct sk_buff *skb)
  1383. {
  1384. struct jme_ring *txring = jme->txring;
  1385. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1386. idx = txring->next_to_use;
  1387. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1388. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1389. return -1;
  1390. atomic_sub(nr_alloc, &txring->nr_free);
  1391. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1392. return idx;
  1393. }
  1394. static void
  1395. jme_fill_tx_map(struct pci_dev *pdev,
  1396. struct txdesc *txdesc,
  1397. struct jme_buffer_info *txbi,
  1398. struct page *page,
  1399. u32 page_offset,
  1400. u32 len,
  1401. u8 hidma)
  1402. {
  1403. dma_addr_t dmaaddr;
  1404. dmaaddr = pci_map_page(pdev,
  1405. page,
  1406. page_offset,
  1407. len,
  1408. PCI_DMA_TODEVICE);
  1409. pci_dma_sync_single_for_device(pdev,
  1410. dmaaddr,
  1411. len,
  1412. PCI_DMA_TODEVICE);
  1413. txdesc->dw[0] = 0;
  1414. txdesc->dw[1] = 0;
  1415. txdesc->desc2.flags = TXFLAG_OWN;
  1416. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1417. txdesc->desc2.datalen = cpu_to_le16(len);
  1418. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1419. txdesc->desc2.bufaddrl = cpu_to_le32(
  1420. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1421. txbi->mapping = dmaaddr;
  1422. txbi->len = len;
  1423. }
  1424. static void
  1425. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1426. {
  1427. struct jme_ring *txring = jme->txring;
  1428. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1429. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1430. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1431. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1432. int mask = jme->tx_ring_mask;
  1433. struct skb_frag_struct *frag;
  1434. u32 len;
  1435. for (i = 0 ; i < nr_frags ; ++i) {
  1436. frag = &skb_shinfo(skb)->frags[i];
  1437. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1438. ctxbi = txbi + ((idx + i + 2) & (mask));
  1439. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1440. frag->page_offset, frag->size, hidma);
  1441. }
  1442. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1443. ctxdesc = txdesc + ((idx + 1) & (mask));
  1444. ctxbi = txbi + ((idx + 1) & (mask));
  1445. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1446. offset_in_page(skb->data), len, hidma);
  1447. }
  1448. static int
  1449. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1450. {
  1451. if (unlikely(skb_shinfo(skb)->gso_size &&
  1452. skb_header_cloned(skb) &&
  1453. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1454. dev_kfree_skb(skb);
  1455. return -1;
  1456. }
  1457. return 0;
  1458. }
  1459. static int
  1460. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1461. {
  1462. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1463. if (*mss) {
  1464. *flags |= TXFLAG_LSEN;
  1465. if (skb->protocol == htons(ETH_P_IP)) {
  1466. struct iphdr *iph = ip_hdr(skb);
  1467. iph->check = 0;
  1468. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1469. iph->daddr, 0,
  1470. IPPROTO_TCP,
  1471. 0);
  1472. } else {
  1473. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1474. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1475. &ip6h->daddr, 0,
  1476. IPPROTO_TCP,
  1477. 0);
  1478. }
  1479. return 0;
  1480. }
  1481. return 1;
  1482. }
  1483. static void
  1484. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1485. {
  1486. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1487. u8 ip_proto;
  1488. switch (skb->protocol) {
  1489. case htons(ETH_P_IP):
  1490. ip_proto = ip_hdr(skb)->protocol;
  1491. break;
  1492. case htons(ETH_P_IPV6):
  1493. ip_proto = ipv6_hdr(skb)->nexthdr;
  1494. break;
  1495. default:
  1496. ip_proto = 0;
  1497. break;
  1498. }
  1499. switch (ip_proto) {
  1500. case IPPROTO_TCP:
  1501. *flags |= TXFLAG_TCPCS;
  1502. break;
  1503. case IPPROTO_UDP:
  1504. *flags |= TXFLAG_UDPCS;
  1505. break;
  1506. default:
  1507. msg_tx_err(jme, "Error upper layer protocol.\n");
  1508. break;
  1509. }
  1510. }
  1511. }
  1512. static inline void
  1513. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1514. {
  1515. if (vlan_tx_tag_present(skb)) {
  1516. *flags |= TXFLAG_TAGON;
  1517. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1518. }
  1519. }
  1520. static int
  1521. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1522. {
  1523. struct jme_ring *txring = jme->txring;
  1524. struct txdesc *txdesc;
  1525. struct jme_buffer_info *txbi;
  1526. u8 flags;
  1527. txdesc = (struct txdesc *)txring->desc + idx;
  1528. txbi = txring->bufinf + idx;
  1529. txdesc->dw[0] = 0;
  1530. txdesc->dw[1] = 0;
  1531. txdesc->dw[2] = 0;
  1532. txdesc->dw[3] = 0;
  1533. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1534. /*
  1535. * Set OWN bit at final.
  1536. * When kernel transmit faster than NIC.
  1537. * And NIC trying to send this descriptor before we tell
  1538. * it to start sending this TX queue.
  1539. * Other fields are already filled correctly.
  1540. */
  1541. wmb();
  1542. flags = TXFLAG_OWN | TXFLAG_INT;
  1543. /*
  1544. * Set checksum flags while not tso
  1545. */
  1546. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1547. jme_tx_csum(jme, skb, &flags);
  1548. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1549. jme_map_tx_skb(jme, skb, idx);
  1550. txdesc->desc1.flags = flags;
  1551. /*
  1552. * Set tx buffer info after telling NIC to send
  1553. * For better tx_clean timing
  1554. */
  1555. wmb();
  1556. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1557. txbi->skb = skb;
  1558. txbi->len = skb->len;
  1559. txbi->start_xmit = jiffies;
  1560. if (!txbi->start_xmit)
  1561. txbi->start_xmit = (0UL-1);
  1562. return 0;
  1563. }
  1564. static void
  1565. jme_stop_queue_if_full(struct jme_adapter *jme)
  1566. {
  1567. struct jme_ring *txring = jme->txring;
  1568. struct jme_buffer_info *txbi = txring->bufinf;
  1569. int idx = atomic_read(&txring->next_to_clean);
  1570. txbi += idx;
  1571. smp_wmb();
  1572. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1573. netif_stop_queue(jme->dev);
  1574. msg_tx_queued(jme, "TX Queue Paused.\n");
  1575. smp_wmb();
  1576. if (atomic_read(&txring->nr_free)
  1577. >= (jme->tx_wake_threshold)) {
  1578. netif_wake_queue(jme->dev);
  1579. msg_tx_queued(jme, "TX Queue Fast Waked.\n");
  1580. }
  1581. }
  1582. if (unlikely(txbi->start_xmit &&
  1583. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1584. txbi->skb)) {
  1585. netif_stop_queue(jme->dev);
  1586. msg_tx_queued(jme, "TX Queue Stopped %d@%lu.\n", idx, jiffies);
  1587. }
  1588. }
  1589. /*
  1590. * This function is already protected by netif_tx_lock()
  1591. */
  1592. static int
  1593. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1594. {
  1595. struct jme_adapter *jme = netdev_priv(netdev);
  1596. int idx;
  1597. if (unlikely(jme_expand_header(jme, skb))) {
  1598. ++(NET_STAT(jme).tx_dropped);
  1599. return NETDEV_TX_OK;
  1600. }
  1601. idx = jme_alloc_txdesc(jme, skb);
  1602. if (unlikely(idx < 0)) {
  1603. netif_stop_queue(netdev);
  1604. msg_tx_err(jme, "BUG! Tx ring full when queue awake!\n");
  1605. return NETDEV_TX_BUSY;
  1606. }
  1607. jme_fill_tx_desc(jme, skb, idx);
  1608. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1609. TXCS_SELECT_QUEUE0 |
  1610. TXCS_QUEUE0S |
  1611. TXCS_ENABLE);
  1612. tx_dbg(jme, "xmit: %d+%d@%lu\n", idx,
  1613. skb_shinfo(skb)->nr_frags + 2,
  1614. jiffies);
  1615. jme_stop_queue_if_full(jme);
  1616. return NETDEV_TX_OK;
  1617. }
  1618. static int
  1619. jme_set_macaddr(struct net_device *netdev, void *p)
  1620. {
  1621. struct jme_adapter *jme = netdev_priv(netdev);
  1622. struct sockaddr *addr = p;
  1623. u32 val;
  1624. if (netif_running(netdev))
  1625. return -EBUSY;
  1626. spin_lock_bh(&jme->macaddr_lock);
  1627. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1628. val = (addr->sa_data[3] & 0xff) << 24 |
  1629. (addr->sa_data[2] & 0xff) << 16 |
  1630. (addr->sa_data[1] & 0xff) << 8 |
  1631. (addr->sa_data[0] & 0xff);
  1632. jwrite32(jme, JME_RXUMA_LO, val);
  1633. val = (addr->sa_data[5] & 0xff) << 8 |
  1634. (addr->sa_data[4] & 0xff);
  1635. jwrite32(jme, JME_RXUMA_HI, val);
  1636. spin_unlock_bh(&jme->macaddr_lock);
  1637. return 0;
  1638. }
  1639. static void
  1640. jme_set_multi(struct net_device *netdev)
  1641. {
  1642. struct jme_adapter *jme = netdev_priv(netdev);
  1643. u32 mc_hash[2] = {};
  1644. int i;
  1645. spin_lock_bh(&jme->rxmcs_lock);
  1646. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1647. if (netdev->flags & IFF_PROMISC) {
  1648. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1649. } else if (netdev->flags & IFF_ALLMULTI) {
  1650. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1651. } else if (netdev->flags & IFF_MULTICAST) {
  1652. struct dev_mc_list *mclist;
  1653. int bit_nr;
  1654. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1655. for (i = 0, mclist = netdev->mc_list;
  1656. mclist && i < netdev->mc_count;
  1657. ++i, mclist = mclist->next) {
  1658. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
  1659. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1660. }
  1661. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1662. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1663. }
  1664. wmb();
  1665. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1666. spin_unlock_bh(&jme->rxmcs_lock);
  1667. }
  1668. static int
  1669. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1670. {
  1671. struct jme_adapter *jme = netdev_priv(netdev);
  1672. if (new_mtu == jme->old_mtu)
  1673. return 0;
  1674. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1675. ((new_mtu) < IPV6_MIN_MTU))
  1676. return -EINVAL;
  1677. if (new_mtu > 4000) {
  1678. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1679. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1680. jme_restart_rx_engine(jme);
  1681. } else {
  1682. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1683. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1684. jme_restart_rx_engine(jme);
  1685. }
  1686. if (new_mtu > 1900) {
  1687. netdev->features &= ~(NETIF_F_HW_CSUM |
  1688. NETIF_F_TSO |
  1689. NETIF_F_TSO6);
  1690. } else {
  1691. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1692. netdev->features |= NETIF_F_HW_CSUM;
  1693. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1694. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1695. }
  1696. netdev->mtu = new_mtu;
  1697. jme_reset_link(jme);
  1698. return 0;
  1699. }
  1700. static void
  1701. jme_tx_timeout(struct net_device *netdev)
  1702. {
  1703. struct jme_adapter *jme = netdev_priv(netdev);
  1704. jme->phylink = 0;
  1705. jme_reset_phy_processor(jme);
  1706. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1707. jme_set_settings(netdev, &jme->old_ecmd);
  1708. /*
  1709. * Force to Reset the link again
  1710. */
  1711. jme_reset_link(jme);
  1712. }
  1713. static void
  1714. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1715. {
  1716. struct jme_adapter *jme = netdev_priv(netdev);
  1717. jme->vlgrp = grp;
  1718. }
  1719. static void
  1720. jme_get_drvinfo(struct net_device *netdev,
  1721. struct ethtool_drvinfo *info)
  1722. {
  1723. struct jme_adapter *jme = netdev_priv(netdev);
  1724. strcpy(info->driver, DRV_NAME);
  1725. strcpy(info->version, DRV_VERSION);
  1726. strcpy(info->bus_info, pci_name(jme->pdev));
  1727. }
  1728. static int
  1729. jme_get_regs_len(struct net_device *netdev)
  1730. {
  1731. return JME_REG_LEN;
  1732. }
  1733. static void
  1734. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1735. {
  1736. int i;
  1737. for (i = 0 ; i < len ; i += 4)
  1738. p[i >> 2] = jread32(jme, reg + i);
  1739. }
  1740. static void
  1741. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1742. {
  1743. int i;
  1744. u16 *p16 = (u16 *)p;
  1745. for (i = 0 ; i < reg_nr ; ++i)
  1746. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1747. }
  1748. static void
  1749. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1750. {
  1751. struct jme_adapter *jme = netdev_priv(netdev);
  1752. u32 *p32 = (u32 *)p;
  1753. memset(p, 0xFF, JME_REG_LEN);
  1754. regs->version = 1;
  1755. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1756. p32 += 0x100 >> 2;
  1757. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1758. p32 += 0x100 >> 2;
  1759. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1760. p32 += 0x100 >> 2;
  1761. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1762. p32 += 0x100 >> 2;
  1763. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1764. }
  1765. static int
  1766. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1767. {
  1768. struct jme_adapter *jme = netdev_priv(netdev);
  1769. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1770. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1771. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1772. ecmd->use_adaptive_rx_coalesce = false;
  1773. ecmd->rx_coalesce_usecs = 0;
  1774. ecmd->rx_max_coalesced_frames = 0;
  1775. return 0;
  1776. }
  1777. ecmd->use_adaptive_rx_coalesce = true;
  1778. switch (jme->dpi.cur) {
  1779. case PCC_P1:
  1780. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1781. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1782. break;
  1783. case PCC_P2:
  1784. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1785. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1786. break;
  1787. case PCC_P3:
  1788. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1789. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1790. break;
  1791. default:
  1792. break;
  1793. }
  1794. return 0;
  1795. }
  1796. static int
  1797. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1798. {
  1799. struct jme_adapter *jme = netdev_priv(netdev);
  1800. struct dynpcc_info *dpi = &(jme->dpi);
  1801. if (netif_running(netdev))
  1802. return -EBUSY;
  1803. if (ecmd->use_adaptive_rx_coalesce
  1804. && test_bit(JME_FLAG_POLL, &jme->flags)) {
  1805. clear_bit(JME_FLAG_POLL, &jme->flags);
  1806. jme->jme_rx = netif_rx;
  1807. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1808. dpi->cur = PCC_P1;
  1809. dpi->attempt = PCC_P1;
  1810. dpi->cnt = 0;
  1811. jme_set_rx_pcc(jme, PCC_P1);
  1812. jme_interrupt_mode(jme);
  1813. } else if (!(ecmd->use_adaptive_rx_coalesce)
  1814. && !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1815. set_bit(JME_FLAG_POLL, &jme->flags);
  1816. jme->jme_rx = netif_receive_skb;
  1817. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1818. jme_interrupt_mode(jme);
  1819. }
  1820. return 0;
  1821. }
  1822. static void
  1823. jme_get_pauseparam(struct net_device *netdev,
  1824. struct ethtool_pauseparam *ecmd)
  1825. {
  1826. struct jme_adapter *jme = netdev_priv(netdev);
  1827. u32 val;
  1828. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1829. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1830. spin_lock_bh(&jme->phy_lock);
  1831. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1832. spin_unlock_bh(&jme->phy_lock);
  1833. ecmd->autoneg =
  1834. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1835. }
  1836. static int
  1837. jme_set_pauseparam(struct net_device *netdev,
  1838. struct ethtool_pauseparam *ecmd)
  1839. {
  1840. struct jme_adapter *jme = netdev_priv(netdev);
  1841. u32 val;
  1842. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1843. (ecmd->tx_pause != 0)) {
  1844. if (ecmd->tx_pause)
  1845. jme->reg_txpfc |= TXPFC_PF_EN;
  1846. else
  1847. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1848. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1849. }
  1850. spin_lock_bh(&jme->rxmcs_lock);
  1851. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1852. (ecmd->rx_pause != 0)) {
  1853. if (ecmd->rx_pause)
  1854. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1855. else
  1856. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1857. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1858. }
  1859. spin_unlock_bh(&jme->rxmcs_lock);
  1860. spin_lock_bh(&jme->phy_lock);
  1861. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1862. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1863. (ecmd->autoneg != 0)) {
  1864. if (ecmd->autoneg)
  1865. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1866. else
  1867. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1868. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1869. MII_ADVERTISE, val);
  1870. }
  1871. spin_unlock_bh(&jme->phy_lock);
  1872. return 0;
  1873. }
  1874. static void
  1875. jme_get_wol(struct net_device *netdev,
  1876. struct ethtool_wolinfo *wol)
  1877. {
  1878. struct jme_adapter *jme = netdev_priv(netdev);
  1879. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1880. wol->wolopts = 0;
  1881. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1882. wol->wolopts |= WAKE_PHY;
  1883. if (jme->reg_pmcs & PMCS_MFEN)
  1884. wol->wolopts |= WAKE_MAGIC;
  1885. }
  1886. static int
  1887. jme_set_wol(struct net_device *netdev,
  1888. struct ethtool_wolinfo *wol)
  1889. {
  1890. struct jme_adapter *jme = netdev_priv(netdev);
  1891. if (wol->wolopts & (WAKE_MAGICSECURE |
  1892. WAKE_UCAST |
  1893. WAKE_MCAST |
  1894. WAKE_BCAST |
  1895. WAKE_ARP))
  1896. return -EOPNOTSUPP;
  1897. jme->reg_pmcs = 0;
  1898. if (wol->wolopts & WAKE_PHY)
  1899. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1900. if (wol->wolopts & WAKE_MAGIC)
  1901. jme->reg_pmcs |= PMCS_MFEN;
  1902. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1903. return 0;
  1904. }
  1905. static int
  1906. jme_get_settings(struct net_device *netdev,
  1907. struct ethtool_cmd *ecmd)
  1908. {
  1909. struct jme_adapter *jme = netdev_priv(netdev);
  1910. int rc;
  1911. spin_lock_bh(&jme->phy_lock);
  1912. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1913. spin_unlock_bh(&jme->phy_lock);
  1914. return rc;
  1915. }
  1916. static int
  1917. jme_set_settings(struct net_device *netdev,
  1918. struct ethtool_cmd *ecmd)
  1919. {
  1920. struct jme_adapter *jme = netdev_priv(netdev);
  1921. int rc, fdc = 0;
  1922. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1923. return -EINVAL;
  1924. if (jme->mii_if.force_media &&
  1925. ecmd->autoneg != AUTONEG_ENABLE &&
  1926. (jme->mii_if.full_duplex != ecmd->duplex))
  1927. fdc = 1;
  1928. spin_lock_bh(&jme->phy_lock);
  1929. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1930. spin_unlock_bh(&jme->phy_lock);
  1931. if (!rc && fdc)
  1932. jme_reset_link(jme);
  1933. if (!rc) {
  1934. set_bit(JME_FLAG_SSET, &jme->flags);
  1935. jme->old_ecmd = *ecmd;
  1936. }
  1937. return rc;
  1938. }
  1939. static u32
  1940. jme_get_link(struct net_device *netdev)
  1941. {
  1942. struct jme_adapter *jme = netdev_priv(netdev);
  1943. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  1944. }
  1945. static u32
  1946. jme_get_msglevel(struct net_device *netdev)
  1947. {
  1948. struct jme_adapter *jme = netdev_priv(netdev);
  1949. return jme->msg_enable;
  1950. }
  1951. static void
  1952. jme_set_msglevel(struct net_device *netdev, u32 value)
  1953. {
  1954. struct jme_adapter *jme = netdev_priv(netdev);
  1955. jme->msg_enable = value;
  1956. }
  1957. static u32
  1958. jme_get_rx_csum(struct net_device *netdev)
  1959. {
  1960. struct jme_adapter *jme = netdev_priv(netdev);
  1961. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  1962. }
  1963. static int
  1964. jme_set_rx_csum(struct net_device *netdev, u32 on)
  1965. {
  1966. struct jme_adapter *jme = netdev_priv(netdev);
  1967. spin_lock_bh(&jme->rxmcs_lock);
  1968. if (on)
  1969. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  1970. else
  1971. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  1972. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1973. spin_unlock_bh(&jme->rxmcs_lock);
  1974. return 0;
  1975. }
  1976. static int
  1977. jme_set_tx_csum(struct net_device *netdev, u32 on)
  1978. {
  1979. struct jme_adapter *jme = netdev_priv(netdev);
  1980. if (on) {
  1981. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  1982. if (netdev->mtu <= 1900)
  1983. netdev->features |= NETIF_F_HW_CSUM;
  1984. } else {
  1985. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  1986. netdev->features &= ~NETIF_F_HW_CSUM;
  1987. }
  1988. return 0;
  1989. }
  1990. static int
  1991. jme_set_tso(struct net_device *netdev, u32 on)
  1992. {
  1993. struct jme_adapter *jme = netdev_priv(netdev);
  1994. if (on) {
  1995. set_bit(JME_FLAG_TSO, &jme->flags);
  1996. if (netdev->mtu <= 1900)
  1997. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1998. } else {
  1999. clear_bit(JME_FLAG_TSO, &jme->flags);
  2000. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2001. }
  2002. return 0;
  2003. }
  2004. static int
  2005. jme_nway_reset(struct net_device *netdev)
  2006. {
  2007. struct jme_adapter *jme = netdev_priv(netdev);
  2008. jme_restart_an(jme);
  2009. return 0;
  2010. }
  2011. static u8
  2012. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2013. {
  2014. u32 val;
  2015. int to;
  2016. val = jread32(jme, JME_SMBCSR);
  2017. to = JME_SMB_BUSY_TIMEOUT;
  2018. while ((val & SMBCSR_BUSY) && --to) {
  2019. msleep(1);
  2020. val = jread32(jme, JME_SMBCSR);
  2021. }
  2022. if (!to) {
  2023. msg_hw(jme, "SMB Bus Busy.\n");
  2024. return 0xFF;
  2025. }
  2026. jwrite32(jme, JME_SMBINTF,
  2027. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2028. SMBINTF_HWRWN_READ |
  2029. SMBINTF_HWCMD);
  2030. val = jread32(jme, JME_SMBINTF);
  2031. to = JME_SMB_BUSY_TIMEOUT;
  2032. while ((val & SMBINTF_HWCMD) && --to) {
  2033. msleep(1);
  2034. val = jread32(jme, JME_SMBINTF);
  2035. }
  2036. if (!to) {
  2037. msg_hw(jme, "SMB Bus Busy.\n");
  2038. return 0xFF;
  2039. }
  2040. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2041. }
  2042. static void
  2043. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2044. {
  2045. u32 val;
  2046. int to;
  2047. val = jread32(jme, JME_SMBCSR);
  2048. to = JME_SMB_BUSY_TIMEOUT;
  2049. while ((val & SMBCSR_BUSY) && --to) {
  2050. msleep(1);
  2051. val = jread32(jme, JME_SMBCSR);
  2052. }
  2053. if (!to) {
  2054. msg_hw(jme, "SMB Bus Busy.\n");
  2055. return;
  2056. }
  2057. jwrite32(jme, JME_SMBINTF,
  2058. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2059. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2060. SMBINTF_HWRWN_WRITE |
  2061. SMBINTF_HWCMD);
  2062. val = jread32(jme, JME_SMBINTF);
  2063. to = JME_SMB_BUSY_TIMEOUT;
  2064. while ((val & SMBINTF_HWCMD) && --to) {
  2065. msleep(1);
  2066. val = jread32(jme, JME_SMBINTF);
  2067. }
  2068. if (!to) {
  2069. msg_hw(jme, "SMB Bus Busy.\n");
  2070. return;
  2071. }
  2072. mdelay(2);
  2073. }
  2074. static int
  2075. jme_get_eeprom_len(struct net_device *netdev)
  2076. {
  2077. struct jme_adapter *jme = netdev_priv(netdev);
  2078. u32 val;
  2079. val = jread32(jme, JME_SMBCSR);
  2080. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2081. }
  2082. static int
  2083. jme_get_eeprom(struct net_device *netdev,
  2084. struct ethtool_eeprom *eeprom, u8 *data)
  2085. {
  2086. struct jme_adapter *jme = netdev_priv(netdev);
  2087. int i, offset = eeprom->offset, len = eeprom->len;
  2088. /*
  2089. * ethtool will check the boundary for us
  2090. */
  2091. eeprom->magic = JME_EEPROM_MAGIC;
  2092. for (i = 0 ; i < len ; ++i)
  2093. data[i] = jme_smb_read(jme, i + offset);
  2094. return 0;
  2095. }
  2096. static int
  2097. jme_set_eeprom(struct net_device *netdev,
  2098. struct ethtool_eeprom *eeprom, u8 *data)
  2099. {
  2100. struct jme_adapter *jme = netdev_priv(netdev);
  2101. int i, offset = eeprom->offset, len = eeprom->len;
  2102. if (eeprom->magic != JME_EEPROM_MAGIC)
  2103. return -EINVAL;
  2104. /*
  2105. * ethtool will check the boundary for us
  2106. */
  2107. for (i = 0 ; i < len ; ++i)
  2108. jme_smb_write(jme, i + offset, data[i]);
  2109. return 0;
  2110. }
  2111. static const struct ethtool_ops jme_ethtool_ops = {
  2112. .get_drvinfo = jme_get_drvinfo,
  2113. .get_regs_len = jme_get_regs_len,
  2114. .get_regs = jme_get_regs,
  2115. .get_coalesce = jme_get_coalesce,
  2116. .set_coalesce = jme_set_coalesce,
  2117. .get_pauseparam = jme_get_pauseparam,
  2118. .set_pauseparam = jme_set_pauseparam,
  2119. .get_wol = jme_get_wol,
  2120. .set_wol = jme_set_wol,
  2121. .get_settings = jme_get_settings,
  2122. .set_settings = jme_set_settings,
  2123. .get_link = jme_get_link,
  2124. .get_msglevel = jme_get_msglevel,
  2125. .set_msglevel = jme_set_msglevel,
  2126. .get_rx_csum = jme_get_rx_csum,
  2127. .set_rx_csum = jme_set_rx_csum,
  2128. .set_tx_csum = jme_set_tx_csum,
  2129. .set_tso = jme_set_tso,
  2130. .set_sg = ethtool_op_set_sg,
  2131. .nway_reset = jme_nway_reset,
  2132. .get_eeprom_len = jme_get_eeprom_len,
  2133. .get_eeprom = jme_get_eeprom,
  2134. .set_eeprom = jme_set_eeprom,
  2135. };
  2136. static int
  2137. jme_pci_dma64(struct pci_dev *pdev)
  2138. {
  2139. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2140. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2141. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2142. return 1;
  2143. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2144. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2145. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2146. return 1;
  2147. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2148. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2149. return 0;
  2150. return -1;
  2151. }
  2152. static inline void
  2153. jme_phy_init(struct jme_adapter *jme)
  2154. {
  2155. u16 reg26;
  2156. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2157. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2158. }
  2159. static inline void
  2160. jme_check_hw_ver(struct jme_adapter *jme)
  2161. {
  2162. u32 chipmode;
  2163. chipmode = jread32(jme, JME_CHIPMODE);
  2164. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2165. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2166. }
  2167. static const struct net_device_ops jme_netdev_ops = {
  2168. .ndo_open = jme_open,
  2169. .ndo_stop = jme_close,
  2170. .ndo_validate_addr = eth_validate_addr,
  2171. .ndo_start_xmit = jme_start_xmit,
  2172. .ndo_set_mac_address = jme_set_macaddr,
  2173. .ndo_set_multicast_list = jme_set_multi,
  2174. .ndo_change_mtu = jme_change_mtu,
  2175. .ndo_tx_timeout = jme_tx_timeout,
  2176. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2177. };
  2178. static int __devinit
  2179. jme_init_one(struct pci_dev *pdev,
  2180. const struct pci_device_id *ent)
  2181. {
  2182. int rc = 0, using_dac, i;
  2183. struct net_device *netdev;
  2184. struct jme_adapter *jme;
  2185. u16 bmcr, bmsr;
  2186. u32 apmc;
  2187. /*
  2188. * set up PCI device basics
  2189. */
  2190. rc = pci_enable_device(pdev);
  2191. if (rc) {
  2192. jeprintk(pdev, "Cannot enable PCI device.\n");
  2193. goto err_out;
  2194. }
  2195. using_dac = jme_pci_dma64(pdev);
  2196. if (using_dac < 0) {
  2197. jeprintk(pdev, "Cannot set PCI DMA Mask.\n");
  2198. rc = -EIO;
  2199. goto err_out_disable_pdev;
  2200. }
  2201. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2202. jeprintk(pdev, "No PCI resource region found.\n");
  2203. rc = -ENOMEM;
  2204. goto err_out_disable_pdev;
  2205. }
  2206. rc = pci_request_regions(pdev, DRV_NAME);
  2207. if (rc) {
  2208. jeprintk(pdev, "Cannot obtain PCI resource region.\n");
  2209. goto err_out_disable_pdev;
  2210. }
  2211. pci_set_master(pdev);
  2212. /*
  2213. * alloc and init net device
  2214. */
  2215. netdev = alloc_etherdev(sizeof(*jme));
  2216. if (!netdev) {
  2217. jeprintk(pdev, "Cannot allocate netdev structure.\n");
  2218. rc = -ENOMEM;
  2219. goto err_out_release_regions;
  2220. }
  2221. netdev->netdev_ops = &jme_netdev_ops;
  2222. netdev->ethtool_ops = &jme_ethtool_ops;
  2223. netdev->watchdog_timeo = TX_TIMEOUT;
  2224. netdev->features = NETIF_F_HW_CSUM |
  2225. NETIF_F_SG |
  2226. NETIF_F_TSO |
  2227. NETIF_F_TSO6 |
  2228. NETIF_F_HW_VLAN_TX |
  2229. NETIF_F_HW_VLAN_RX;
  2230. if (using_dac)
  2231. netdev->features |= NETIF_F_HIGHDMA;
  2232. SET_NETDEV_DEV(netdev, &pdev->dev);
  2233. pci_set_drvdata(pdev, netdev);
  2234. /*
  2235. * init adapter info
  2236. */
  2237. jme = netdev_priv(netdev);
  2238. jme->pdev = pdev;
  2239. jme->dev = netdev;
  2240. jme->jme_rx = netif_rx;
  2241. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2242. jme->old_mtu = netdev->mtu = 1500;
  2243. jme->phylink = 0;
  2244. jme->tx_ring_size = 1 << 10;
  2245. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2246. jme->tx_wake_threshold = 1 << 9;
  2247. jme->rx_ring_size = 1 << 9;
  2248. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2249. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2250. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2251. pci_resource_len(pdev, 0));
  2252. if (!(jme->regs)) {
  2253. jeprintk(pdev, "Mapping PCI resource region error.\n");
  2254. rc = -ENOMEM;
  2255. goto err_out_free_netdev;
  2256. }
  2257. jme->shadow_regs = pci_alloc_consistent(pdev,
  2258. sizeof(u32) * SHADOW_REG_NR,
  2259. &(jme->shadow_dma));
  2260. if (!(jme->shadow_regs)) {
  2261. jeprintk(pdev, "Allocating shadow register mapping error.\n");
  2262. rc = -ENOMEM;
  2263. goto err_out_unmap;
  2264. }
  2265. if (no_pseudohp) {
  2266. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2267. jwrite32(jme, JME_APMC, apmc);
  2268. } else if (force_pseudohp) {
  2269. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2270. jwrite32(jme, JME_APMC, apmc);
  2271. }
  2272. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2273. spin_lock_init(&jme->phy_lock);
  2274. spin_lock_init(&jme->macaddr_lock);
  2275. spin_lock_init(&jme->rxmcs_lock);
  2276. atomic_set(&jme->link_changing, 1);
  2277. atomic_set(&jme->rx_cleaning, 1);
  2278. atomic_set(&jme->tx_cleaning, 1);
  2279. atomic_set(&jme->rx_empty, 1);
  2280. tasklet_init(&jme->pcc_task,
  2281. &jme_pcc_tasklet,
  2282. (unsigned long) jme);
  2283. tasklet_init(&jme->linkch_task,
  2284. &jme_link_change_tasklet,
  2285. (unsigned long) jme);
  2286. tasklet_init(&jme->txclean_task,
  2287. &jme_tx_clean_tasklet,
  2288. (unsigned long) jme);
  2289. tasklet_init(&jme->rxclean_task,
  2290. &jme_rx_clean_tasklet,
  2291. (unsigned long) jme);
  2292. tasklet_init(&jme->rxempty_task,
  2293. &jme_rx_empty_tasklet,
  2294. (unsigned long) jme);
  2295. tasklet_disable_nosync(&jme->txclean_task);
  2296. tasklet_disable_nosync(&jme->rxclean_task);
  2297. tasklet_disable_nosync(&jme->rxempty_task);
  2298. jme->dpi.cur = PCC_P1;
  2299. jme->reg_ghc = 0;
  2300. jme->reg_rxcs = RXCS_DEFAULT;
  2301. jme->reg_rxmcs = RXMCS_DEFAULT;
  2302. jme->reg_txpfc = 0;
  2303. jme->reg_pmcs = PMCS_MFEN;
  2304. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2305. set_bit(JME_FLAG_TSO, &jme->flags);
  2306. /*
  2307. * Get Max Read Req Size from PCI Config Space
  2308. */
  2309. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2310. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2311. switch (jme->mrrs) {
  2312. case MRRS_128B:
  2313. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2314. break;
  2315. case MRRS_256B:
  2316. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2317. break;
  2318. default:
  2319. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2320. break;
  2321. };
  2322. /*
  2323. * Must check before reset_mac_processor
  2324. */
  2325. jme_check_hw_ver(jme);
  2326. jme->mii_if.dev = netdev;
  2327. if (jme->fpgaver) {
  2328. jme->mii_if.phy_id = 0;
  2329. for (i = 1 ; i < 32 ; ++i) {
  2330. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2331. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2332. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2333. jme->mii_if.phy_id = i;
  2334. break;
  2335. }
  2336. }
  2337. if (!jme->mii_if.phy_id) {
  2338. rc = -EIO;
  2339. jeprintk(pdev, "Can not find phy_id.\n");
  2340. goto err_out_free_shadow;
  2341. }
  2342. jme->reg_ghc |= GHC_LINK_POLL;
  2343. } else {
  2344. jme->mii_if.phy_id = 1;
  2345. }
  2346. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2347. jme->mii_if.supports_gmii = true;
  2348. else
  2349. jme->mii_if.supports_gmii = false;
  2350. jme->mii_if.mdio_read = jme_mdio_read;
  2351. jme->mii_if.mdio_write = jme_mdio_write;
  2352. jme_clear_pm(jme);
  2353. jme_set_phyfifoa(jme);
  2354. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2355. if (!jme->fpgaver)
  2356. jme_phy_init(jme);
  2357. jme_phy_off(jme);
  2358. /*
  2359. * Reset MAC processor and reload EEPROM for MAC Address
  2360. */
  2361. jme_reset_mac_processor(jme);
  2362. rc = jme_reload_eeprom(jme);
  2363. if (rc) {
  2364. jeprintk(pdev,
  2365. "Reload eeprom for reading MAC Address error.\n");
  2366. goto err_out_free_shadow;
  2367. }
  2368. jme_load_macaddr(netdev);
  2369. /*
  2370. * Tell stack that we are not ready to work until open()
  2371. */
  2372. netif_carrier_off(netdev);
  2373. netif_stop_queue(netdev);
  2374. /*
  2375. * Register netdev
  2376. */
  2377. rc = register_netdev(netdev);
  2378. if (rc) {
  2379. jeprintk(pdev, "Cannot register net device.\n");
  2380. goto err_out_free_shadow;
  2381. }
  2382. msg_probe(jme, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2383. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2384. "JMC250 Gigabit Ethernet" :
  2385. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2386. "JMC260 Fast Ethernet" : "Unknown",
  2387. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2388. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2389. jme->rev, netdev->dev_addr);
  2390. return 0;
  2391. err_out_free_shadow:
  2392. pci_free_consistent(pdev,
  2393. sizeof(u32) * SHADOW_REG_NR,
  2394. jme->shadow_regs,
  2395. jme->shadow_dma);
  2396. err_out_unmap:
  2397. iounmap(jme->regs);
  2398. err_out_free_netdev:
  2399. pci_set_drvdata(pdev, NULL);
  2400. free_netdev(netdev);
  2401. err_out_release_regions:
  2402. pci_release_regions(pdev);
  2403. err_out_disable_pdev:
  2404. pci_disable_device(pdev);
  2405. err_out:
  2406. return rc;
  2407. }
  2408. static void __devexit
  2409. jme_remove_one(struct pci_dev *pdev)
  2410. {
  2411. struct net_device *netdev = pci_get_drvdata(pdev);
  2412. struct jme_adapter *jme = netdev_priv(netdev);
  2413. unregister_netdev(netdev);
  2414. pci_free_consistent(pdev,
  2415. sizeof(u32) * SHADOW_REG_NR,
  2416. jme->shadow_regs,
  2417. jme->shadow_dma);
  2418. iounmap(jme->regs);
  2419. pci_set_drvdata(pdev, NULL);
  2420. free_netdev(netdev);
  2421. pci_release_regions(pdev);
  2422. pci_disable_device(pdev);
  2423. }
  2424. #ifdef CONFIG_PM
  2425. static int
  2426. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2427. {
  2428. struct net_device *netdev = pci_get_drvdata(pdev);
  2429. struct jme_adapter *jme = netdev_priv(netdev);
  2430. atomic_dec(&jme->link_changing);
  2431. netif_device_detach(netdev);
  2432. netif_stop_queue(netdev);
  2433. jme_stop_irq(jme);
  2434. tasklet_disable(&jme->txclean_task);
  2435. tasklet_disable(&jme->rxclean_task);
  2436. tasklet_disable(&jme->rxempty_task);
  2437. jme_disable_shadow(jme);
  2438. if (netif_carrier_ok(netdev)) {
  2439. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2440. jme_polling_mode(jme);
  2441. jme_stop_pcc_timer(jme);
  2442. jme_reset_ghc_speed(jme);
  2443. jme_disable_rx_engine(jme);
  2444. jme_disable_tx_engine(jme);
  2445. jme_reset_mac_processor(jme);
  2446. jme_free_rx_resources(jme);
  2447. jme_free_tx_resources(jme);
  2448. netif_carrier_off(netdev);
  2449. jme->phylink = 0;
  2450. }
  2451. tasklet_enable(&jme->txclean_task);
  2452. tasklet_hi_enable(&jme->rxclean_task);
  2453. tasklet_hi_enable(&jme->rxempty_task);
  2454. pci_save_state(pdev);
  2455. if (jme->reg_pmcs) {
  2456. jme_set_100m_half(jme);
  2457. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2458. jme_wait_link(jme);
  2459. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2460. pci_enable_wake(pdev, PCI_D3cold, true);
  2461. } else {
  2462. jme_phy_off(jme);
  2463. }
  2464. pci_set_power_state(pdev, PCI_D3cold);
  2465. return 0;
  2466. }
  2467. static int
  2468. jme_resume(struct pci_dev *pdev)
  2469. {
  2470. struct net_device *netdev = pci_get_drvdata(pdev);
  2471. struct jme_adapter *jme = netdev_priv(netdev);
  2472. jme_clear_pm(jme);
  2473. pci_restore_state(pdev);
  2474. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2475. jme_set_settings(netdev, &jme->old_ecmd);
  2476. else
  2477. jme_reset_phy_processor(jme);
  2478. jme_enable_shadow(jme);
  2479. jme_start_irq(jme);
  2480. netif_device_attach(netdev);
  2481. atomic_inc(&jme->link_changing);
  2482. jme_reset_link(jme);
  2483. return 0;
  2484. }
  2485. #endif
  2486. static struct pci_device_id jme_pci_tbl[] = {
  2487. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2488. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2489. { }
  2490. };
  2491. static struct pci_driver jme_driver = {
  2492. .name = DRV_NAME,
  2493. .id_table = jme_pci_tbl,
  2494. .probe = jme_init_one,
  2495. .remove = __devexit_p(jme_remove_one),
  2496. #ifdef CONFIG_PM
  2497. .suspend = jme_suspend,
  2498. .resume = jme_resume,
  2499. #endif /* CONFIG_PM */
  2500. };
  2501. static int __init
  2502. jme_init_module(void)
  2503. {
  2504. printk(KERN_INFO PFX "JMicron JMC2XX ethernet "
  2505. "driver version %s\n", DRV_VERSION);
  2506. return pci_register_driver(&jme_driver);
  2507. }
  2508. static void __exit
  2509. jme_cleanup_module(void)
  2510. {
  2511. pci_unregister_driver(&jme_driver);
  2512. }
  2513. module_init(jme_init_module);
  2514. module_exit(jme_cleanup_module);
  2515. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2516. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2517. MODULE_LICENSE("GPL");
  2518. MODULE_VERSION(DRV_VERSION);
  2519. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);