ethoc.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/etherdevice.h>
  14. #include <linux/crc32.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <net/ethoc.h>
  20. /* register offsets */
  21. #define MODER 0x00
  22. #define INT_SOURCE 0x04
  23. #define INT_MASK 0x08
  24. #define IPGT 0x0c
  25. #define IPGR1 0x10
  26. #define IPGR2 0x14
  27. #define PACKETLEN 0x18
  28. #define COLLCONF 0x1c
  29. #define TX_BD_NUM 0x20
  30. #define CTRLMODER 0x24
  31. #define MIIMODER 0x28
  32. #define MIICOMMAND 0x2c
  33. #define MIIADDRESS 0x30
  34. #define MIITX_DATA 0x34
  35. #define MIIRX_DATA 0x38
  36. #define MIISTATUS 0x3c
  37. #define MAC_ADDR0 0x40
  38. #define MAC_ADDR1 0x44
  39. #define ETH_HASH0 0x48
  40. #define ETH_HASH1 0x4c
  41. #define ETH_TXCTRL 0x50
  42. /* mode register */
  43. #define MODER_RXEN (1 << 0) /* receive enable */
  44. #define MODER_TXEN (1 << 1) /* transmit enable */
  45. #define MODER_NOPRE (1 << 2) /* no preamble */
  46. #define MODER_BRO (1 << 3) /* broadcast address */
  47. #define MODER_IAM (1 << 4) /* individual address mode */
  48. #define MODER_PRO (1 << 5) /* promiscuous mode */
  49. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  50. #define MODER_LOOP (1 << 7) /* loopback */
  51. #define MODER_NBO (1 << 8) /* no back-off */
  52. #define MODER_EDE (1 << 9) /* excess defer enable */
  53. #define MODER_FULLD (1 << 10) /* full duplex */
  54. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  55. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  56. #define MODER_CRC (1 << 13) /* CRC enable */
  57. #define MODER_HUGE (1 << 14) /* huge packets enable */
  58. #define MODER_PAD (1 << 15) /* padding enabled */
  59. #define MODER_RSM (1 << 16) /* receive small packets */
  60. /* interrupt source and mask registers */
  61. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  62. #define INT_MASK_TXE (1 << 1) /* transmit error */
  63. #define INT_MASK_RXF (1 << 2) /* receive frame */
  64. #define INT_MASK_RXE (1 << 3) /* receive error */
  65. #define INT_MASK_BUSY (1 << 4)
  66. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  67. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  68. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  69. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  70. #define INT_MASK_ALL ( \
  71. INT_MASK_TXF | INT_MASK_TXE | \
  72. INT_MASK_RXF | INT_MASK_RXE | \
  73. INT_MASK_TXC | INT_MASK_RXC | \
  74. INT_MASK_BUSY \
  75. )
  76. /* packet length register */
  77. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  78. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  79. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  80. PACKETLEN_MAX(max))
  81. /* transmit buffer number register */
  82. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  83. /* control module mode register */
  84. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  85. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  86. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  87. /* MII mode register */
  88. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  89. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  90. /* MII command register */
  91. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  92. #define MIICOMMAND_READ (1 << 1) /* read status */
  93. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  94. /* MII address register */
  95. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  96. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  97. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  98. MIIADDRESS_RGAD(reg))
  99. /* MII transmit data register */
  100. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  101. /* MII receive data register */
  102. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  103. /* MII status register */
  104. #define MIISTATUS_LINKFAIL (1 << 0)
  105. #define MIISTATUS_BUSY (1 << 1)
  106. #define MIISTATUS_INVALID (1 << 2)
  107. /* TX buffer descriptor */
  108. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  109. #define TX_BD_DF (1 << 1) /* defer indication */
  110. #define TX_BD_LC (1 << 2) /* late collision */
  111. #define TX_BD_RL (1 << 3) /* retransmission limit */
  112. #define TX_BD_RETRY_MASK (0x00f0)
  113. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  114. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  115. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  116. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  117. #define TX_BD_WRAP (1 << 13)
  118. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  119. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  120. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  121. #define TX_BD_LEN_MASK (0xffff << 16)
  122. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  123. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  124. /* RX buffer descriptor */
  125. #define RX_BD_LC (1 << 0) /* late collision */
  126. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  127. #define RX_BD_SF (1 << 2) /* short frame */
  128. #define RX_BD_TL (1 << 3) /* too long */
  129. #define RX_BD_DN (1 << 4) /* dribble nibble */
  130. #define RX_BD_IS (1 << 5) /* invalid symbol */
  131. #define RX_BD_OR (1 << 6) /* receiver overrun */
  132. #define RX_BD_MISS (1 << 7)
  133. #define RX_BD_CF (1 << 8) /* control frame */
  134. #define RX_BD_WRAP (1 << 13)
  135. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  136. #define RX_BD_EMPTY (1 << 15)
  137. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  138. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  139. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  140. #define ETHOC_BUFSIZ 1536
  141. #define ETHOC_ZLEN 64
  142. #define ETHOC_BD_BASE 0x400
  143. #define ETHOC_TIMEOUT (HZ / 2)
  144. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  145. /**
  146. * struct ethoc - driver-private device structure
  147. * @iobase: pointer to I/O memory region
  148. * @membase: pointer to buffer memory region
  149. * @num_tx: number of send buffers
  150. * @cur_tx: last send buffer written
  151. * @dty_tx: last buffer actually sent
  152. * @num_rx: number of receive buffers
  153. * @cur_rx: current receive buffer
  154. * @netdev: pointer to network device structure
  155. * @napi: NAPI structure
  156. * @stats: network device statistics
  157. * @msg_enable: device state flags
  158. * @rx_lock: receive lock
  159. * @lock: device lock
  160. * @phy: attached PHY
  161. * @mdio: MDIO bus for PHY access
  162. * @phy_id: address of attached PHY
  163. */
  164. struct ethoc {
  165. void __iomem *iobase;
  166. void __iomem *membase;
  167. unsigned int num_tx;
  168. unsigned int cur_tx;
  169. unsigned int dty_tx;
  170. unsigned int num_rx;
  171. unsigned int cur_rx;
  172. struct net_device *netdev;
  173. struct napi_struct napi;
  174. struct net_device_stats stats;
  175. u32 msg_enable;
  176. spinlock_t rx_lock;
  177. spinlock_t lock;
  178. struct phy_device *phy;
  179. struct mii_bus *mdio;
  180. s8 phy_id;
  181. };
  182. /**
  183. * struct ethoc_bd - buffer descriptor
  184. * @stat: buffer statistics
  185. * @addr: physical memory address
  186. */
  187. struct ethoc_bd {
  188. u32 stat;
  189. u32 addr;
  190. };
  191. static u32 ethoc_read(struct ethoc *dev, loff_t offset)
  192. {
  193. return ioread32(dev->iobase + offset);
  194. }
  195. static void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  196. {
  197. iowrite32(data, dev->iobase + offset);
  198. }
  199. static void ethoc_read_bd(struct ethoc *dev, int index, struct ethoc_bd *bd)
  200. {
  201. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  202. bd->stat = ethoc_read(dev, offset + 0);
  203. bd->addr = ethoc_read(dev, offset + 4);
  204. }
  205. static void ethoc_write_bd(struct ethoc *dev, int index,
  206. const struct ethoc_bd *bd)
  207. {
  208. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  209. ethoc_write(dev, offset + 0, bd->stat);
  210. ethoc_write(dev, offset + 4, bd->addr);
  211. }
  212. static void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  213. {
  214. u32 imask = ethoc_read(dev, INT_MASK);
  215. imask |= mask;
  216. ethoc_write(dev, INT_MASK, imask);
  217. }
  218. static void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  219. {
  220. u32 imask = ethoc_read(dev, INT_MASK);
  221. imask &= ~mask;
  222. ethoc_write(dev, INT_MASK, imask);
  223. }
  224. static void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  225. {
  226. ethoc_write(dev, INT_SOURCE, mask);
  227. }
  228. static void ethoc_enable_rx_and_tx(struct ethoc *dev)
  229. {
  230. u32 mode = ethoc_read(dev, MODER);
  231. mode |= MODER_RXEN | MODER_TXEN;
  232. ethoc_write(dev, MODER, mode);
  233. }
  234. static void ethoc_disable_rx_and_tx(struct ethoc *dev)
  235. {
  236. u32 mode = ethoc_read(dev, MODER);
  237. mode &= ~(MODER_RXEN | MODER_TXEN);
  238. ethoc_write(dev, MODER, mode);
  239. }
  240. static int ethoc_init_ring(struct ethoc *dev)
  241. {
  242. struct ethoc_bd bd;
  243. int i;
  244. dev->cur_tx = 0;
  245. dev->dty_tx = 0;
  246. dev->cur_rx = 0;
  247. /* setup transmission buffers */
  248. bd.addr = 0;
  249. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  250. for (i = 0; i < dev->num_tx; i++) {
  251. if (i == dev->num_tx - 1)
  252. bd.stat |= TX_BD_WRAP;
  253. ethoc_write_bd(dev, i, &bd);
  254. bd.addr += ETHOC_BUFSIZ;
  255. }
  256. bd.addr = dev->num_tx * ETHOC_BUFSIZ;
  257. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  258. for (i = 0; i < dev->num_rx; i++) {
  259. if (i == dev->num_rx - 1)
  260. bd.stat |= RX_BD_WRAP;
  261. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  262. bd.addr += ETHOC_BUFSIZ;
  263. }
  264. return 0;
  265. }
  266. static int ethoc_reset(struct ethoc *dev)
  267. {
  268. u32 mode;
  269. /* TODO: reset controller? */
  270. ethoc_disable_rx_and_tx(dev);
  271. /* TODO: setup registers */
  272. /* enable FCS generation and automatic padding */
  273. mode = ethoc_read(dev, MODER);
  274. mode |= MODER_CRC | MODER_PAD;
  275. ethoc_write(dev, MODER, mode);
  276. /* set full-duplex mode */
  277. mode = ethoc_read(dev, MODER);
  278. mode |= MODER_FULLD;
  279. ethoc_write(dev, MODER, mode);
  280. ethoc_write(dev, IPGT, 0x15);
  281. ethoc_ack_irq(dev, INT_MASK_ALL);
  282. ethoc_enable_irq(dev, INT_MASK_ALL);
  283. ethoc_enable_rx_and_tx(dev);
  284. return 0;
  285. }
  286. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  287. struct ethoc_bd *bd)
  288. {
  289. struct net_device *netdev = dev->netdev;
  290. unsigned int ret = 0;
  291. if (bd->stat & RX_BD_TL) {
  292. dev_err(&netdev->dev, "RX: frame too long\n");
  293. dev->stats.rx_length_errors++;
  294. ret++;
  295. }
  296. if (bd->stat & RX_BD_SF) {
  297. dev_err(&netdev->dev, "RX: frame too short\n");
  298. dev->stats.rx_length_errors++;
  299. ret++;
  300. }
  301. if (bd->stat & RX_BD_DN) {
  302. dev_err(&netdev->dev, "RX: dribble nibble\n");
  303. dev->stats.rx_frame_errors++;
  304. }
  305. if (bd->stat & RX_BD_CRC) {
  306. dev_err(&netdev->dev, "RX: wrong CRC\n");
  307. dev->stats.rx_crc_errors++;
  308. ret++;
  309. }
  310. if (bd->stat & RX_BD_OR) {
  311. dev_err(&netdev->dev, "RX: overrun\n");
  312. dev->stats.rx_over_errors++;
  313. ret++;
  314. }
  315. if (bd->stat & RX_BD_MISS)
  316. dev->stats.rx_missed_errors++;
  317. if (bd->stat & RX_BD_LC) {
  318. dev_err(&netdev->dev, "RX: late collision\n");
  319. dev->stats.collisions++;
  320. ret++;
  321. }
  322. return ret;
  323. }
  324. static int ethoc_rx(struct net_device *dev, int limit)
  325. {
  326. struct ethoc *priv = netdev_priv(dev);
  327. int count;
  328. for (count = 0; count < limit; ++count) {
  329. unsigned int entry;
  330. struct ethoc_bd bd;
  331. entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
  332. ethoc_read_bd(priv, entry, &bd);
  333. if (bd.stat & RX_BD_EMPTY)
  334. break;
  335. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  336. int size = bd.stat >> 16;
  337. struct sk_buff *skb = netdev_alloc_skb(dev, size);
  338. if (likely(skb)) {
  339. void *src = priv->membase + bd.addr;
  340. memcpy_fromio(skb_put(skb, size), src, size);
  341. skb->protocol = eth_type_trans(skb, dev);
  342. dev->last_rx = jiffies;
  343. priv->stats.rx_packets++;
  344. priv->stats.rx_bytes += size;
  345. netif_receive_skb(skb);
  346. } else {
  347. if (net_ratelimit())
  348. dev_warn(&dev->dev, "low on memory - "
  349. "packet dropped\n");
  350. priv->stats.rx_dropped++;
  351. break;
  352. }
  353. }
  354. /* clear the buffer descriptor so it can be reused */
  355. bd.stat &= ~RX_BD_STATS;
  356. bd.stat |= RX_BD_EMPTY;
  357. ethoc_write_bd(priv, entry, &bd);
  358. priv->cur_rx++;
  359. }
  360. return count;
  361. }
  362. static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  363. {
  364. struct net_device *netdev = dev->netdev;
  365. if (bd->stat & TX_BD_LC) {
  366. dev_err(&netdev->dev, "TX: late collision\n");
  367. dev->stats.tx_window_errors++;
  368. }
  369. if (bd->stat & TX_BD_RL) {
  370. dev_err(&netdev->dev, "TX: retransmit limit\n");
  371. dev->stats.tx_aborted_errors++;
  372. }
  373. if (bd->stat & TX_BD_UR) {
  374. dev_err(&netdev->dev, "TX: underrun\n");
  375. dev->stats.tx_fifo_errors++;
  376. }
  377. if (bd->stat & TX_BD_CS) {
  378. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  379. dev->stats.tx_carrier_errors++;
  380. }
  381. if (bd->stat & TX_BD_STATS)
  382. dev->stats.tx_errors++;
  383. dev->stats.collisions += (bd->stat >> 4) & 0xf;
  384. dev->stats.tx_bytes += bd->stat >> 16;
  385. dev->stats.tx_packets++;
  386. return 0;
  387. }
  388. static void ethoc_tx(struct net_device *dev)
  389. {
  390. struct ethoc *priv = netdev_priv(dev);
  391. spin_lock(&priv->lock);
  392. while (priv->dty_tx != priv->cur_tx) {
  393. unsigned int entry = priv->dty_tx % priv->num_tx;
  394. struct ethoc_bd bd;
  395. ethoc_read_bd(priv, entry, &bd);
  396. if (bd.stat & TX_BD_READY)
  397. break;
  398. entry = (++priv->dty_tx) % priv->num_tx;
  399. (void)ethoc_update_tx_stats(priv, &bd);
  400. }
  401. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  402. netif_wake_queue(dev);
  403. ethoc_ack_irq(priv, INT_MASK_TX);
  404. spin_unlock(&priv->lock);
  405. }
  406. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  407. {
  408. struct net_device *dev = (struct net_device *)dev_id;
  409. struct ethoc *priv = netdev_priv(dev);
  410. u32 pending;
  411. ethoc_disable_irq(priv, INT_MASK_ALL);
  412. pending = ethoc_read(priv, INT_SOURCE);
  413. if (unlikely(pending == 0)) {
  414. ethoc_enable_irq(priv, INT_MASK_ALL);
  415. return IRQ_NONE;
  416. }
  417. ethoc_ack_irq(priv, INT_MASK_ALL);
  418. if (pending & INT_MASK_BUSY) {
  419. dev_err(&dev->dev, "packet dropped\n");
  420. priv->stats.rx_dropped++;
  421. }
  422. if (pending & INT_MASK_RX) {
  423. if (napi_schedule_prep(&priv->napi))
  424. __napi_schedule(&priv->napi);
  425. } else {
  426. ethoc_enable_irq(priv, INT_MASK_RX);
  427. }
  428. if (pending & INT_MASK_TX)
  429. ethoc_tx(dev);
  430. ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
  431. return IRQ_HANDLED;
  432. }
  433. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  434. {
  435. struct ethoc *priv = netdev_priv(dev);
  436. u8 *mac = (u8 *)addr;
  437. u32 reg;
  438. reg = ethoc_read(priv, MAC_ADDR0);
  439. mac[2] = (reg >> 24) & 0xff;
  440. mac[3] = (reg >> 16) & 0xff;
  441. mac[4] = (reg >> 8) & 0xff;
  442. mac[5] = (reg >> 0) & 0xff;
  443. reg = ethoc_read(priv, MAC_ADDR1);
  444. mac[0] = (reg >> 8) & 0xff;
  445. mac[1] = (reg >> 0) & 0xff;
  446. return 0;
  447. }
  448. static int ethoc_poll(struct napi_struct *napi, int budget)
  449. {
  450. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  451. int work_done = 0;
  452. work_done = ethoc_rx(priv->netdev, budget);
  453. if (work_done < budget) {
  454. ethoc_enable_irq(priv, INT_MASK_RX);
  455. napi_complete(napi);
  456. }
  457. return work_done;
  458. }
  459. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  460. {
  461. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  462. struct ethoc *priv = bus->priv;
  463. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  464. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  465. while (time_before(jiffies, timeout)) {
  466. u32 status = ethoc_read(priv, MIISTATUS);
  467. if (!(status & MIISTATUS_BUSY)) {
  468. u32 data = ethoc_read(priv, MIIRX_DATA);
  469. /* reset MII command register */
  470. ethoc_write(priv, MIICOMMAND, 0);
  471. return data;
  472. }
  473. schedule();
  474. }
  475. return -EBUSY;
  476. }
  477. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  478. {
  479. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  480. struct ethoc *priv = bus->priv;
  481. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  482. ethoc_write(priv, MIITX_DATA, val);
  483. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  484. while (time_before(jiffies, timeout)) {
  485. u32 stat = ethoc_read(priv, MIISTATUS);
  486. if (!(stat & MIISTATUS_BUSY))
  487. return 0;
  488. schedule();
  489. }
  490. return -EBUSY;
  491. }
  492. static int ethoc_mdio_reset(struct mii_bus *bus)
  493. {
  494. return 0;
  495. }
  496. static void ethoc_mdio_poll(struct net_device *dev)
  497. {
  498. }
  499. static int ethoc_mdio_probe(struct net_device *dev)
  500. {
  501. struct ethoc *priv = netdev_priv(dev);
  502. struct phy_device *phy;
  503. int i;
  504. for (i = 0; i < PHY_MAX_ADDR; i++) {
  505. phy = priv->mdio->phy_map[i];
  506. if (phy) {
  507. if (priv->phy_id != -1) {
  508. /* attach to specified PHY */
  509. if (priv->phy_id == phy->addr)
  510. break;
  511. } else {
  512. /* autoselect PHY if none was specified */
  513. if (phy->addr != 0)
  514. break;
  515. }
  516. }
  517. }
  518. if (!phy) {
  519. dev_err(&dev->dev, "no PHY found\n");
  520. return -ENXIO;
  521. }
  522. phy = phy_connect(dev, dev_name(&phy->dev), &ethoc_mdio_poll, 0,
  523. PHY_INTERFACE_MODE_GMII);
  524. if (IS_ERR(phy)) {
  525. dev_err(&dev->dev, "could not attach to PHY\n");
  526. return PTR_ERR(phy);
  527. }
  528. priv->phy = phy;
  529. return 0;
  530. }
  531. static int ethoc_open(struct net_device *dev)
  532. {
  533. struct ethoc *priv = netdev_priv(dev);
  534. unsigned int min_tx = 2;
  535. unsigned int num_bd;
  536. int ret;
  537. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  538. dev->name, dev);
  539. if (ret)
  540. return ret;
  541. /* calculate the number of TX/RX buffers */
  542. num_bd = (dev->mem_end - dev->mem_start + 1) / ETHOC_BUFSIZ;
  543. priv->num_tx = min(min_tx, num_bd / 4);
  544. priv->num_rx = num_bd - priv->num_tx;
  545. ethoc_write(priv, TX_BD_NUM, priv->num_tx);
  546. ethoc_init_ring(priv);
  547. ethoc_reset(priv);
  548. if (netif_queue_stopped(dev)) {
  549. dev_dbg(&dev->dev, " resuming queue\n");
  550. netif_wake_queue(dev);
  551. } else {
  552. dev_dbg(&dev->dev, " starting queue\n");
  553. netif_start_queue(dev);
  554. }
  555. phy_start(priv->phy);
  556. napi_enable(&priv->napi);
  557. if (netif_msg_ifup(priv)) {
  558. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  559. dev->base_addr, dev->mem_start, dev->mem_end);
  560. }
  561. return 0;
  562. }
  563. static int ethoc_stop(struct net_device *dev)
  564. {
  565. struct ethoc *priv = netdev_priv(dev);
  566. napi_disable(&priv->napi);
  567. if (priv->phy)
  568. phy_stop(priv->phy);
  569. ethoc_disable_rx_and_tx(priv);
  570. free_irq(dev->irq, dev);
  571. if (!netif_queue_stopped(dev))
  572. netif_stop_queue(dev);
  573. return 0;
  574. }
  575. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  576. {
  577. struct ethoc *priv = netdev_priv(dev);
  578. struct mii_ioctl_data *mdio = if_mii(ifr);
  579. struct phy_device *phy = NULL;
  580. if (!netif_running(dev))
  581. return -EINVAL;
  582. if (cmd != SIOCGMIIPHY) {
  583. if (mdio->phy_id >= PHY_MAX_ADDR)
  584. return -ERANGE;
  585. phy = priv->mdio->phy_map[mdio->phy_id];
  586. if (!phy)
  587. return -ENODEV;
  588. } else {
  589. phy = priv->phy;
  590. }
  591. return phy_mii_ioctl(phy, mdio, cmd);
  592. }
  593. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  594. {
  595. return -ENOSYS;
  596. }
  597. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  598. {
  599. struct ethoc *priv = netdev_priv(dev);
  600. u8 *mac = (u8 *)addr;
  601. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  602. (mac[4] << 8) | (mac[5] << 0));
  603. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  604. return 0;
  605. }
  606. static void ethoc_set_multicast_list(struct net_device *dev)
  607. {
  608. struct ethoc *priv = netdev_priv(dev);
  609. u32 mode = ethoc_read(priv, MODER);
  610. struct dev_mc_list *mc = NULL;
  611. u32 hash[2] = { 0, 0 };
  612. /* set loopback mode if requested */
  613. if (dev->flags & IFF_LOOPBACK)
  614. mode |= MODER_LOOP;
  615. else
  616. mode &= ~MODER_LOOP;
  617. /* receive broadcast frames if requested */
  618. if (dev->flags & IFF_BROADCAST)
  619. mode &= ~MODER_BRO;
  620. else
  621. mode |= MODER_BRO;
  622. /* enable promiscuous mode if requested */
  623. if (dev->flags & IFF_PROMISC)
  624. mode |= MODER_PRO;
  625. else
  626. mode &= ~MODER_PRO;
  627. ethoc_write(priv, MODER, mode);
  628. /* receive multicast frames */
  629. if (dev->flags & IFF_ALLMULTI) {
  630. hash[0] = 0xffffffff;
  631. hash[1] = 0xffffffff;
  632. } else {
  633. for (mc = dev->mc_list; mc; mc = mc->next) {
  634. u32 crc = ether_crc(mc->dmi_addrlen, mc->dmi_addr);
  635. int bit = (crc >> 26) & 0x3f;
  636. hash[bit >> 5] |= 1 << (bit & 0x1f);
  637. }
  638. }
  639. ethoc_write(priv, ETH_HASH0, hash[0]);
  640. ethoc_write(priv, ETH_HASH1, hash[1]);
  641. }
  642. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  643. {
  644. return -ENOSYS;
  645. }
  646. static void ethoc_tx_timeout(struct net_device *dev)
  647. {
  648. struct ethoc *priv = netdev_priv(dev);
  649. u32 pending = ethoc_read(priv, INT_SOURCE);
  650. if (likely(pending))
  651. ethoc_interrupt(dev->irq, dev);
  652. }
  653. static struct net_device_stats *ethoc_stats(struct net_device *dev)
  654. {
  655. struct ethoc *priv = netdev_priv(dev);
  656. return &priv->stats;
  657. }
  658. static int ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  659. {
  660. struct ethoc *priv = netdev_priv(dev);
  661. struct ethoc_bd bd;
  662. unsigned int entry;
  663. void *dest;
  664. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  665. priv->stats.tx_errors++;
  666. goto out;
  667. }
  668. entry = priv->cur_tx % priv->num_tx;
  669. spin_lock_irq(&priv->lock);
  670. priv->cur_tx++;
  671. ethoc_read_bd(priv, entry, &bd);
  672. if (unlikely(skb->len < ETHOC_ZLEN))
  673. bd.stat |= TX_BD_PAD;
  674. else
  675. bd.stat &= ~TX_BD_PAD;
  676. dest = priv->membase + bd.addr;
  677. memcpy_toio(dest, skb->data, skb->len);
  678. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  679. bd.stat |= TX_BD_LEN(skb->len);
  680. ethoc_write_bd(priv, entry, &bd);
  681. bd.stat |= TX_BD_READY;
  682. ethoc_write_bd(priv, entry, &bd);
  683. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  684. dev_dbg(&dev->dev, "stopping queue\n");
  685. netif_stop_queue(dev);
  686. }
  687. dev->trans_start = jiffies;
  688. spin_unlock_irq(&priv->lock);
  689. out:
  690. dev_kfree_skb(skb);
  691. return NETDEV_TX_OK;
  692. }
  693. static const struct net_device_ops ethoc_netdev_ops = {
  694. .ndo_open = ethoc_open,
  695. .ndo_stop = ethoc_stop,
  696. .ndo_do_ioctl = ethoc_ioctl,
  697. .ndo_set_config = ethoc_config,
  698. .ndo_set_mac_address = ethoc_set_mac_address,
  699. .ndo_set_multicast_list = ethoc_set_multicast_list,
  700. .ndo_change_mtu = ethoc_change_mtu,
  701. .ndo_tx_timeout = ethoc_tx_timeout,
  702. .ndo_get_stats = ethoc_stats,
  703. .ndo_start_xmit = ethoc_start_xmit,
  704. };
  705. /**
  706. * ethoc_probe() - initialize OpenCores ethernet MAC
  707. * pdev: platform device
  708. */
  709. static int ethoc_probe(struct platform_device *pdev)
  710. {
  711. struct net_device *netdev = NULL;
  712. struct resource *res = NULL;
  713. struct resource *mmio = NULL;
  714. struct resource *mem = NULL;
  715. struct ethoc *priv = NULL;
  716. unsigned int phy;
  717. int ret = 0;
  718. /* allocate networking device */
  719. netdev = alloc_etherdev(sizeof(struct ethoc));
  720. if (!netdev) {
  721. dev_err(&pdev->dev, "cannot allocate network device\n");
  722. ret = -ENOMEM;
  723. goto out;
  724. }
  725. SET_NETDEV_DEV(netdev, &pdev->dev);
  726. platform_set_drvdata(pdev, netdev);
  727. /* obtain I/O memory space */
  728. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  729. if (!res) {
  730. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  731. ret = -ENXIO;
  732. goto free;
  733. }
  734. mmio = devm_request_mem_region(&pdev->dev, res->start,
  735. res->end - res->start + 1, res->name);
  736. if (!res) {
  737. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  738. ret = -ENXIO;
  739. goto free;
  740. }
  741. netdev->base_addr = mmio->start;
  742. /* obtain buffer memory space */
  743. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  744. if (!res) {
  745. dev_err(&pdev->dev, "cannot obtain memory space\n");
  746. ret = -ENXIO;
  747. goto free;
  748. }
  749. mem = devm_request_mem_region(&pdev->dev, res->start,
  750. res->end - res->start + 1, res->name);
  751. if (!mem) {
  752. dev_err(&pdev->dev, "cannot request memory space\n");
  753. ret = -ENXIO;
  754. goto free;
  755. }
  756. netdev->mem_start = mem->start;
  757. netdev->mem_end = mem->end;
  758. /* obtain device IRQ number */
  759. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  760. if (!res) {
  761. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  762. ret = -ENXIO;
  763. goto free;
  764. }
  765. netdev->irq = res->start;
  766. /* setup driver-private data */
  767. priv = netdev_priv(netdev);
  768. priv->netdev = netdev;
  769. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  770. mmio->end - mmio->start + 1);
  771. if (!priv->iobase) {
  772. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  773. ret = -ENXIO;
  774. goto error;
  775. }
  776. priv->membase = devm_ioremap_nocache(&pdev->dev, netdev->mem_start,
  777. mem->end - mem->start + 1);
  778. if (!priv->membase) {
  779. dev_err(&pdev->dev, "cannot remap memory space\n");
  780. ret = -ENXIO;
  781. goto error;
  782. }
  783. /* Allow the platform setup code to pass in a MAC address. */
  784. if (pdev->dev.platform_data) {
  785. struct ethoc_platform_data *pdata =
  786. (struct ethoc_platform_data *)pdev->dev.platform_data;
  787. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  788. priv->phy_id = pdata->phy_id;
  789. }
  790. /* Check that the given MAC address is valid. If it isn't, read the
  791. * current MAC from the controller. */
  792. if (!is_valid_ether_addr(netdev->dev_addr))
  793. ethoc_get_mac_address(netdev, netdev->dev_addr);
  794. /* Check the MAC again for validity, if it still isn't choose and
  795. * program a random one. */
  796. if (!is_valid_ether_addr(netdev->dev_addr))
  797. random_ether_addr(netdev->dev_addr);
  798. ethoc_set_mac_address(netdev, netdev->dev_addr);
  799. /* register MII bus */
  800. priv->mdio = mdiobus_alloc();
  801. if (!priv->mdio) {
  802. ret = -ENOMEM;
  803. goto free;
  804. }
  805. priv->mdio->name = "ethoc-mdio";
  806. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  807. priv->mdio->name, pdev->id);
  808. priv->mdio->read = ethoc_mdio_read;
  809. priv->mdio->write = ethoc_mdio_write;
  810. priv->mdio->reset = ethoc_mdio_reset;
  811. priv->mdio->priv = priv;
  812. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  813. if (!priv->mdio->irq) {
  814. ret = -ENOMEM;
  815. goto free_mdio;
  816. }
  817. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  818. priv->mdio->irq[phy] = PHY_POLL;
  819. ret = mdiobus_register(priv->mdio);
  820. if (ret) {
  821. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  822. goto free_mdio;
  823. }
  824. ret = ethoc_mdio_probe(netdev);
  825. if (ret) {
  826. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  827. goto error;
  828. }
  829. ether_setup(netdev);
  830. /* setup the net_device structure */
  831. netdev->netdev_ops = &ethoc_netdev_ops;
  832. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  833. netdev->features |= 0;
  834. /* setup NAPI */
  835. memset(&priv->napi, 0, sizeof(priv->napi));
  836. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  837. spin_lock_init(&priv->rx_lock);
  838. spin_lock_init(&priv->lock);
  839. ret = register_netdev(netdev);
  840. if (ret < 0) {
  841. dev_err(&netdev->dev, "failed to register interface\n");
  842. goto error;
  843. }
  844. goto out;
  845. error:
  846. mdiobus_unregister(priv->mdio);
  847. free_mdio:
  848. kfree(priv->mdio->irq);
  849. mdiobus_free(priv->mdio);
  850. free:
  851. free_netdev(netdev);
  852. out:
  853. return ret;
  854. }
  855. /**
  856. * ethoc_remove() - shutdown OpenCores ethernet MAC
  857. * @pdev: platform device
  858. */
  859. static int ethoc_remove(struct platform_device *pdev)
  860. {
  861. struct net_device *netdev = platform_get_drvdata(pdev);
  862. struct ethoc *priv = netdev_priv(netdev);
  863. platform_set_drvdata(pdev, NULL);
  864. if (netdev) {
  865. phy_disconnect(priv->phy);
  866. priv->phy = NULL;
  867. if (priv->mdio) {
  868. mdiobus_unregister(priv->mdio);
  869. kfree(priv->mdio->irq);
  870. mdiobus_free(priv->mdio);
  871. }
  872. unregister_netdev(netdev);
  873. free_netdev(netdev);
  874. }
  875. return 0;
  876. }
  877. #ifdef CONFIG_PM
  878. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  879. {
  880. return -ENOSYS;
  881. }
  882. static int ethoc_resume(struct platform_device *pdev)
  883. {
  884. return -ENOSYS;
  885. }
  886. #else
  887. # define ethoc_suspend NULL
  888. # define ethoc_resume NULL
  889. #endif
  890. static struct platform_driver ethoc_driver = {
  891. .probe = ethoc_probe,
  892. .remove = ethoc_remove,
  893. .suspend = ethoc_suspend,
  894. .resume = ethoc_resume,
  895. .driver = {
  896. .name = "ethoc",
  897. },
  898. };
  899. static int __init ethoc_init(void)
  900. {
  901. return platform_driver_register(&ethoc_driver);
  902. }
  903. static void __exit ethoc_exit(void)
  904. {
  905. platform_driver_unregister(&ethoc_driver);
  906. }
  907. module_init(ethoc_init);
  908. module_exit(ethoc_exit);
  909. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  910. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  911. MODULE_LICENSE("GPL v2");