bnx2x_hsi.h 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904
  1. /* bnx2x_hsi.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2009 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #define PORT_0 0
  10. #define PORT_1 1
  11. #define PORT_MAX 2
  12. /****************************************************************************
  13. * Shared HW configuration *
  14. ****************************************************************************/
  15. struct shared_hw_cfg { /* NVRAM Offset */
  16. /* Up to 16 bytes of NULL-terminated string */
  17. u8 part_num[16]; /* 0x104 */
  18. u32 config; /* 0x114 */
  19. #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
  20. #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
  21. #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
  22. #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
  23. #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
  24. #define SHARED_HW_CFG_PORT_SWAP 0x00000004
  25. #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
  26. #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
  27. #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
  28. /* Whatever MFW found in NVM
  29. (if multiple found, priority order is: NC-SI, UMP, IPMI) */
  30. #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
  31. #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
  32. #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
  33. #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
  34. /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
  35. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  36. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
  37. /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
  38. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  39. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
  40. /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
  41. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  42. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
  43. #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
  44. #define SHARED_HW_CFG_LED_MODE_SHIFT 16
  45. #define SHARED_HW_CFG_LED_MAC1 0x00000000
  46. #define SHARED_HW_CFG_LED_PHY1 0x00010000
  47. #define SHARED_HW_CFG_LED_PHY2 0x00020000
  48. #define SHARED_HW_CFG_LED_PHY3 0x00030000
  49. #define SHARED_HW_CFG_LED_MAC2 0x00040000
  50. #define SHARED_HW_CFG_LED_PHY4 0x00050000
  51. #define SHARED_HW_CFG_LED_PHY5 0x00060000
  52. #define SHARED_HW_CFG_LED_PHY6 0x00070000
  53. #define SHARED_HW_CFG_LED_MAC3 0x00080000
  54. #define SHARED_HW_CFG_LED_PHY7 0x00090000
  55. #define SHARED_HW_CFG_LED_PHY9 0x000a0000
  56. #define SHARED_HW_CFG_LED_PHY11 0x000b0000
  57. #define SHARED_HW_CFG_LED_MAC4 0x000c0000
  58. #define SHARED_HW_CFG_LED_PHY8 0x000d0000
  59. #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
  60. #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
  61. #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
  62. #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
  63. #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
  64. #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
  65. #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
  66. #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
  67. u32 config2; /* 0x118 */
  68. /* one time auto detect grace period (in sec) */
  69. #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
  70. #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
  71. #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
  72. /* The default value for the core clock is 250MHz and it is
  73. achieved by setting the clock change to 4 */
  74. #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
  75. #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
  76. #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
  77. #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
  78. #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
  79. u32 power_dissipated; /* 0x11c */
  80. #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
  81. #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
  82. #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
  83. #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
  84. #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
  85. #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
  86. #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
  87. #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
  88. u32 ump_nc_si_config; /* 0x120 */
  89. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
  90. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
  91. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
  92. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
  93. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
  94. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
  95. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
  96. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
  97. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
  98. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
  99. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
  100. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
  101. u32 board; /* 0x124 */
  102. #define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
  103. #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
  104. #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
  105. #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
  106. #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
  107. #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
  108. u32 reserved; /* 0x128 */
  109. };
  110. /****************************************************************************
  111. * Port HW configuration *
  112. ****************************************************************************/
  113. struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
  114. u32 pci_id;
  115. #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
  116. #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
  117. u32 pci_sub_id;
  118. #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
  119. #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
  120. u32 power_dissipated;
  121. #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
  122. #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
  123. #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
  124. #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
  125. #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
  126. #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
  127. #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
  128. #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
  129. u32 power_consumed;
  130. #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
  131. #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
  132. #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
  133. #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
  134. #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
  135. #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
  136. #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
  137. #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
  138. u32 mac_upper;
  139. #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
  140. #define PORT_HW_CFG_UPPERMAC_SHIFT 0
  141. u32 mac_lower;
  142. u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
  143. u32 iscsi_mac_lower;
  144. u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
  145. u32 rdma_mac_lower;
  146. u32 serdes_config;
  147. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
  148. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
  149. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
  150. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
  151. u32 Reserved0[16]; /* 0x158 */
  152. /* for external PHY, or forced mode or during AN */
  153. u16 xgxs_config_rx[4]; /* 0x198 */
  154. u16 xgxs_config_tx[4]; /* 0x1A0 */
  155. u32 Reserved1[64]; /* 0x1A8 */
  156. u32 lane_config;
  157. #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
  158. #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
  159. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
  160. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
  161. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
  162. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
  163. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
  164. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
  165. /* AN and forced */
  166. #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
  167. /* forced only */
  168. #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
  169. /* forced only */
  170. #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
  171. /* forced only */
  172. #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
  173. u32 external_phy_config;
  174. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
  175. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
  176. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
  177. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
  178. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
  179. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
  180. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
  181. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
  182. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
  183. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
  184. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
  185. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
  186. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
  187. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
  188. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
  189. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
  190. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
  191. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
  192. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
  193. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
  194. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
  195. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
  196. u32 speed_capability_mask;
  197. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
  198. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
  199. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
  200. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
  201. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
  202. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
  203. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
  204. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
  205. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
  206. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
  207. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
  208. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
  209. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
  210. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
  211. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
  212. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
  213. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
  214. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
  215. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
  216. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
  217. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
  218. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
  219. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
  220. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
  221. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
  222. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
  223. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
  224. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
  225. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
  226. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
  227. u32 reserved[2];
  228. };
  229. /****************************************************************************
  230. * Shared Feature configuration *
  231. ****************************************************************************/
  232. struct shared_feat_cfg { /* NVRAM Offset */
  233. u32 config; /* 0x450 */
  234. #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
  235. /* Use the values from options 47 and 48 instead of the HW default
  236. values */
  237. #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
  238. #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
  239. #define SHARED_FEATURE_MF_MODE_DISABLED 0x00000100
  240. };
  241. /****************************************************************************
  242. * Port Feature configuration *
  243. ****************************************************************************/
  244. struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
  245. u32 config;
  246. #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
  247. #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
  248. #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
  249. #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
  250. #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
  251. #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
  252. #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
  253. #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
  254. #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
  255. #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
  256. #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
  257. #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
  258. #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
  259. #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
  260. #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
  261. #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
  262. #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
  263. #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
  264. #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
  265. #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
  266. #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
  267. #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
  268. #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
  269. #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
  270. #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
  271. #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
  272. #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
  273. #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
  274. #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
  275. #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
  276. #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
  277. #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
  278. #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
  279. #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
  280. #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
  281. #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
  282. #define PORT_FEATURE_EN_SIZE_MASK 0x07000000
  283. #define PORT_FEATURE_EN_SIZE_SHIFT 24
  284. #define PORT_FEATURE_WOL_ENABLED 0x01000000
  285. #define PORT_FEATURE_MBA_ENABLED 0x02000000
  286. #define PORT_FEATURE_MFW_ENABLED 0x04000000
  287. /* Check the optic vendor via i2c before allowing it to be used by
  288. SW */
  289. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLED 0x00000000
  290. #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_ENABLED 0x08000000
  291. u32 wol_config;
  292. /* Default is used when driver sets to "auto" mode */
  293. #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
  294. #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
  295. #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
  296. #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
  297. #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
  298. #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
  299. #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
  300. #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
  301. #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
  302. u32 mba_config;
  303. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
  304. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
  305. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
  306. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
  307. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
  308. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
  309. #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
  310. #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
  311. #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
  312. #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
  313. #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
  314. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
  315. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
  316. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
  317. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
  318. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
  319. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
  320. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
  321. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
  322. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
  323. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
  324. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
  325. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
  326. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
  327. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
  328. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
  329. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
  330. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
  331. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
  332. #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
  333. #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
  334. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
  335. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
  336. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
  337. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
  338. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
  339. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
  340. #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
  341. #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
  342. #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
  343. #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
  344. #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
  345. #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
  346. #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
  347. #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
  348. #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
  349. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
  350. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
  351. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
  352. #define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
  353. #define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
  354. #define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
  355. #define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
  356. #define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
  357. u32 bmc_config;
  358. #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
  359. #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
  360. u32 mba_vlan_cfg;
  361. #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
  362. #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
  363. #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
  364. u32 resource_cfg;
  365. #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
  366. #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
  367. #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
  368. #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
  369. #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
  370. u32 smbus_config;
  371. /* Obsolete */
  372. #define PORT_FEATURE_SMBUS_EN 0x00000001
  373. #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
  374. #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
  375. u32 reserved1;
  376. u32 link_config; /* Used as HW defaults for the driver */
  377. #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
  378. #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
  379. /* (forced) low speed switch (< 10G) */
  380. #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
  381. /* (forced) high speed switch (>= 10G) */
  382. #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
  383. #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
  384. #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
  385. #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
  386. #define PORT_FEATURE_LINK_SPEED_SHIFT 16
  387. #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
  388. #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
  389. #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
  390. #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
  391. #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
  392. #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
  393. #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
  394. #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
  395. #define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
  396. #define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
  397. #define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
  398. #define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
  399. #define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
  400. #define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
  401. #define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
  402. #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
  403. #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
  404. #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
  405. #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
  406. #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
  407. #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
  408. #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
  409. /* The default for MCP link configuration,
  410. uses the same defines as link_config */
  411. u32 mfw_wol_link_cfg;
  412. u32 reserved[19];
  413. };
  414. /****************************************************************************
  415. * Device Information *
  416. ****************************************************************************/
  417. struct shm_dev_info { /* size */
  418. u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
  419. struct shared_hw_cfg shared_hw_config; /* 40 */
  420. struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
  421. struct shared_feat_cfg shared_feature_config; /* 4 */
  422. struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
  423. };
  424. #define FUNC_0 0
  425. #define FUNC_1 1
  426. #define FUNC_2 2
  427. #define FUNC_3 3
  428. #define FUNC_4 4
  429. #define FUNC_5 5
  430. #define FUNC_6 6
  431. #define FUNC_7 7
  432. #define E1_FUNC_MAX 2
  433. #define E1H_FUNC_MAX 8
  434. #define VN_0 0
  435. #define VN_1 1
  436. #define VN_2 2
  437. #define VN_3 3
  438. #define E1VN_MAX 1
  439. #define E1HVN_MAX 4
  440. /* This value (in milliseconds) determines the frequency of the driver
  441. * issuing the PULSE message code. The firmware monitors this periodic
  442. * pulse to determine when to switch to an OS-absent mode. */
  443. #define DRV_PULSE_PERIOD_MS 250
  444. /* This value (in milliseconds) determines how long the driver should
  445. * wait for an acknowledgement from the firmware before timing out. Once
  446. * the firmware has timed out, the driver will assume there is no firmware
  447. * running and there won't be any firmware-driver synchronization during a
  448. * driver reset. */
  449. #define FW_ACK_TIME_OUT_MS 5000
  450. #define FW_ACK_POLL_TIME_MS 1
  451. #define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
  452. /* LED Blink rate that will achieve ~15.9Hz */
  453. #define LED_BLINK_RATE_VAL 480
  454. /****************************************************************************
  455. * Driver <-> FW Mailbox *
  456. ****************************************************************************/
  457. struct drv_port_mb {
  458. u32 link_status;
  459. /* Driver should update this field on any link change event */
  460. #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
  461. #define LINK_STATUS_LINK_UP 0x00000001
  462. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
  463. #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
  464. #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
  465. #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
  466. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
  467. #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
  468. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
  469. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
  470. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
  471. #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
  472. #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
  473. #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
  474. #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
  475. #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
  476. #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
  477. #define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
  478. #define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
  479. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
  480. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
  481. #define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
  482. #define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
  483. #define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
  484. #define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
  485. #define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
  486. #define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
  487. #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
  488. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  489. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  490. #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
  491. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  492. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  493. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  494. #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
  495. #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
  496. #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
  497. #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
  498. #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
  499. #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
  500. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
  501. #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
  502. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
  503. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  504. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
  505. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
  506. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
  507. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
  508. #define LINK_STATUS_SERDES_LINK 0x00100000
  509. #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
  510. #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
  511. #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
  512. #define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
  513. #define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
  514. #define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
  515. #define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
  516. #define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
  517. u32 port_stx;
  518. u32 stat_nig_timer;
  519. /* MCP firmware does not use this field */
  520. u32 ext_phy_fw_version;
  521. };
  522. struct drv_func_mb {
  523. u32 drv_mb_header;
  524. #define DRV_MSG_CODE_MASK 0xffff0000
  525. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  526. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  527. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
  528. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
  529. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
  530. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  531. #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
  532. #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
  533. #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
  534. #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
  535. #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
  536. #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
  537. #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
  538. #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
  539. #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
  540. #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  541. #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  542. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  543. u32 drv_mb_param;
  544. u32 fw_mb_header;
  545. #define FW_MSG_CODE_MASK 0xffff0000
  546. #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
  547. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  548. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  549. #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
  550. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  551. #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
  552. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
  553. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
  554. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  555. #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
  556. #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
  557. #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
  558. #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
  559. #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
  560. #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
  561. #define FW_MSG_CODE_NO_KEY 0x80f00000
  562. #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
  563. #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
  564. #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
  565. #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
  566. #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
  567. #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
  568. #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
  569. #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
  570. #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
  571. #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
  572. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  573. u32 fw_mb_param;
  574. u32 drv_pulse_mb;
  575. #define DRV_PULSE_SEQ_MASK 0x00007fff
  576. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  577. /* The system time is in the format of
  578. * (year-2001)*12*32 + month*32 + day. */
  579. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  580. /* Indicate to the firmware not to go into the
  581. * OS-absent when it is not getting driver pulse.
  582. * This is used for debugging as well for PXE(MBA). */
  583. u32 mcp_pulse_mb;
  584. #define MCP_PULSE_SEQ_MASK 0x00007fff
  585. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  586. /* Indicates to the driver not to assert due to lack
  587. * of MCP response */
  588. #define MCP_EVENT_MASK 0xffff0000
  589. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  590. u32 iscsi_boot_signature;
  591. u32 iscsi_boot_block_offset;
  592. u32 drv_status;
  593. #define DRV_STATUS_PMF 0x00000001
  594. u32 virt_mac_upper;
  595. #define VIRT_MAC_SIGN_MASK 0xffff0000
  596. #define VIRT_MAC_SIGNATURE 0x564d0000
  597. u32 virt_mac_lower;
  598. };
  599. /****************************************************************************
  600. * Management firmware state *
  601. ****************************************************************************/
  602. /* Allocate 440 bytes for management firmware */
  603. #define MGMTFW_STATE_WORD_SIZE 110
  604. struct mgmtfw_state {
  605. u32 opaque[MGMTFW_STATE_WORD_SIZE];
  606. };
  607. /****************************************************************************
  608. * Multi-Function configuration *
  609. ****************************************************************************/
  610. struct shared_mf_cfg {
  611. u32 clp_mb;
  612. #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
  613. /* set by CLP */
  614. #define SHARED_MF_CLP_EXIT 0x00000001
  615. /* set by MCP */
  616. #define SHARED_MF_CLP_EXIT_DONE 0x00010000
  617. };
  618. struct port_mf_cfg {
  619. u32 dynamic_cfg; /* device control channel */
  620. #define PORT_MF_CFG_OUTER_VLAN_TAG_MASK 0x0000ffff
  621. #define PORT_MF_CFG_OUTER_VLAN_TAG_SHIFT 0
  622. #define PORT_MF_CFG_DYNAMIC_CFG_ENABLED 0x00010000
  623. #define PORT_MF_CFG_DYNAMIC_CFG_DEFAULT 0x00000000
  624. u32 reserved[3];
  625. };
  626. struct func_mf_cfg {
  627. u32 config;
  628. /* E/R/I/D */
  629. /* function 0 of each port cannot be hidden */
  630. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  631. #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
  632. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
  633. #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
  634. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
  635. #define FUNC_MF_CFG_PROTOCOL_DEFAULT\
  636. FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
  637. #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
  638. /* PRI */
  639. /* 0 - low priority, 3 - high priority */
  640. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
  641. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
  642. #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
  643. /* MINBW, MAXBW */
  644. /* value range - 0..100, increments in 100Mbps */
  645. #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
  646. #define FUNC_MF_CFG_MIN_BW_SHIFT 16
  647. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  648. #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
  649. #define FUNC_MF_CFG_MAX_BW_SHIFT 24
  650. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
  651. u32 mac_upper; /* MAC */
  652. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  653. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  654. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  655. u32 mac_lower;
  656. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  657. u32 e1hov_tag; /* VNI */
  658. #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
  659. #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
  660. #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
  661. u32 reserved[2];
  662. };
  663. struct mf_cfg {
  664. struct shared_mf_cfg shared_mf_config;
  665. struct port_mf_cfg port_mf_config[PORT_MAX];
  666. struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
  667. };
  668. /****************************************************************************
  669. * Shared Memory Region *
  670. ****************************************************************************/
  671. struct shmem_region { /* SharedMem Offset (size) */
  672. u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
  673. #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
  674. #define SHR_MEM_FORMAT_REV_MASK 0xff000000
  675. /* validity bits */
  676. #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
  677. #define SHR_MEM_VALIDITY_MB 0x00200000
  678. #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
  679. #define SHR_MEM_VALIDITY_RESERVED 0x00000007
  680. /* One licensing bit should be set */
  681. #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
  682. #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
  683. #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
  684. #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
  685. /* Active MFW */
  686. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
  687. #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
  688. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
  689. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
  690. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
  691. #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
  692. struct shm_dev_info dev_info; /* 0x8 (0x438) */
  693. u8 reserved[52*PORT_MAX];
  694. /* FW information (for internal FW use) */
  695. u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
  696. struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
  697. struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
  698. struct drv_func_mb func_mb[E1H_FUNC_MAX];
  699. struct mf_cfg mf_cfg;
  700. }; /* 0x6dc */
  701. struct emac_stats {
  702. u32 rx_stat_ifhcinoctets;
  703. u32 rx_stat_ifhcinbadoctets;
  704. u32 rx_stat_etherstatsfragments;
  705. u32 rx_stat_ifhcinucastpkts;
  706. u32 rx_stat_ifhcinmulticastpkts;
  707. u32 rx_stat_ifhcinbroadcastpkts;
  708. u32 rx_stat_dot3statsfcserrors;
  709. u32 rx_stat_dot3statsalignmenterrors;
  710. u32 rx_stat_dot3statscarriersenseerrors;
  711. u32 rx_stat_xonpauseframesreceived;
  712. u32 rx_stat_xoffpauseframesreceived;
  713. u32 rx_stat_maccontrolframesreceived;
  714. u32 rx_stat_xoffstateentered;
  715. u32 rx_stat_dot3statsframestoolong;
  716. u32 rx_stat_etherstatsjabbers;
  717. u32 rx_stat_etherstatsundersizepkts;
  718. u32 rx_stat_etherstatspkts64octets;
  719. u32 rx_stat_etherstatspkts65octetsto127octets;
  720. u32 rx_stat_etherstatspkts128octetsto255octets;
  721. u32 rx_stat_etherstatspkts256octetsto511octets;
  722. u32 rx_stat_etherstatspkts512octetsto1023octets;
  723. u32 rx_stat_etherstatspkts1024octetsto1522octets;
  724. u32 rx_stat_etherstatspktsover1522octets;
  725. u32 rx_stat_falsecarriererrors;
  726. u32 tx_stat_ifhcoutoctets;
  727. u32 tx_stat_ifhcoutbadoctets;
  728. u32 tx_stat_etherstatscollisions;
  729. u32 tx_stat_outxonsent;
  730. u32 tx_stat_outxoffsent;
  731. u32 tx_stat_flowcontroldone;
  732. u32 tx_stat_dot3statssinglecollisionframes;
  733. u32 tx_stat_dot3statsmultiplecollisionframes;
  734. u32 tx_stat_dot3statsdeferredtransmissions;
  735. u32 tx_stat_dot3statsexcessivecollisions;
  736. u32 tx_stat_dot3statslatecollisions;
  737. u32 tx_stat_ifhcoutucastpkts;
  738. u32 tx_stat_ifhcoutmulticastpkts;
  739. u32 tx_stat_ifhcoutbroadcastpkts;
  740. u32 tx_stat_etherstatspkts64octets;
  741. u32 tx_stat_etherstatspkts65octetsto127octets;
  742. u32 tx_stat_etherstatspkts128octetsto255octets;
  743. u32 tx_stat_etherstatspkts256octetsto511octets;
  744. u32 tx_stat_etherstatspkts512octetsto1023octets;
  745. u32 tx_stat_etherstatspkts1024octetsto1522octets;
  746. u32 tx_stat_etherstatspktsover1522octets;
  747. u32 tx_stat_dot3statsinternalmactransmiterrors;
  748. };
  749. struct bmac_stats {
  750. u32 tx_stat_gtpkt_lo;
  751. u32 tx_stat_gtpkt_hi;
  752. u32 tx_stat_gtxpf_lo;
  753. u32 tx_stat_gtxpf_hi;
  754. u32 tx_stat_gtfcs_lo;
  755. u32 tx_stat_gtfcs_hi;
  756. u32 tx_stat_gtmca_lo;
  757. u32 tx_stat_gtmca_hi;
  758. u32 tx_stat_gtbca_lo;
  759. u32 tx_stat_gtbca_hi;
  760. u32 tx_stat_gtfrg_lo;
  761. u32 tx_stat_gtfrg_hi;
  762. u32 tx_stat_gtovr_lo;
  763. u32 tx_stat_gtovr_hi;
  764. u32 tx_stat_gt64_lo;
  765. u32 tx_stat_gt64_hi;
  766. u32 tx_stat_gt127_lo;
  767. u32 tx_stat_gt127_hi;
  768. u32 tx_stat_gt255_lo;
  769. u32 tx_stat_gt255_hi;
  770. u32 tx_stat_gt511_lo;
  771. u32 tx_stat_gt511_hi;
  772. u32 tx_stat_gt1023_lo;
  773. u32 tx_stat_gt1023_hi;
  774. u32 tx_stat_gt1518_lo;
  775. u32 tx_stat_gt1518_hi;
  776. u32 tx_stat_gt2047_lo;
  777. u32 tx_stat_gt2047_hi;
  778. u32 tx_stat_gt4095_lo;
  779. u32 tx_stat_gt4095_hi;
  780. u32 tx_stat_gt9216_lo;
  781. u32 tx_stat_gt9216_hi;
  782. u32 tx_stat_gt16383_lo;
  783. u32 tx_stat_gt16383_hi;
  784. u32 tx_stat_gtmax_lo;
  785. u32 tx_stat_gtmax_hi;
  786. u32 tx_stat_gtufl_lo;
  787. u32 tx_stat_gtufl_hi;
  788. u32 tx_stat_gterr_lo;
  789. u32 tx_stat_gterr_hi;
  790. u32 tx_stat_gtbyt_lo;
  791. u32 tx_stat_gtbyt_hi;
  792. u32 rx_stat_gr64_lo;
  793. u32 rx_stat_gr64_hi;
  794. u32 rx_stat_gr127_lo;
  795. u32 rx_stat_gr127_hi;
  796. u32 rx_stat_gr255_lo;
  797. u32 rx_stat_gr255_hi;
  798. u32 rx_stat_gr511_lo;
  799. u32 rx_stat_gr511_hi;
  800. u32 rx_stat_gr1023_lo;
  801. u32 rx_stat_gr1023_hi;
  802. u32 rx_stat_gr1518_lo;
  803. u32 rx_stat_gr1518_hi;
  804. u32 rx_stat_gr2047_lo;
  805. u32 rx_stat_gr2047_hi;
  806. u32 rx_stat_gr4095_lo;
  807. u32 rx_stat_gr4095_hi;
  808. u32 rx_stat_gr9216_lo;
  809. u32 rx_stat_gr9216_hi;
  810. u32 rx_stat_gr16383_lo;
  811. u32 rx_stat_gr16383_hi;
  812. u32 rx_stat_grmax_lo;
  813. u32 rx_stat_grmax_hi;
  814. u32 rx_stat_grpkt_lo;
  815. u32 rx_stat_grpkt_hi;
  816. u32 rx_stat_grfcs_lo;
  817. u32 rx_stat_grfcs_hi;
  818. u32 rx_stat_grmca_lo;
  819. u32 rx_stat_grmca_hi;
  820. u32 rx_stat_grbca_lo;
  821. u32 rx_stat_grbca_hi;
  822. u32 rx_stat_grxcf_lo;
  823. u32 rx_stat_grxcf_hi;
  824. u32 rx_stat_grxpf_lo;
  825. u32 rx_stat_grxpf_hi;
  826. u32 rx_stat_grxuo_lo;
  827. u32 rx_stat_grxuo_hi;
  828. u32 rx_stat_grjbr_lo;
  829. u32 rx_stat_grjbr_hi;
  830. u32 rx_stat_grovr_lo;
  831. u32 rx_stat_grovr_hi;
  832. u32 rx_stat_grflr_lo;
  833. u32 rx_stat_grflr_hi;
  834. u32 rx_stat_grmeg_lo;
  835. u32 rx_stat_grmeg_hi;
  836. u32 rx_stat_grmeb_lo;
  837. u32 rx_stat_grmeb_hi;
  838. u32 rx_stat_grbyt_lo;
  839. u32 rx_stat_grbyt_hi;
  840. u32 rx_stat_grund_lo;
  841. u32 rx_stat_grund_hi;
  842. u32 rx_stat_grfrg_lo;
  843. u32 rx_stat_grfrg_hi;
  844. u32 rx_stat_grerb_lo;
  845. u32 rx_stat_grerb_hi;
  846. u32 rx_stat_grfre_lo;
  847. u32 rx_stat_grfre_hi;
  848. u32 rx_stat_gripj_lo;
  849. u32 rx_stat_gripj_hi;
  850. };
  851. union mac_stats {
  852. struct emac_stats emac_stats;
  853. struct bmac_stats bmac_stats;
  854. };
  855. struct mac_stx {
  856. /* in_bad_octets */
  857. u32 rx_stat_ifhcinbadoctets_hi;
  858. u32 rx_stat_ifhcinbadoctets_lo;
  859. /* out_bad_octets */
  860. u32 tx_stat_ifhcoutbadoctets_hi;
  861. u32 tx_stat_ifhcoutbadoctets_lo;
  862. /* crc_receive_errors */
  863. u32 rx_stat_dot3statsfcserrors_hi;
  864. u32 rx_stat_dot3statsfcserrors_lo;
  865. /* alignment_errors */
  866. u32 rx_stat_dot3statsalignmenterrors_hi;
  867. u32 rx_stat_dot3statsalignmenterrors_lo;
  868. /* carrier_sense_errors */
  869. u32 rx_stat_dot3statscarriersenseerrors_hi;
  870. u32 rx_stat_dot3statscarriersenseerrors_lo;
  871. /* false_carrier_detections */
  872. u32 rx_stat_falsecarriererrors_hi;
  873. u32 rx_stat_falsecarriererrors_lo;
  874. /* runt_packets_received */
  875. u32 rx_stat_etherstatsundersizepkts_hi;
  876. u32 rx_stat_etherstatsundersizepkts_lo;
  877. /* jabber_packets_received */
  878. u32 rx_stat_dot3statsframestoolong_hi;
  879. u32 rx_stat_dot3statsframestoolong_lo;
  880. /* error_runt_packets_received */
  881. u32 rx_stat_etherstatsfragments_hi;
  882. u32 rx_stat_etherstatsfragments_lo;
  883. /* error_jabber_packets_received */
  884. u32 rx_stat_etherstatsjabbers_hi;
  885. u32 rx_stat_etherstatsjabbers_lo;
  886. /* control_frames_received */
  887. u32 rx_stat_maccontrolframesreceived_hi;
  888. u32 rx_stat_maccontrolframesreceived_lo;
  889. u32 rx_stat_bmac_xpf_hi;
  890. u32 rx_stat_bmac_xpf_lo;
  891. u32 rx_stat_bmac_xcf_hi;
  892. u32 rx_stat_bmac_xcf_lo;
  893. /* xoff_state_entered */
  894. u32 rx_stat_xoffstateentered_hi;
  895. u32 rx_stat_xoffstateentered_lo;
  896. /* pause_xon_frames_received */
  897. u32 rx_stat_xonpauseframesreceived_hi;
  898. u32 rx_stat_xonpauseframesreceived_lo;
  899. /* pause_xoff_frames_received */
  900. u32 rx_stat_xoffpauseframesreceived_hi;
  901. u32 rx_stat_xoffpauseframesreceived_lo;
  902. /* pause_xon_frames_transmitted */
  903. u32 tx_stat_outxonsent_hi;
  904. u32 tx_stat_outxonsent_lo;
  905. /* pause_xoff_frames_transmitted */
  906. u32 tx_stat_outxoffsent_hi;
  907. u32 tx_stat_outxoffsent_lo;
  908. /* flow_control_done */
  909. u32 tx_stat_flowcontroldone_hi;
  910. u32 tx_stat_flowcontroldone_lo;
  911. /* ether_stats_collisions */
  912. u32 tx_stat_etherstatscollisions_hi;
  913. u32 tx_stat_etherstatscollisions_lo;
  914. /* single_collision_transmit_frames */
  915. u32 tx_stat_dot3statssinglecollisionframes_hi;
  916. u32 tx_stat_dot3statssinglecollisionframes_lo;
  917. /* multiple_collision_transmit_frames */
  918. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  919. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  920. /* deferred_transmissions */
  921. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  922. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  923. /* excessive_collision_frames */
  924. u32 tx_stat_dot3statsexcessivecollisions_hi;
  925. u32 tx_stat_dot3statsexcessivecollisions_lo;
  926. /* late_collision_frames */
  927. u32 tx_stat_dot3statslatecollisions_hi;
  928. u32 tx_stat_dot3statslatecollisions_lo;
  929. /* frames_transmitted_64_bytes */
  930. u32 tx_stat_etherstatspkts64octets_hi;
  931. u32 tx_stat_etherstatspkts64octets_lo;
  932. /* frames_transmitted_65_127_bytes */
  933. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  934. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  935. /* frames_transmitted_128_255_bytes */
  936. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  937. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  938. /* frames_transmitted_256_511_bytes */
  939. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  940. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  941. /* frames_transmitted_512_1023_bytes */
  942. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  943. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  944. /* frames_transmitted_1024_1522_bytes */
  945. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  946. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  947. /* frames_transmitted_1523_9022_bytes */
  948. u32 tx_stat_etherstatspktsover1522octets_hi;
  949. u32 tx_stat_etherstatspktsover1522octets_lo;
  950. u32 tx_stat_bmac_2047_hi;
  951. u32 tx_stat_bmac_2047_lo;
  952. u32 tx_stat_bmac_4095_hi;
  953. u32 tx_stat_bmac_4095_lo;
  954. u32 tx_stat_bmac_9216_hi;
  955. u32 tx_stat_bmac_9216_lo;
  956. u32 tx_stat_bmac_16383_hi;
  957. u32 tx_stat_bmac_16383_lo;
  958. /* internal_mac_transmit_errors */
  959. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  960. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  961. /* if_out_discards */
  962. u32 tx_stat_bmac_ufl_hi;
  963. u32 tx_stat_bmac_ufl_lo;
  964. };
  965. #define MAC_STX_IDX_MAX 2
  966. struct host_port_stats {
  967. u32 host_port_stats_start;
  968. struct mac_stx mac_stx[MAC_STX_IDX_MAX];
  969. u32 brb_drop_hi;
  970. u32 brb_drop_lo;
  971. u32 host_port_stats_end;
  972. };
  973. struct host_func_stats {
  974. u32 host_func_stats_start;
  975. u32 total_bytes_received_hi;
  976. u32 total_bytes_received_lo;
  977. u32 total_bytes_transmitted_hi;
  978. u32 total_bytes_transmitted_lo;
  979. u32 total_unicast_packets_received_hi;
  980. u32 total_unicast_packets_received_lo;
  981. u32 total_multicast_packets_received_hi;
  982. u32 total_multicast_packets_received_lo;
  983. u32 total_broadcast_packets_received_hi;
  984. u32 total_broadcast_packets_received_lo;
  985. u32 total_unicast_packets_transmitted_hi;
  986. u32 total_unicast_packets_transmitted_lo;
  987. u32 total_multicast_packets_transmitted_hi;
  988. u32 total_multicast_packets_transmitted_lo;
  989. u32 total_broadcast_packets_transmitted_hi;
  990. u32 total_broadcast_packets_transmitted_lo;
  991. u32 valid_bytes_received_hi;
  992. u32 valid_bytes_received_lo;
  993. u32 host_func_stats_end;
  994. };
  995. #define BCM_5710_FW_MAJOR_VERSION 4
  996. #define BCM_5710_FW_MINOR_VERSION 8
  997. #define BCM_5710_FW_REVISION_VERSION 53
  998. #define BCM_5710_FW_ENGINEERING_VERSION 0
  999. #define BCM_5710_FW_COMPILE_FLAGS 1
  1000. /*
  1001. * attention bits
  1002. */
  1003. struct atten_def_status_block {
  1004. __le32 attn_bits;
  1005. __le32 attn_bits_ack;
  1006. u8 status_block_id;
  1007. u8 reserved0;
  1008. __le16 attn_bits_index;
  1009. __le32 reserved1;
  1010. };
  1011. /*
  1012. * common data for all protocols
  1013. */
  1014. struct doorbell_hdr {
  1015. u8 header;
  1016. #define DOORBELL_HDR_RX (0x1<<0)
  1017. #define DOORBELL_HDR_RX_SHIFT 0
  1018. #define DOORBELL_HDR_DB_TYPE (0x1<<1)
  1019. #define DOORBELL_HDR_DB_TYPE_SHIFT 1
  1020. #define DOORBELL_HDR_DPM_SIZE (0x3<<2)
  1021. #define DOORBELL_HDR_DPM_SIZE_SHIFT 2
  1022. #define DOORBELL_HDR_CONN_TYPE (0xF<<4)
  1023. #define DOORBELL_HDR_CONN_TYPE_SHIFT 4
  1024. };
  1025. /*
  1026. * doorbell message sent to the chip
  1027. */
  1028. struct doorbell {
  1029. #if defined(__BIG_ENDIAN)
  1030. u16 zero_fill2;
  1031. u8 zero_fill1;
  1032. struct doorbell_hdr header;
  1033. #elif defined(__LITTLE_ENDIAN)
  1034. struct doorbell_hdr header;
  1035. u8 zero_fill1;
  1036. u16 zero_fill2;
  1037. #endif
  1038. };
  1039. /*
  1040. * IGU driver acknowledgement register
  1041. */
  1042. struct igu_ack_register {
  1043. #if defined(__BIG_ENDIAN)
  1044. u16 sb_id_and_flags;
  1045. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1046. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1047. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1048. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1049. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1050. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1051. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1052. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1053. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1054. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1055. u16 status_block_index;
  1056. #elif defined(__LITTLE_ENDIAN)
  1057. u16 status_block_index;
  1058. u16 sb_id_and_flags;
  1059. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  1060. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  1061. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  1062. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  1063. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  1064. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  1065. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  1066. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  1067. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  1068. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  1069. #endif
  1070. };
  1071. /*
  1072. * Parser parsing flags field
  1073. */
  1074. struct parsing_flags {
  1075. __le16 flags;
  1076. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
  1077. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
  1078. #define PARSING_FLAGS_VLAN (0x1<<1)
  1079. #define PARSING_FLAGS_VLAN_SHIFT 1
  1080. #define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
  1081. #define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
  1082. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
  1083. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
  1084. #define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
  1085. #define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
  1086. #define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
  1087. #define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
  1088. #define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
  1089. #define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
  1090. #define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
  1091. #define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
  1092. #define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
  1093. #define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
  1094. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
  1095. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
  1096. #define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
  1097. #define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
  1098. #define PARSING_FLAGS_LLC_SNAP (0x1<<13)
  1099. #define PARSING_FLAGS_LLC_SNAP_SHIFT 13
  1100. #define PARSING_FLAGS_RESERVED0 (0x3<<14)
  1101. #define PARSING_FLAGS_RESERVED0_SHIFT 14
  1102. };
  1103. struct regpair {
  1104. __le32 lo;
  1105. __le32 hi;
  1106. };
  1107. /*
  1108. * dmae command structure
  1109. */
  1110. struct dmae_command {
  1111. u32 opcode;
  1112. #define DMAE_COMMAND_SRC (0x1<<0)
  1113. #define DMAE_COMMAND_SRC_SHIFT 0
  1114. #define DMAE_COMMAND_DST (0x3<<1)
  1115. #define DMAE_COMMAND_DST_SHIFT 1
  1116. #define DMAE_COMMAND_C_DST (0x1<<3)
  1117. #define DMAE_COMMAND_C_DST_SHIFT 3
  1118. #define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
  1119. #define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
  1120. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
  1121. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
  1122. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
  1123. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
  1124. #define DMAE_COMMAND_ENDIANITY (0x3<<9)
  1125. #define DMAE_COMMAND_ENDIANITY_SHIFT 9
  1126. #define DMAE_COMMAND_PORT (0x1<<11)
  1127. #define DMAE_COMMAND_PORT_SHIFT 11
  1128. #define DMAE_COMMAND_CRC_RESET (0x1<<12)
  1129. #define DMAE_COMMAND_CRC_RESET_SHIFT 12
  1130. #define DMAE_COMMAND_SRC_RESET (0x1<<13)
  1131. #define DMAE_COMMAND_SRC_RESET_SHIFT 13
  1132. #define DMAE_COMMAND_DST_RESET (0x1<<14)
  1133. #define DMAE_COMMAND_DST_RESET_SHIFT 14
  1134. #define DMAE_COMMAND_E1HVN (0x3<<15)
  1135. #define DMAE_COMMAND_E1HVN_SHIFT 15
  1136. #define DMAE_COMMAND_RESERVED0 (0x7FFF<<17)
  1137. #define DMAE_COMMAND_RESERVED0_SHIFT 17
  1138. u32 src_addr_lo;
  1139. u32 src_addr_hi;
  1140. u32 dst_addr_lo;
  1141. u32 dst_addr_hi;
  1142. #if defined(__BIG_ENDIAN)
  1143. u16 reserved1;
  1144. u16 len;
  1145. #elif defined(__LITTLE_ENDIAN)
  1146. u16 len;
  1147. u16 reserved1;
  1148. #endif
  1149. u32 comp_addr_lo;
  1150. u32 comp_addr_hi;
  1151. u32 comp_val;
  1152. u32 crc32;
  1153. u32 crc32_c;
  1154. #if defined(__BIG_ENDIAN)
  1155. u16 crc16_c;
  1156. u16 crc16;
  1157. #elif defined(__LITTLE_ENDIAN)
  1158. u16 crc16;
  1159. u16 crc16_c;
  1160. #endif
  1161. #if defined(__BIG_ENDIAN)
  1162. u16 reserved2;
  1163. u16 crc_t10;
  1164. #elif defined(__LITTLE_ENDIAN)
  1165. u16 crc_t10;
  1166. u16 reserved2;
  1167. #endif
  1168. #if defined(__BIG_ENDIAN)
  1169. u16 xsum8;
  1170. u16 xsum16;
  1171. #elif defined(__LITTLE_ENDIAN)
  1172. u16 xsum16;
  1173. u16 xsum8;
  1174. #endif
  1175. };
  1176. struct double_regpair {
  1177. u32 regpair0_lo;
  1178. u32 regpair0_hi;
  1179. u32 regpair1_lo;
  1180. u32 regpair1_hi;
  1181. };
  1182. /*
  1183. * The eth storm context of Ustorm (configuration part)
  1184. */
  1185. struct ustorm_eth_st_context_config {
  1186. #if defined(__BIG_ENDIAN)
  1187. u8 flags;
  1188. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
  1189. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
  1190. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
  1191. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
  1192. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
  1193. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
  1194. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  1195. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  1196. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
  1197. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
  1198. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
  1199. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
  1200. u8 status_block_id;
  1201. u8 clientId;
  1202. u8 sb_index_numbers;
  1203. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
  1204. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
  1205. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
  1206. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
  1207. #elif defined(__LITTLE_ENDIAN)
  1208. u8 sb_index_numbers;
  1209. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
  1210. #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
  1211. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
  1212. #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
  1213. u8 clientId;
  1214. u8 status_block_id;
  1215. u8 flags;
  1216. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
  1217. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
  1218. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
  1219. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
  1220. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
  1221. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
  1222. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  1223. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  1224. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
  1225. #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
  1226. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
  1227. #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
  1228. #endif
  1229. #if defined(__BIG_ENDIAN)
  1230. u16 bd_buff_size;
  1231. u8 statistics_counter_id;
  1232. u8 mc_alignment_log_size;
  1233. #elif defined(__LITTLE_ENDIAN)
  1234. u8 mc_alignment_log_size;
  1235. u8 statistics_counter_id;
  1236. u16 bd_buff_size;
  1237. #endif
  1238. #if defined(__BIG_ENDIAN)
  1239. u8 __local_sge_prod;
  1240. u8 __local_bd_prod;
  1241. u16 sge_buff_size;
  1242. #elif defined(__LITTLE_ENDIAN)
  1243. u16 sge_buff_size;
  1244. u8 __local_bd_prod;
  1245. u8 __local_sge_prod;
  1246. #endif
  1247. u32 reserved;
  1248. u32 bd_page_base_lo;
  1249. u32 bd_page_base_hi;
  1250. u32 sge_page_base_lo;
  1251. u32 sge_page_base_hi;
  1252. };
  1253. /*
  1254. * The eth Rx Buffer Descriptor
  1255. */
  1256. struct eth_rx_bd {
  1257. __le32 addr_lo;
  1258. __le32 addr_hi;
  1259. };
  1260. /*
  1261. * The eth Rx SGE Descriptor
  1262. */
  1263. struct eth_rx_sge {
  1264. __le32 addr_lo;
  1265. __le32 addr_hi;
  1266. };
  1267. /*
  1268. * Local BDs and SGEs rings (in ETH)
  1269. */
  1270. struct eth_local_rx_rings {
  1271. struct eth_rx_bd __local_bd_ring[16];
  1272. struct eth_rx_sge __local_sge_ring[12];
  1273. };
  1274. /*
  1275. * The eth storm context of Ustorm
  1276. */
  1277. struct ustorm_eth_st_context {
  1278. struct ustorm_eth_st_context_config common;
  1279. struct eth_local_rx_rings __rings;
  1280. };
  1281. /*
  1282. * The eth storm context of Tstorm
  1283. */
  1284. struct tstorm_eth_st_context {
  1285. u32 __reserved0[28];
  1286. };
  1287. /*
  1288. * The eth aggregative context section of Xstorm
  1289. */
  1290. struct xstorm_eth_extra_ag_context_section {
  1291. #if defined(__BIG_ENDIAN)
  1292. u8 __tcp_agg_vars1;
  1293. u8 __reserved50;
  1294. u16 __mss;
  1295. #elif defined(__LITTLE_ENDIAN)
  1296. u16 __mss;
  1297. u8 __reserved50;
  1298. u8 __tcp_agg_vars1;
  1299. #endif
  1300. u32 __snd_nxt;
  1301. u32 __tx_wnd;
  1302. u32 __snd_una;
  1303. u32 __reserved53;
  1304. #if defined(__BIG_ENDIAN)
  1305. u8 __agg_val8_th;
  1306. u8 __agg_val8;
  1307. u16 __tcp_agg_vars2;
  1308. #elif defined(__LITTLE_ENDIAN)
  1309. u16 __tcp_agg_vars2;
  1310. u8 __agg_val8;
  1311. u8 __agg_val8_th;
  1312. #endif
  1313. u32 __reserved58;
  1314. u32 __reserved59;
  1315. u32 __reserved60;
  1316. u32 __reserved61;
  1317. #if defined(__BIG_ENDIAN)
  1318. u16 __agg_val7_th;
  1319. u16 __agg_val7;
  1320. #elif defined(__LITTLE_ENDIAN)
  1321. u16 __agg_val7;
  1322. u16 __agg_val7_th;
  1323. #endif
  1324. #if defined(__BIG_ENDIAN)
  1325. u8 __tcp_agg_vars5;
  1326. u8 __tcp_agg_vars4;
  1327. u8 __tcp_agg_vars3;
  1328. u8 __reserved62;
  1329. #elif defined(__LITTLE_ENDIAN)
  1330. u8 __reserved62;
  1331. u8 __tcp_agg_vars3;
  1332. u8 __tcp_agg_vars4;
  1333. u8 __tcp_agg_vars5;
  1334. #endif
  1335. u32 __tcp_agg_vars6;
  1336. #if defined(__BIG_ENDIAN)
  1337. u16 __agg_misc6;
  1338. u16 __tcp_agg_vars7;
  1339. #elif defined(__LITTLE_ENDIAN)
  1340. u16 __tcp_agg_vars7;
  1341. u16 __agg_misc6;
  1342. #endif
  1343. u32 __agg_val10;
  1344. u32 __agg_val10_th;
  1345. #if defined(__BIG_ENDIAN)
  1346. u16 __reserved3;
  1347. u8 __reserved2;
  1348. u8 __da_only_cnt;
  1349. #elif defined(__LITTLE_ENDIAN)
  1350. u8 __da_only_cnt;
  1351. u8 __reserved2;
  1352. u16 __reserved3;
  1353. #endif
  1354. };
  1355. /*
  1356. * The eth aggregative context of Xstorm
  1357. */
  1358. struct xstorm_eth_ag_context {
  1359. #if defined(__BIG_ENDIAN)
  1360. u16 __bd_prod;
  1361. u8 __agg_vars1;
  1362. u8 __state;
  1363. #elif defined(__LITTLE_ENDIAN)
  1364. u8 __state;
  1365. u8 __agg_vars1;
  1366. u16 __bd_prod;
  1367. #endif
  1368. #if defined(__BIG_ENDIAN)
  1369. u8 cdu_reserved;
  1370. u8 __agg_vars4;
  1371. u8 __agg_vars3;
  1372. u8 __agg_vars2;
  1373. #elif defined(__LITTLE_ENDIAN)
  1374. u8 __agg_vars2;
  1375. u8 __agg_vars3;
  1376. u8 __agg_vars4;
  1377. u8 cdu_reserved;
  1378. #endif
  1379. u32 __more_packets_to_send;
  1380. #if defined(__BIG_ENDIAN)
  1381. u16 __agg_vars5;
  1382. u16 __agg_val4_th;
  1383. #elif defined(__LITTLE_ENDIAN)
  1384. u16 __agg_val4_th;
  1385. u16 __agg_vars5;
  1386. #endif
  1387. struct xstorm_eth_extra_ag_context_section __extra_section;
  1388. #if defined(__BIG_ENDIAN)
  1389. u16 __agg_vars7;
  1390. u8 __agg_val3_th;
  1391. u8 __agg_vars6;
  1392. #elif defined(__LITTLE_ENDIAN)
  1393. u8 __agg_vars6;
  1394. u8 __agg_val3_th;
  1395. u16 __agg_vars7;
  1396. #endif
  1397. #if defined(__BIG_ENDIAN)
  1398. u16 __agg_val11_th;
  1399. u16 __agg_val11;
  1400. #elif defined(__LITTLE_ENDIAN)
  1401. u16 __agg_val11;
  1402. u16 __agg_val11_th;
  1403. #endif
  1404. #if defined(__BIG_ENDIAN)
  1405. u8 __reserved1;
  1406. u8 __agg_val6_th;
  1407. u16 __agg_val9;
  1408. #elif defined(__LITTLE_ENDIAN)
  1409. u16 __agg_val9;
  1410. u8 __agg_val6_th;
  1411. u8 __reserved1;
  1412. #endif
  1413. #if defined(__BIG_ENDIAN)
  1414. u16 __agg_val2_th;
  1415. u16 __agg_val2;
  1416. #elif defined(__LITTLE_ENDIAN)
  1417. u16 __agg_val2;
  1418. u16 __agg_val2_th;
  1419. #endif
  1420. u32 __agg_vars8;
  1421. #if defined(__BIG_ENDIAN)
  1422. u16 __agg_misc0;
  1423. u16 __agg_val4;
  1424. #elif defined(__LITTLE_ENDIAN)
  1425. u16 __agg_val4;
  1426. u16 __agg_misc0;
  1427. #endif
  1428. #if defined(__BIG_ENDIAN)
  1429. u8 __agg_val3;
  1430. u8 __agg_val6;
  1431. u8 __agg_val5_th;
  1432. u8 __agg_val5;
  1433. #elif defined(__LITTLE_ENDIAN)
  1434. u8 __agg_val5;
  1435. u8 __agg_val5_th;
  1436. u8 __agg_val6;
  1437. u8 __agg_val3;
  1438. #endif
  1439. #if defined(__BIG_ENDIAN)
  1440. u16 __agg_misc1;
  1441. u16 __bd_ind_max_val;
  1442. #elif defined(__LITTLE_ENDIAN)
  1443. u16 __bd_ind_max_val;
  1444. u16 __agg_misc1;
  1445. #endif
  1446. u32 __reserved57;
  1447. u32 __agg_misc4;
  1448. u32 __agg_misc5;
  1449. };
  1450. /*
  1451. * The eth extra aggregative context section of Tstorm
  1452. */
  1453. struct tstorm_eth_extra_ag_context_section {
  1454. u32 __agg_val1;
  1455. #if defined(__BIG_ENDIAN)
  1456. u8 __tcp_agg_vars2;
  1457. u8 __agg_val3;
  1458. u16 __agg_val2;
  1459. #elif defined(__LITTLE_ENDIAN)
  1460. u16 __agg_val2;
  1461. u8 __agg_val3;
  1462. u8 __tcp_agg_vars2;
  1463. #endif
  1464. #if defined(__BIG_ENDIAN)
  1465. u16 __agg_val5;
  1466. u8 __agg_val6;
  1467. u8 __tcp_agg_vars3;
  1468. #elif defined(__LITTLE_ENDIAN)
  1469. u8 __tcp_agg_vars3;
  1470. u8 __agg_val6;
  1471. u16 __agg_val5;
  1472. #endif
  1473. u32 __reserved63;
  1474. u32 __reserved64;
  1475. u32 __reserved65;
  1476. u32 __reserved66;
  1477. u32 __reserved67;
  1478. u32 __tcp_agg_vars1;
  1479. u32 __reserved61;
  1480. u32 __reserved62;
  1481. u32 __reserved2;
  1482. };
  1483. /*
  1484. * The eth aggregative context of Tstorm
  1485. */
  1486. struct tstorm_eth_ag_context {
  1487. #if defined(__BIG_ENDIAN)
  1488. u16 __reserved54;
  1489. u8 __agg_vars1;
  1490. u8 __state;
  1491. #elif defined(__LITTLE_ENDIAN)
  1492. u8 __state;
  1493. u8 __agg_vars1;
  1494. u16 __reserved54;
  1495. #endif
  1496. #if defined(__BIG_ENDIAN)
  1497. u16 __agg_val4;
  1498. u16 __agg_vars2;
  1499. #elif defined(__LITTLE_ENDIAN)
  1500. u16 __agg_vars2;
  1501. u16 __agg_val4;
  1502. #endif
  1503. struct tstorm_eth_extra_ag_context_section __extra_section;
  1504. };
  1505. /*
  1506. * The eth aggregative context of Cstorm
  1507. */
  1508. struct cstorm_eth_ag_context {
  1509. u32 __agg_vars1;
  1510. #if defined(__BIG_ENDIAN)
  1511. u8 __aux1_th;
  1512. u8 __aux1_val;
  1513. u16 __agg_vars2;
  1514. #elif defined(__LITTLE_ENDIAN)
  1515. u16 __agg_vars2;
  1516. u8 __aux1_val;
  1517. u8 __aux1_th;
  1518. #endif
  1519. u32 __num_of_treated_packet;
  1520. u32 __last_packet_treated;
  1521. #if defined(__BIG_ENDIAN)
  1522. u16 __reserved58;
  1523. u16 __reserved57;
  1524. #elif defined(__LITTLE_ENDIAN)
  1525. u16 __reserved57;
  1526. u16 __reserved58;
  1527. #endif
  1528. #if defined(__BIG_ENDIAN)
  1529. u8 __reserved62;
  1530. u8 __reserved61;
  1531. u8 __reserved60;
  1532. u8 __reserved59;
  1533. #elif defined(__LITTLE_ENDIAN)
  1534. u8 __reserved59;
  1535. u8 __reserved60;
  1536. u8 __reserved61;
  1537. u8 __reserved62;
  1538. #endif
  1539. #if defined(__BIG_ENDIAN)
  1540. u16 __reserved64;
  1541. u16 __reserved63;
  1542. #elif defined(__LITTLE_ENDIAN)
  1543. u16 __reserved63;
  1544. u16 __reserved64;
  1545. #endif
  1546. u32 __reserved65;
  1547. #if defined(__BIG_ENDIAN)
  1548. u16 __agg_vars3;
  1549. u16 __rq_inv_cnt;
  1550. #elif defined(__LITTLE_ENDIAN)
  1551. u16 __rq_inv_cnt;
  1552. u16 __agg_vars3;
  1553. #endif
  1554. #if defined(__BIG_ENDIAN)
  1555. u16 __packet_index_th;
  1556. u16 __packet_index;
  1557. #elif defined(__LITTLE_ENDIAN)
  1558. u16 __packet_index;
  1559. u16 __packet_index_th;
  1560. #endif
  1561. };
  1562. /*
  1563. * The eth aggregative context of Ustorm
  1564. */
  1565. struct ustorm_eth_ag_context {
  1566. #if defined(__BIG_ENDIAN)
  1567. u8 __aux_counter_flags;
  1568. u8 __agg_vars2;
  1569. u8 __agg_vars1;
  1570. u8 __state;
  1571. #elif defined(__LITTLE_ENDIAN)
  1572. u8 __state;
  1573. u8 __agg_vars1;
  1574. u8 __agg_vars2;
  1575. u8 __aux_counter_flags;
  1576. #endif
  1577. #if defined(__BIG_ENDIAN)
  1578. u8 cdu_usage;
  1579. u8 __agg_misc2;
  1580. u16 __agg_misc1;
  1581. #elif defined(__LITTLE_ENDIAN)
  1582. u16 __agg_misc1;
  1583. u8 __agg_misc2;
  1584. u8 cdu_usage;
  1585. #endif
  1586. u32 __agg_misc4;
  1587. #if defined(__BIG_ENDIAN)
  1588. u8 __agg_val3_th;
  1589. u8 __agg_val3;
  1590. u16 __agg_misc3;
  1591. #elif defined(__LITTLE_ENDIAN)
  1592. u16 __agg_misc3;
  1593. u8 __agg_val3;
  1594. u8 __agg_val3_th;
  1595. #endif
  1596. u32 __agg_val1;
  1597. u32 __agg_misc4_th;
  1598. #if defined(__BIG_ENDIAN)
  1599. u16 __agg_val2_th;
  1600. u16 __agg_val2;
  1601. #elif defined(__LITTLE_ENDIAN)
  1602. u16 __agg_val2;
  1603. u16 __agg_val2_th;
  1604. #endif
  1605. #if defined(__BIG_ENDIAN)
  1606. u16 __reserved2;
  1607. u8 __decision_rules;
  1608. u8 __decision_rule_enable_bits;
  1609. #elif defined(__LITTLE_ENDIAN)
  1610. u8 __decision_rule_enable_bits;
  1611. u8 __decision_rules;
  1612. u16 __reserved2;
  1613. #endif
  1614. };
  1615. /*
  1616. * Timers connection context
  1617. */
  1618. struct timers_block_context {
  1619. u32 __reserved_0;
  1620. u32 __reserved_1;
  1621. u32 __reserved_2;
  1622. u32 flags;
  1623. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
  1624. #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
  1625. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
  1626. #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
  1627. #define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
  1628. #define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
  1629. };
  1630. /*
  1631. * structure for easy accessibility to assembler
  1632. */
  1633. struct eth_tx_bd_flags {
  1634. u8 as_bitfield;
  1635. #define ETH_TX_BD_FLAGS_VLAN_TAG (0x1<<0)
  1636. #define ETH_TX_BD_FLAGS_VLAN_TAG_SHIFT 0
  1637. #define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<1)
  1638. #define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 1
  1639. #define ETH_TX_BD_FLAGS_TCP_CSUM (0x1<<2)
  1640. #define ETH_TX_BD_FLAGS_TCP_CSUM_SHIFT 2
  1641. #define ETH_TX_BD_FLAGS_END_BD (0x1<<3)
  1642. #define ETH_TX_BD_FLAGS_END_BD_SHIFT 3
  1643. #define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
  1644. #define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
  1645. #define ETH_TX_BD_FLAGS_HDR_POOL (0x1<<5)
  1646. #define ETH_TX_BD_FLAGS_HDR_POOL_SHIFT 5
  1647. #define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
  1648. #define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
  1649. #define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
  1650. #define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
  1651. };
  1652. /*
  1653. * The eth Tx Buffer Descriptor
  1654. */
  1655. struct eth_tx_bd {
  1656. __le32 addr_lo;
  1657. __le32 addr_hi;
  1658. __le16 nbd;
  1659. __le16 nbytes;
  1660. __le16 vlan;
  1661. struct eth_tx_bd_flags bd_flags;
  1662. u8 general_data;
  1663. #define ETH_TX_BD_HDR_NBDS (0x3F<<0)
  1664. #define ETH_TX_BD_HDR_NBDS_SHIFT 0
  1665. #define ETH_TX_BD_ETH_ADDR_TYPE (0x3<<6)
  1666. #define ETH_TX_BD_ETH_ADDR_TYPE_SHIFT 6
  1667. };
  1668. /*
  1669. * Tx parsing BD structure for ETH,Relevant in START
  1670. */
  1671. struct eth_tx_parse_bd {
  1672. u8 global_data;
  1673. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET (0xF<<0)
  1674. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET_SHIFT 0
  1675. #define ETH_TX_PARSE_BD_CS_ANY_FLG (0x1<<4)
  1676. #define ETH_TX_PARSE_BD_CS_ANY_FLG_SHIFT 4
  1677. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
  1678. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
  1679. #define ETH_TX_PARSE_BD_LLC_SNAP_EN (0x1<<6)
  1680. #define ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT 6
  1681. #define ETH_TX_PARSE_BD_NS_FLG (0x1<<7)
  1682. #define ETH_TX_PARSE_BD_NS_FLG_SHIFT 7
  1683. u8 tcp_flags;
  1684. #define ETH_TX_PARSE_BD_FIN_FLG (0x1<<0)
  1685. #define ETH_TX_PARSE_BD_FIN_FLG_SHIFT 0
  1686. #define ETH_TX_PARSE_BD_SYN_FLG (0x1<<1)
  1687. #define ETH_TX_PARSE_BD_SYN_FLG_SHIFT 1
  1688. #define ETH_TX_PARSE_BD_RST_FLG (0x1<<2)
  1689. #define ETH_TX_PARSE_BD_RST_FLG_SHIFT 2
  1690. #define ETH_TX_PARSE_BD_PSH_FLG (0x1<<3)
  1691. #define ETH_TX_PARSE_BD_PSH_FLG_SHIFT 3
  1692. #define ETH_TX_PARSE_BD_ACK_FLG (0x1<<4)
  1693. #define ETH_TX_PARSE_BD_ACK_FLG_SHIFT 4
  1694. #define ETH_TX_PARSE_BD_URG_FLG (0x1<<5)
  1695. #define ETH_TX_PARSE_BD_URG_FLG_SHIFT 5
  1696. #define ETH_TX_PARSE_BD_ECE_FLG (0x1<<6)
  1697. #define ETH_TX_PARSE_BD_ECE_FLG_SHIFT 6
  1698. #define ETH_TX_PARSE_BD_CWR_FLG (0x1<<7)
  1699. #define ETH_TX_PARSE_BD_CWR_FLG_SHIFT 7
  1700. u8 ip_hlen;
  1701. s8 cs_offset;
  1702. __le16 total_hlen;
  1703. __le16 lso_mss;
  1704. __le16 tcp_pseudo_csum;
  1705. __le16 ip_id;
  1706. __le32 tcp_send_seq;
  1707. };
  1708. /*
  1709. * The last BD in the BD memory will hold a pointer to the next BD memory
  1710. */
  1711. struct eth_tx_next_bd {
  1712. u32 addr_lo;
  1713. u32 addr_hi;
  1714. u8 reserved[8];
  1715. };
  1716. /*
  1717. * union for 3 Bd types
  1718. */
  1719. union eth_tx_bd_types {
  1720. struct eth_tx_bd reg_bd;
  1721. struct eth_tx_parse_bd parse_bd;
  1722. struct eth_tx_next_bd next_bd;
  1723. };
  1724. /*
  1725. * The eth storm context of Xstorm
  1726. */
  1727. struct xstorm_eth_st_context {
  1728. u32 tx_bd_page_base_lo;
  1729. u32 tx_bd_page_base_hi;
  1730. #if defined(__BIG_ENDIAN)
  1731. u16 tx_bd_cons;
  1732. u8 statistics_data;
  1733. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
  1734. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
  1735. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
  1736. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
  1737. u8 __local_tx_bd_prod;
  1738. #elif defined(__LITTLE_ENDIAN)
  1739. u8 __local_tx_bd_prod;
  1740. u8 statistics_data;
  1741. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
  1742. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
  1743. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
  1744. #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
  1745. u16 tx_bd_cons;
  1746. #endif
  1747. u32 db_data_addr_lo;
  1748. u32 db_data_addr_hi;
  1749. u32 __pkt_cons;
  1750. u32 __gso_next;
  1751. u32 is_eth_conn_1b;
  1752. union eth_tx_bd_types __bds[13];
  1753. };
  1754. /*
  1755. * The eth storm context of Cstorm
  1756. */
  1757. struct cstorm_eth_st_context {
  1758. #if defined(__BIG_ENDIAN)
  1759. u16 __reserved0;
  1760. u8 sb_index_number;
  1761. u8 status_block_id;
  1762. #elif defined(__LITTLE_ENDIAN)
  1763. u8 status_block_id;
  1764. u8 sb_index_number;
  1765. u16 __reserved0;
  1766. #endif
  1767. u32 __reserved1[3];
  1768. };
  1769. /*
  1770. * Ethernet connection context
  1771. */
  1772. struct eth_context {
  1773. struct ustorm_eth_st_context ustorm_st_context;
  1774. struct tstorm_eth_st_context tstorm_st_context;
  1775. struct xstorm_eth_ag_context xstorm_ag_context;
  1776. struct tstorm_eth_ag_context tstorm_ag_context;
  1777. struct cstorm_eth_ag_context cstorm_ag_context;
  1778. struct ustorm_eth_ag_context ustorm_ag_context;
  1779. struct timers_block_context timers_context;
  1780. struct xstorm_eth_st_context xstorm_st_context;
  1781. struct cstorm_eth_st_context cstorm_st_context;
  1782. };
  1783. /*
  1784. * Ethernet doorbell
  1785. */
  1786. struct eth_tx_doorbell {
  1787. #if defined(__BIG_ENDIAN)
  1788. u16 npackets;
  1789. u8 params;
  1790. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1791. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1792. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1793. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1794. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1795. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1796. struct doorbell_hdr hdr;
  1797. #elif defined(__LITTLE_ENDIAN)
  1798. struct doorbell_hdr hdr;
  1799. u8 params;
  1800. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1801. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1802. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1803. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1804. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1805. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1806. u16 npackets;
  1807. #endif
  1808. };
  1809. /*
  1810. * ustorm status block
  1811. */
  1812. struct ustorm_def_status_block {
  1813. __le16 index_values[HC_USTORM_DEF_SB_NUM_INDICES];
  1814. __le16 status_block_index;
  1815. u8 func;
  1816. u8 status_block_id;
  1817. __le32 __flags;
  1818. };
  1819. /*
  1820. * cstorm status block
  1821. */
  1822. struct cstorm_def_status_block {
  1823. __le16 index_values[HC_CSTORM_DEF_SB_NUM_INDICES];
  1824. __le16 status_block_index;
  1825. u8 func;
  1826. u8 status_block_id;
  1827. __le32 __flags;
  1828. };
  1829. /*
  1830. * xstorm status block
  1831. */
  1832. struct xstorm_def_status_block {
  1833. __le16 index_values[HC_XSTORM_DEF_SB_NUM_INDICES];
  1834. __le16 status_block_index;
  1835. u8 func;
  1836. u8 status_block_id;
  1837. __le32 __flags;
  1838. };
  1839. /*
  1840. * tstorm status block
  1841. */
  1842. struct tstorm_def_status_block {
  1843. __le16 index_values[HC_TSTORM_DEF_SB_NUM_INDICES];
  1844. __le16 status_block_index;
  1845. u8 func;
  1846. u8 status_block_id;
  1847. __le32 __flags;
  1848. };
  1849. /*
  1850. * host status block
  1851. */
  1852. struct host_def_status_block {
  1853. struct atten_def_status_block atten_status_block;
  1854. struct ustorm_def_status_block u_def_status_block;
  1855. struct cstorm_def_status_block c_def_status_block;
  1856. struct xstorm_def_status_block x_def_status_block;
  1857. struct tstorm_def_status_block t_def_status_block;
  1858. };
  1859. /*
  1860. * ustorm status block
  1861. */
  1862. struct ustorm_status_block {
  1863. __le16 index_values[HC_USTORM_SB_NUM_INDICES];
  1864. __le16 status_block_index;
  1865. u8 func;
  1866. u8 status_block_id;
  1867. __le32 __flags;
  1868. };
  1869. /*
  1870. * cstorm status block
  1871. */
  1872. struct cstorm_status_block {
  1873. __le16 index_values[HC_CSTORM_SB_NUM_INDICES];
  1874. __le16 status_block_index;
  1875. u8 func;
  1876. u8 status_block_id;
  1877. __le32 __flags;
  1878. };
  1879. /*
  1880. * host status block
  1881. */
  1882. struct host_status_block {
  1883. struct ustorm_status_block u_status_block;
  1884. struct cstorm_status_block c_status_block;
  1885. };
  1886. /*
  1887. * The data for RSS setup ramrod
  1888. */
  1889. struct eth_client_setup_ramrod_data {
  1890. u32 client_id;
  1891. u8 is_rdma;
  1892. u8 is_fcoe;
  1893. u16 reserved1;
  1894. };
  1895. /*
  1896. * L2 dynamic host coalescing init parameters
  1897. */
  1898. struct eth_dynamic_hc_config {
  1899. u32 threshold[3];
  1900. u8 hc_timeout[4];
  1901. };
  1902. /*
  1903. * regular eth FP CQE parameters struct
  1904. */
  1905. struct eth_fast_path_rx_cqe {
  1906. u8 type_error_flags;
  1907. #define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
  1908. #define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
  1909. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
  1910. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
  1911. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
  1912. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
  1913. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
  1914. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
  1915. #define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
  1916. #define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
  1917. #define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
  1918. #define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
  1919. #define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
  1920. #define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
  1921. u8 status_flags;
  1922. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
  1923. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
  1924. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
  1925. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
  1926. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
  1927. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
  1928. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
  1929. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
  1930. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
  1931. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
  1932. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
  1933. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
  1934. u8 placement_offset;
  1935. u8 queue_index;
  1936. __le32 rss_hash_result;
  1937. __le16 vlan_tag;
  1938. __le16 pkt_len;
  1939. __le16 len_on_bd;
  1940. struct parsing_flags pars_flags;
  1941. __le16 sgl[8];
  1942. };
  1943. /*
  1944. * The data for RSS setup ramrod
  1945. */
  1946. struct eth_halt_ramrod_data {
  1947. u32 client_id;
  1948. u32 reserved0;
  1949. };
  1950. /*
  1951. * The data for statistics query ramrod
  1952. */
  1953. struct eth_query_ramrod_data {
  1954. #if defined(__BIG_ENDIAN)
  1955. u8 reserved0;
  1956. u8 collect_port;
  1957. u16 drv_counter;
  1958. #elif defined(__LITTLE_ENDIAN)
  1959. u16 drv_counter;
  1960. u8 collect_port;
  1961. u8 reserved0;
  1962. #endif
  1963. u32 ctr_id_vector;
  1964. };
  1965. /*
  1966. * Place holder for ramrods protocol specific data
  1967. */
  1968. struct ramrod_data {
  1969. __le32 data_lo;
  1970. __le32 data_hi;
  1971. };
  1972. /*
  1973. * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
  1974. */
  1975. union eth_ramrod_data {
  1976. struct ramrod_data general;
  1977. };
  1978. /*
  1979. * Eth Rx Cqe structure- general structure for ramrods
  1980. */
  1981. struct common_ramrod_eth_rx_cqe {
  1982. u8 ramrod_type;
  1983. #define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
  1984. #define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
  1985. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x7F<<1)
  1986. #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 1
  1987. u8 conn_type;
  1988. __le16 reserved1;
  1989. __le32 conn_and_cmd_data;
  1990. #define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
  1991. #define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
  1992. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
  1993. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
  1994. struct ramrod_data protocol_data;
  1995. __le32 reserved2[4];
  1996. };
  1997. /*
  1998. * Rx Last CQE in page (in ETH)
  1999. */
  2000. struct eth_rx_cqe_next_page {
  2001. __le32 addr_lo;
  2002. __le32 addr_hi;
  2003. __le32 reserved[6];
  2004. };
  2005. /*
  2006. * union for all eth rx cqe types (fix their sizes)
  2007. */
  2008. union eth_rx_cqe {
  2009. struct eth_fast_path_rx_cqe fast_path_cqe;
  2010. struct common_ramrod_eth_rx_cqe ramrod_cqe;
  2011. struct eth_rx_cqe_next_page next_page_cqe;
  2012. };
  2013. /*
  2014. * common data for all protocols
  2015. */
  2016. struct spe_hdr {
  2017. __le32 conn_and_cmd_data;
  2018. #define SPE_HDR_CID (0xFFFFFF<<0)
  2019. #define SPE_HDR_CID_SHIFT 0
  2020. #define SPE_HDR_CMD_ID (0xFF<<24)
  2021. #define SPE_HDR_CMD_ID_SHIFT 24
  2022. __le16 type;
  2023. #define SPE_HDR_CONN_TYPE (0xFF<<0)
  2024. #define SPE_HDR_CONN_TYPE_SHIFT 0
  2025. #define SPE_HDR_COMMON_RAMROD (0xFF<<8)
  2026. #define SPE_HDR_COMMON_RAMROD_SHIFT 8
  2027. __le16 reserved;
  2028. };
  2029. /*
  2030. * Ethernet slow path element
  2031. */
  2032. union eth_specific_data {
  2033. u8 protocol_data[8];
  2034. struct regpair mac_config_addr;
  2035. struct eth_client_setup_ramrod_data client_setup_ramrod_data;
  2036. struct eth_halt_ramrod_data halt_ramrod_data;
  2037. struct regpair leading_cqe_addr;
  2038. struct regpair update_data_addr;
  2039. struct eth_query_ramrod_data query_ramrod_data;
  2040. };
  2041. /*
  2042. * Ethernet slow path element
  2043. */
  2044. struct eth_spe {
  2045. struct spe_hdr hdr;
  2046. union eth_specific_data data;
  2047. };
  2048. /*
  2049. * doorbell data in host memory
  2050. */
  2051. struct eth_tx_db_data {
  2052. __le32 packets_prod;
  2053. __le16 bds_prod;
  2054. __le16 reserved;
  2055. };
  2056. /*
  2057. * Common configuration parameters per function in Tstorm
  2058. */
  2059. struct tstorm_eth_function_common_config {
  2060. #if defined(__BIG_ENDIAN)
  2061. u8 leading_client_id;
  2062. u8 rss_result_mask;
  2063. u16 config_flags;
  2064. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2065. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2066. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2067. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2068. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2069. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2070. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2071. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2072. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2073. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2074. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
  2075. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
  2076. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
  2077. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
  2078. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
  2079. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
  2080. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
  2081. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
  2082. #elif defined(__LITTLE_ENDIAN)
  2083. u16 config_flags;
  2084. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  2085. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  2086. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  2087. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  2088. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  2089. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  2090. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  2091. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  2092. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
  2093. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
  2094. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
  2095. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
  2096. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
  2097. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
  2098. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
  2099. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
  2100. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
  2101. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
  2102. u8 rss_result_mask;
  2103. u8 leading_client_id;
  2104. #endif
  2105. u16 vlan_id[2];
  2106. };
  2107. /*
  2108. * parameters for eth update ramrod
  2109. */
  2110. struct eth_update_ramrod_data {
  2111. struct tstorm_eth_function_common_config func_config;
  2112. u8 indirectionTable[128];
  2113. };
  2114. /*
  2115. * MAC filtering configuration command header
  2116. */
  2117. struct mac_configuration_hdr {
  2118. u8 length;
  2119. u8 offset;
  2120. u16 client_id;
  2121. u32 reserved1;
  2122. };
  2123. /*
  2124. * MAC address in list for ramrod
  2125. */
  2126. struct tstorm_cam_entry {
  2127. __le16 lsb_mac_addr;
  2128. __le16 middle_mac_addr;
  2129. __le16 msb_mac_addr;
  2130. __le16 flags;
  2131. #define TSTORM_CAM_ENTRY_PORT_ID (0x1<<0)
  2132. #define TSTORM_CAM_ENTRY_PORT_ID_SHIFT 0
  2133. #define TSTORM_CAM_ENTRY_RSRVVAL0 (0x7<<1)
  2134. #define TSTORM_CAM_ENTRY_RSRVVAL0_SHIFT 1
  2135. #define TSTORM_CAM_ENTRY_RESERVED0 (0xFFF<<4)
  2136. #define TSTORM_CAM_ENTRY_RESERVED0_SHIFT 4
  2137. };
  2138. /*
  2139. * MAC filtering: CAM target table entry
  2140. */
  2141. struct tstorm_cam_target_table_entry {
  2142. u8 flags;
  2143. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST (0x1<<0)
  2144. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST_SHIFT 0
  2145. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<1)
  2146. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 1
  2147. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE (0x1<<2)
  2148. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE_SHIFT 2
  2149. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC (0x1<<3)
  2150. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC_SHIFT 3
  2151. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0 (0xF<<4)
  2152. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0_SHIFT 4
  2153. u8 client_id;
  2154. u16 vlan_id;
  2155. };
  2156. /*
  2157. * MAC address in list for ramrod
  2158. */
  2159. struct mac_configuration_entry {
  2160. struct tstorm_cam_entry cam_entry;
  2161. struct tstorm_cam_target_table_entry target_table_entry;
  2162. };
  2163. /*
  2164. * MAC filtering configuration command
  2165. */
  2166. struct mac_configuration_cmd {
  2167. struct mac_configuration_hdr hdr;
  2168. struct mac_configuration_entry config_table[64];
  2169. };
  2170. /*
  2171. * MAC address in list for ramrod
  2172. */
  2173. struct mac_configuration_entry_e1h {
  2174. __le16 lsb_mac_addr;
  2175. __le16 middle_mac_addr;
  2176. __le16 msb_mac_addr;
  2177. __le16 vlan_id;
  2178. __le16 e1hov_id;
  2179. u8 client_id;
  2180. u8 flags;
  2181. #define MAC_CONFIGURATION_ENTRY_E1H_PORT (0x1<<0)
  2182. #define MAC_CONFIGURATION_ENTRY_E1H_PORT_SHIFT 0
  2183. #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE (0x1<<1)
  2184. #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE_SHIFT 1
  2185. #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC (0x1<<2)
  2186. #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC_SHIFT 2
  2187. #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0 (0x1F<<3)
  2188. #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0_SHIFT 3
  2189. };
  2190. /*
  2191. * MAC filtering configuration command
  2192. */
  2193. struct mac_configuration_cmd_e1h {
  2194. struct mac_configuration_hdr hdr;
  2195. struct mac_configuration_entry_e1h config_table[32];
  2196. };
  2197. /*
  2198. * approximate-match multicast filtering for E1H per function in Tstorm
  2199. */
  2200. struct tstorm_eth_approximate_match_multicast_filtering {
  2201. u32 mcast_add_hash_bit_array[8];
  2202. };
  2203. /*
  2204. * Configuration parameters per client in Tstorm
  2205. */
  2206. struct tstorm_eth_client_config {
  2207. #if defined(__BIG_ENDIAN)
  2208. u8 max_sges_for_packet;
  2209. u8 statistics_counter_id;
  2210. u16 mtu;
  2211. #elif defined(__LITTLE_ENDIAN)
  2212. u16 mtu;
  2213. u8 statistics_counter_id;
  2214. u8 max_sges_for_packet;
  2215. #endif
  2216. #if defined(__BIG_ENDIAN)
  2217. u16 drop_flags;
  2218. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  2219. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  2220. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  2221. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  2222. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
  2223. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
  2224. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
  2225. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
  2226. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
  2227. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
  2228. u16 config_flags;
  2229. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
  2230. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
  2231. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
  2232. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
  2233. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
  2234. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
  2235. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  2236. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  2237. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
  2238. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
  2239. #elif defined(__LITTLE_ENDIAN)
  2240. u16 config_flags;
  2241. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
  2242. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
  2243. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
  2244. #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
  2245. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
  2246. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
  2247. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
  2248. #define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
  2249. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
  2250. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
  2251. u16 drop_flags;
  2252. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  2253. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  2254. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  2255. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  2256. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
  2257. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
  2258. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
  2259. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
  2260. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
  2261. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
  2262. #endif
  2263. };
  2264. /*
  2265. * MAC filtering configuration parameters per port in Tstorm
  2266. */
  2267. struct tstorm_eth_mac_filter_config {
  2268. u32 ucast_drop_all;
  2269. u32 ucast_accept_all;
  2270. u32 mcast_drop_all;
  2271. u32 mcast_accept_all;
  2272. u32 bcast_drop_all;
  2273. u32 bcast_accept_all;
  2274. u32 strict_vlan;
  2275. u32 vlan_filter[2];
  2276. u32 reserved;
  2277. };
  2278. /*
  2279. * common flag to indicate existance of TPA.
  2280. */
  2281. struct tstorm_eth_tpa_exist {
  2282. #if defined(__BIG_ENDIAN)
  2283. u16 reserved1;
  2284. u8 reserved0;
  2285. u8 tpa_exist;
  2286. #elif defined(__LITTLE_ENDIAN)
  2287. u8 tpa_exist;
  2288. u8 reserved0;
  2289. u16 reserved1;
  2290. #endif
  2291. u32 reserved2;
  2292. };
  2293. /*
  2294. * rx rings pause data for E1h only
  2295. */
  2296. struct ustorm_eth_rx_pause_data_e1h {
  2297. #if defined(__BIG_ENDIAN)
  2298. u16 bd_thr_low;
  2299. u16 cqe_thr_low;
  2300. #elif defined(__LITTLE_ENDIAN)
  2301. u16 cqe_thr_low;
  2302. u16 bd_thr_low;
  2303. #endif
  2304. #if defined(__BIG_ENDIAN)
  2305. u16 cos;
  2306. u16 sge_thr_low;
  2307. #elif defined(__LITTLE_ENDIAN)
  2308. u16 sge_thr_low;
  2309. u16 cos;
  2310. #endif
  2311. #if defined(__BIG_ENDIAN)
  2312. u16 bd_thr_high;
  2313. u16 cqe_thr_high;
  2314. #elif defined(__LITTLE_ENDIAN)
  2315. u16 cqe_thr_high;
  2316. u16 bd_thr_high;
  2317. #endif
  2318. #if defined(__BIG_ENDIAN)
  2319. u16 reserved0;
  2320. u16 sge_thr_high;
  2321. #elif defined(__LITTLE_ENDIAN)
  2322. u16 sge_thr_high;
  2323. u16 reserved0;
  2324. #endif
  2325. };
  2326. /*
  2327. * Three RX producers for ETH
  2328. */
  2329. struct ustorm_eth_rx_producers {
  2330. #if defined(__BIG_ENDIAN)
  2331. u16 bd_prod;
  2332. u16 cqe_prod;
  2333. #elif defined(__LITTLE_ENDIAN)
  2334. u16 cqe_prod;
  2335. u16 bd_prod;
  2336. #endif
  2337. #if defined(__BIG_ENDIAN)
  2338. u16 reserved;
  2339. u16 sge_prod;
  2340. #elif defined(__LITTLE_ENDIAN)
  2341. u16 sge_prod;
  2342. u16 reserved;
  2343. #endif
  2344. };
  2345. /*
  2346. * per-port SAFC demo variables
  2347. */
  2348. struct cmng_flags_per_port {
  2349. u8 con_number[NUM_OF_PROTOCOLS];
  2350. u32 cmng_enables;
  2351. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
  2352. #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
  2353. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
  2354. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
  2355. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
  2356. #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
  2357. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
  2358. #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
  2359. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
  2360. #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
  2361. #define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x7FFFFFF<<5)
  2362. #define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 5
  2363. };
  2364. /*
  2365. * per-port rate shaping variables
  2366. */
  2367. struct rate_shaping_vars_per_port {
  2368. u32 rs_periodic_timeout;
  2369. u32 rs_threshold;
  2370. };
  2371. /*
  2372. * per-port fairness variables
  2373. */
  2374. struct fairness_vars_per_port {
  2375. u32 upper_bound;
  2376. u32 fair_threshold;
  2377. u32 fairness_timeout;
  2378. };
  2379. /*
  2380. * per-port SAFC variables
  2381. */
  2382. struct safc_struct_per_port {
  2383. #if defined(__BIG_ENDIAN)
  2384. u16 __reserved1;
  2385. u8 __reserved0;
  2386. u8 safc_timeout_usec;
  2387. #elif defined(__LITTLE_ENDIAN)
  2388. u8 safc_timeout_usec;
  2389. u8 __reserved0;
  2390. u16 __reserved1;
  2391. #endif
  2392. u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
  2393. };
  2394. /*
  2395. * Per-port congestion management variables
  2396. */
  2397. struct cmng_struct_per_port {
  2398. struct rate_shaping_vars_per_port rs_vars;
  2399. struct fairness_vars_per_port fair_vars;
  2400. struct safc_struct_per_port safc_vars;
  2401. struct cmng_flags_per_port flags;
  2402. };
  2403. /*
  2404. * Protocol-common statistics collected by the Xstorm (per client)
  2405. */
  2406. struct xstorm_per_client_stats {
  2407. struct regpair total_sent_bytes;
  2408. __le32 total_sent_pkts;
  2409. __le32 unicast_pkts_sent;
  2410. struct regpair unicast_bytes_sent;
  2411. struct regpair multicast_bytes_sent;
  2412. __le32 multicast_pkts_sent;
  2413. __le32 broadcast_pkts_sent;
  2414. struct regpair broadcast_bytes_sent;
  2415. __le16 stats_counter;
  2416. __le16 reserved0;
  2417. __le32 reserved1;
  2418. };
  2419. /*
  2420. * Common statistics collected by the Xstorm (per port)
  2421. */
  2422. struct xstorm_common_stats {
  2423. struct xstorm_per_client_stats client_statistics[MAX_X_STAT_COUNTER_ID];
  2424. };
  2425. /*
  2426. * Protocol-common statistics collected by the Tstorm (per port)
  2427. */
  2428. struct tstorm_per_port_stats {
  2429. __le32 mac_filter_discard;
  2430. __le32 xxoverflow_discard;
  2431. __le32 brb_truncate_discard;
  2432. __le32 mac_discard;
  2433. };
  2434. /*
  2435. * Protocol-common statistics collected by the Tstorm (per client)
  2436. */
  2437. struct tstorm_per_client_stats {
  2438. struct regpair total_rcv_bytes;
  2439. struct regpair rcv_unicast_bytes;
  2440. struct regpair rcv_broadcast_bytes;
  2441. struct regpair rcv_multicast_bytes;
  2442. struct regpair rcv_error_bytes;
  2443. __le32 checksum_discard;
  2444. __le32 packets_too_big_discard;
  2445. __le32 total_rcv_pkts;
  2446. __le32 rcv_unicast_pkts;
  2447. __le32 rcv_broadcast_pkts;
  2448. __le32 rcv_multicast_pkts;
  2449. __le32 no_buff_discard;
  2450. __le32 ttl0_discard;
  2451. __le16 stats_counter;
  2452. __le16 reserved0;
  2453. __le32 reserved1;
  2454. };
  2455. /*
  2456. * Protocol-common statistics collected by the Tstorm
  2457. */
  2458. struct tstorm_common_stats {
  2459. struct tstorm_per_port_stats port_statistics;
  2460. struct tstorm_per_client_stats client_statistics[MAX_T_STAT_COUNTER_ID];
  2461. };
  2462. /*
  2463. * Protocol-common statistics collected by the Ustorm (per client)
  2464. */
  2465. struct ustorm_per_client_stats {
  2466. struct regpair ucast_no_buff_bytes;
  2467. struct regpair mcast_no_buff_bytes;
  2468. struct regpair bcast_no_buff_bytes;
  2469. __le32 ucast_no_buff_pkts;
  2470. __le32 mcast_no_buff_pkts;
  2471. __le32 bcast_no_buff_pkts;
  2472. __le16 stats_counter;
  2473. __le16 reserved0;
  2474. };
  2475. /*
  2476. * Protocol-common statistics collected by the Ustorm
  2477. */
  2478. struct ustorm_common_stats {
  2479. struct ustorm_per_client_stats client_statistics[MAX_U_STAT_COUNTER_ID];
  2480. };
  2481. /*
  2482. * Eth statistics query structure for the eth_stats_query ramrod
  2483. */
  2484. struct eth_stats_query {
  2485. struct xstorm_common_stats xstorm_common;
  2486. struct tstorm_common_stats tstorm_common;
  2487. struct ustorm_common_stats ustorm_common;
  2488. };
  2489. /*
  2490. * per-vnic fairness variables
  2491. */
  2492. struct fairness_vars_per_vn {
  2493. u32 cos_credit_delta[MAX_COS_NUMBER];
  2494. u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
  2495. u32 vn_credit_delta;
  2496. u32 __reserved0;
  2497. };
  2498. /*
  2499. * FW version stored in the Xstorm RAM
  2500. */
  2501. struct fw_version {
  2502. #if defined(__BIG_ENDIAN)
  2503. u8 engineering;
  2504. u8 revision;
  2505. u8 minor;
  2506. u8 major;
  2507. #elif defined(__LITTLE_ENDIAN)
  2508. u8 major;
  2509. u8 minor;
  2510. u8 revision;
  2511. u8 engineering;
  2512. #endif
  2513. u32 flags;
  2514. #define FW_VERSION_OPTIMIZED (0x1<<0)
  2515. #define FW_VERSION_OPTIMIZED_SHIFT 0
  2516. #define FW_VERSION_BIG_ENDIEN (0x1<<1)
  2517. #define FW_VERSION_BIG_ENDIEN_SHIFT 1
  2518. #define FW_VERSION_CHIP_VERSION (0x3<<2)
  2519. #define FW_VERSION_CHIP_VERSION_SHIFT 2
  2520. #define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
  2521. #define __FW_VERSION_RESERVED_SHIFT 4
  2522. };
  2523. /*
  2524. * FW version stored in first line of pram
  2525. */
  2526. struct pram_fw_version {
  2527. u8 major;
  2528. u8 minor;
  2529. u8 revision;
  2530. u8 engineering;
  2531. u8 flags;
  2532. #define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
  2533. #define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
  2534. #define PRAM_FW_VERSION_STORM_ID (0x3<<1)
  2535. #define PRAM_FW_VERSION_STORM_ID_SHIFT 1
  2536. #define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
  2537. #define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
  2538. #define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
  2539. #define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
  2540. #define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
  2541. #define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
  2542. };
  2543. /*
  2544. * a single rate shaping counter. can be used as protocol or vnic counter
  2545. */
  2546. struct rate_shaping_counter {
  2547. u32 quota;
  2548. #if defined(__BIG_ENDIAN)
  2549. u16 __reserved0;
  2550. u16 rate;
  2551. #elif defined(__LITTLE_ENDIAN)
  2552. u16 rate;
  2553. u16 __reserved0;
  2554. #endif
  2555. };
  2556. /*
  2557. * per-vnic rate shaping variables
  2558. */
  2559. struct rate_shaping_vars_per_vn {
  2560. struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
  2561. struct rate_shaping_counter vn_counter;
  2562. };
  2563. /*
  2564. * The send queue element
  2565. */
  2566. struct slow_path_element {
  2567. struct spe_hdr hdr;
  2568. u8 protocol_data[8];
  2569. };
  2570. /*
  2571. * eth/toe flags that indicate if to query
  2572. */
  2573. struct stats_indication_flags {
  2574. u32 collect_eth;
  2575. u32 collect_toe;
  2576. };