bnx2x.h 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2009 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  20. #define BCM_VLAN 1
  21. #endif
  22. #define BNX2X_MULTI_QUEUE
  23. #define BNX2X_NEW_NAPI
  24. #include "bnx2x_reg.h"
  25. #include "bnx2x_fw_defs.h"
  26. #include "bnx2x_hsi.h"
  27. #include "bnx2x_link.h"
  28. /* error/debug prints */
  29. #define DRV_MODULE_NAME "bnx2x"
  30. #define PFX DRV_MODULE_NAME ": "
  31. /* for messages that are currently off */
  32. #define BNX2X_MSG_OFF 0
  33. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  34. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  35. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  36. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  37. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  38. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  39. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  40. /* regular debug print */
  41. #define DP(__mask, __fmt, __args...) do { \
  42. if (bp->msglevel & (__mask)) \
  43. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  44. bp->dev ? (bp->dev->name) : "?", ##__args); \
  45. } while (0)
  46. /* errors debug print */
  47. #define BNX2X_DBG_ERR(__fmt, __args...) do { \
  48. if (bp->msglevel & NETIF_MSG_PROBE) \
  49. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  50. bp->dev ? (bp->dev->name) : "?", ##__args); \
  51. } while (0)
  52. /* for errors (never masked) */
  53. #define BNX2X_ERR(__fmt, __args...) do { \
  54. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  55. bp->dev ? (bp->dev->name) : "?", ##__args); \
  56. } while (0)
  57. /* before we have a dev->name use dev_info() */
  58. #define BNX2X_DEV_INFO(__fmt, __args...) do { \
  59. if (bp->msglevel & NETIF_MSG_PROBE) \
  60. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  61. } while (0)
  62. #ifdef BNX2X_STOP_ON_ERROR
  63. #define bnx2x_panic() do { \
  64. bp->panic = 1; \
  65. BNX2X_ERR("driver assert\n"); \
  66. bnx2x_int_disable(bp); \
  67. bnx2x_panic_dump(bp); \
  68. } while (0)
  69. #else
  70. #define bnx2x_panic() do { \
  71. BNX2X_ERR("driver assert\n"); \
  72. bnx2x_panic_dump(bp); \
  73. } while (0)
  74. #endif
  75. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  76. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  77. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  78. #define REG_ADDR(bp, offset) (bp->regview + offset)
  79. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  80. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  81. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  82. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  83. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  84. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  85. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  86. #define REG_RD_DMAE(bp, offset, valp, len32) \
  87. do { \
  88. bnx2x_read_dmae(bp, offset, len32);\
  89. memcpy(valp, bnx2x_sp(bp, wb_data[0]), len32 * 4); \
  90. } while (0)
  91. #define REG_WR_DMAE(bp, offset, valp, len32) \
  92. do { \
  93. memcpy(bnx2x_sp(bp, wb_data[0]), valp, len32 * 4); \
  94. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  95. offset, len32); \
  96. } while (0)
  97. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  98. offsetof(struct shmem_region, field))
  99. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  100. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  101. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  102. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  103. /* fast path */
  104. struct sw_rx_bd {
  105. struct sk_buff *skb;
  106. DECLARE_PCI_UNMAP_ADDR(mapping)
  107. };
  108. struct sw_tx_bd {
  109. struct sk_buff *skb;
  110. u16 first_bd;
  111. };
  112. struct sw_rx_page {
  113. struct page *page;
  114. DECLARE_PCI_UNMAP_ADDR(mapping)
  115. };
  116. /* MC hsi */
  117. #define BCM_PAGE_SHIFT 12
  118. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  119. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  120. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  121. #define PAGES_PER_SGE_SHIFT 0
  122. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  123. #define SGE_PAGE_SIZE PAGE_SIZE
  124. #define SGE_PAGE_SHIFT PAGE_SHIFT
  125. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))addr)
  126. /* SGE ring related macros */
  127. #define NUM_RX_SGE_PAGES 2
  128. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  129. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  130. /* RX_SGE_CNT is promised to be a power of 2 */
  131. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  132. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  133. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  134. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  135. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  136. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  137. /* SGE producer mask related macros */
  138. /* Number of bits in one sge_mask array element */
  139. #define RX_SGE_MASK_ELEM_SZ 64
  140. #define RX_SGE_MASK_ELEM_SHIFT 6
  141. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  142. /* Creates a bitmask of all ones in less significant bits.
  143. idx - index of the most significant bit in the created mask */
  144. #define RX_SGE_ONES_MASK(idx) \
  145. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  146. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  147. /* Number of u64 elements in SGE mask array */
  148. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  149. RX_SGE_MASK_ELEM_SZ)
  150. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  151. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  152. struct bnx2x_eth_q_stats {
  153. u32 total_bytes_received_hi;
  154. u32 total_bytes_received_lo;
  155. u32 total_bytes_transmitted_hi;
  156. u32 total_bytes_transmitted_lo;
  157. u32 total_unicast_packets_received_hi;
  158. u32 total_unicast_packets_received_lo;
  159. u32 total_multicast_packets_received_hi;
  160. u32 total_multicast_packets_received_lo;
  161. u32 total_broadcast_packets_received_hi;
  162. u32 total_broadcast_packets_received_lo;
  163. u32 total_unicast_packets_transmitted_hi;
  164. u32 total_unicast_packets_transmitted_lo;
  165. u32 total_multicast_packets_transmitted_hi;
  166. u32 total_multicast_packets_transmitted_lo;
  167. u32 total_broadcast_packets_transmitted_hi;
  168. u32 total_broadcast_packets_transmitted_lo;
  169. u32 valid_bytes_received_hi;
  170. u32 valid_bytes_received_lo;
  171. u32 error_bytes_received_hi;
  172. u32 error_bytes_received_lo;
  173. u32 etherstatsoverrsizepkts_hi;
  174. u32 etherstatsoverrsizepkts_lo;
  175. u32 no_buff_discard_hi;
  176. u32 no_buff_discard_lo;
  177. u32 driver_xoff;
  178. u32 rx_err_discard_pkt;
  179. u32 rx_skb_alloc_failed;
  180. u32 hw_csum_err;
  181. };
  182. #define BNX2X_NUM_Q_STATS 11
  183. #define Q_STATS_OFFSET32(stat_name) \
  184. (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
  185. struct bnx2x_fastpath {
  186. struct napi_struct napi;
  187. struct host_status_block *status_blk;
  188. dma_addr_t status_blk_mapping;
  189. struct eth_tx_db_data *hw_tx_prods;
  190. dma_addr_t tx_prods_mapping;
  191. struct sw_tx_bd *tx_buf_ring;
  192. struct eth_tx_bd *tx_desc_ring;
  193. dma_addr_t tx_desc_mapping;
  194. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  195. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  196. struct eth_rx_bd *rx_desc_ring;
  197. dma_addr_t rx_desc_mapping;
  198. union eth_rx_cqe *rx_comp_ring;
  199. dma_addr_t rx_comp_mapping;
  200. /* SGE ring */
  201. struct eth_rx_sge *rx_sge_ring;
  202. dma_addr_t rx_sge_mapping;
  203. u64 sge_mask[RX_SGE_MASK_LEN];
  204. int state;
  205. #define BNX2X_FP_STATE_CLOSED 0
  206. #define BNX2X_FP_STATE_IRQ 0x80000
  207. #define BNX2X_FP_STATE_OPENING 0x90000
  208. #define BNX2X_FP_STATE_OPEN 0xa0000
  209. #define BNX2X_FP_STATE_HALTING 0xb0000
  210. #define BNX2X_FP_STATE_HALTED 0xc0000
  211. u8 index; /* number in fp array */
  212. u8 cl_id; /* eth client id */
  213. u8 sb_id; /* status block number in HW */
  214. u16 tx_pkt_prod;
  215. u16 tx_pkt_cons;
  216. u16 tx_bd_prod;
  217. u16 tx_bd_cons;
  218. __le16 *tx_cons_sb;
  219. __le16 fp_c_idx;
  220. __le16 fp_u_idx;
  221. u16 rx_bd_prod;
  222. u16 rx_bd_cons;
  223. u16 rx_comp_prod;
  224. u16 rx_comp_cons;
  225. u16 rx_sge_prod;
  226. /* The last maximal completed SGE */
  227. u16 last_max_sge;
  228. __le16 *rx_cons_sb;
  229. __le16 *rx_bd_cons_sb;
  230. unsigned long tx_pkt,
  231. rx_pkt,
  232. rx_calls;
  233. /* TPA related */
  234. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  235. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  236. #define BNX2X_TPA_START 1
  237. #define BNX2X_TPA_STOP 2
  238. u8 disable_tpa;
  239. #ifdef BNX2X_STOP_ON_ERROR
  240. u64 tpa_queue_used;
  241. #endif
  242. struct tstorm_per_client_stats old_tclient;
  243. struct ustorm_per_client_stats old_uclient;
  244. struct xstorm_per_client_stats old_xclient;
  245. struct bnx2x_eth_q_stats eth_q_stats;
  246. char name[IFNAMSIZ];
  247. struct bnx2x *bp; /* parent */
  248. };
  249. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  250. #define BNX2X_HAS_WORK(fp) (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))
  251. /* MC hsi */
  252. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  253. #define RX_COPY_THRESH 92
  254. #define NUM_TX_RINGS 16
  255. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_tx_bd))
  256. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  257. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  258. #define MAX_TX_BD (NUM_TX_BD - 1)
  259. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  260. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  261. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  262. #define TX_BD(x) ((x) & MAX_TX_BD)
  263. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  264. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  265. #define NUM_RX_RINGS 8
  266. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  267. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  268. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  269. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  270. #define MAX_RX_BD (NUM_RX_BD - 1)
  271. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  272. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  273. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  274. #define RX_BD(x) ((x) & MAX_RX_BD)
  275. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  276. 4 times more pages for CQ ring in order to keep it balanced with
  277. BD ring */
  278. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  279. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  280. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  281. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  282. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  283. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  284. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  285. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  286. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  287. /* This is needed for determining of last_max */
  288. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  289. #define __SGE_MASK_SET_BIT(el, bit) \
  290. do { \
  291. el = ((el) | ((u64)0x1 << (bit))); \
  292. } while (0)
  293. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  294. do { \
  295. el = ((el) & (~((u64)0x1 << (bit)))); \
  296. } while (0)
  297. #define SGE_MASK_SET_BIT(fp, idx) \
  298. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  299. ((idx) & RX_SGE_MASK_ELEM_MASK))
  300. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  301. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  302. ((idx) & RX_SGE_MASK_ELEM_MASK))
  303. /* used on a CID received from the HW */
  304. #define SW_CID(x) (le32_to_cpu(x) & \
  305. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  306. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  307. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  308. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  309. le32_to_cpu((bd)->addr_lo))
  310. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  311. #define DPM_TRIGER_TYPE 0x40
  312. #define DOORBELL(bp, cid, val) \
  313. do { \
  314. writel((u32)val, (bp)->doorbells + (BCM_PAGE_SIZE * cid) + \
  315. DPM_TRIGER_TYPE); \
  316. } while (0)
  317. /* TX CSUM helpers */
  318. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  319. skb->csum_offset)
  320. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  321. skb->csum_offset))
  322. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  323. #define XMIT_PLAIN 0
  324. #define XMIT_CSUM_V4 0x1
  325. #define XMIT_CSUM_V6 0x2
  326. #define XMIT_CSUM_TCP 0x4
  327. #define XMIT_GSO_V4 0x8
  328. #define XMIT_GSO_V6 0x10
  329. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  330. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  331. /* stuff added to make the code fit 80Col */
  332. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  333. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  334. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  335. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  336. (TPA_TYPE_START | TPA_TYPE_END))
  337. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  338. #define BNX2X_IP_CSUM_ERR(cqe) \
  339. (!((cqe)->fast_path_cqe.status_flags & \
  340. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  341. ((cqe)->fast_path_cqe.type_error_flags & \
  342. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  343. #define BNX2X_L4_CSUM_ERR(cqe) \
  344. (!((cqe)->fast_path_cqe.status_flags & \
  345. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  346. ((cqe)->fast_path_cqe.type_error_flags & \
  347. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  348. #define BNX2X_RX_CSUM_OK(cqe) \
  349. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  350. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  351. (((le16_to_cpu(flags) & \
  352. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  353. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  354. == PRS_FLAG_OVERETH_IPV4)
  355. #define BNX2X_RX_SUM_FIX(cqe) \
  356. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  357. #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
  358. #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
  359. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  360. #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
  361. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  362. #define BNX2X_RX_SB_INDEX \
  363. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
  364. #define BNX2X_RX_SB_BD_INDEX \
  365. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
  366. #define BNX2X_RX_SB_INDEX_NUM \
  367. (((U_SB_ETH_RX_CQ_INDEX << \
  368. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
  369. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
  370. ((U_SB_ETH_RX_BD_INDEX << \
  371. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
  372. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
  373. #define BNX2X_TX_SB_INDEX \
  374. (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
  375. /* end of fast path */
  376. /* common */
  377. struct bnx2x_common {
  378. u32 chip_id;
  379. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  380. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  381. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  382. #define CHIP_NUM_57710 0x164e
  383. #define CHIP_NUM_57711 0x164f
  384. #define CHIP_NUM_57711E 0x1650
  385. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  386. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  387. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  388. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  389. CHIP_IS_57711E(bp))
  390. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  391. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  392. #define CHIP_REV_Ax 0x00000000
  393. /* assume maximum 5 revisions */
  394. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  395. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  396. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  397. !(CHIP_REV(bp) & 0x00001000))
  398. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  399. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  400. (CHIP_REV(bp) & 0x00001000))
  401. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  402. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  403. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  404. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  405. int flash_size;
  406. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  407. #define NVRAM_TIMEOUT_COUNT 30000
  408. #define NVRAM_PAGE_SIZE 256
  409. u32 shmem_base;
  410. u32 hw_config;
  411. u32 bc_ver;
  412. };
  413. /* end of common */
  414. /* port */
  415. struct nig_stats {
  416. u32 brb_discard;
  417. u32 brb_packet;
  418. u32 brb_truncate;
  419. u32 flow_ctrl_discard;
  420. u32 flow_ctrl_octets;
  421. u32 flow_ctrl_packet;
  422. u32 mng_discard;
  423. u32 mng_octet_inp;
  424. u32 mng_octet_out;
  425. u32 mng_packet_inp;
  426. u32 mng_packet_out;
  427. u32 pbf_octets;
  428. u32 pbf_packet;
  429. u32 safc_inp;
  430. u32 egress_mac_pkt0_lo;
  431. u32 egress_mac_pkt0_hi;
  432. u32 egress_mac_pkt1_lo;
  433. u32 egress_mac_pkt1_hi;
  434. };
  435. struct bnx2x_port {
  436. u32 pmf;
  437. u32 link_config;
  438. u32 supported;
  439. /* link settings - missing defines */
  440. #define SUPPORTED_2500baseX_Full (1 << 15)
  441. u32 advertising;
  442. /* link settings - missing defines */
  443. #define ADVERTISED_2500baseX_Full (1 << 15)
  444. u32 phy_addr;
  445. /* used to synchronize phy accesses */
  446. struct mutex phy_mutex;
  447. int need_hw_lock;
  448. u32 port_stx;
  449. struct nig_stats old_nig_stats;
  450. };
  451. /* end of port */
  452. enum bnx2x_stats_event {
  453. STATS_EVENT_PMF = 0,
  454. STATS_EVENT_LINK_UP,
  455. STATS_EVENT_UPDATE,
  456. STATS_EVENT_STOP,
  457. STATS_EVENT_MAX
  458. };
  459. enum bnx2x_stats_state {
  460. STATS_STATE_DISABLED = 0,
  461. STATS_STATE_ENABLED,
  462. STATS_STATE_MAX
  463. };
  464. struct bnx2x_eth_stats {
  465. u32 total_bytes_received_hi;
  466. u32 total_bytes_received_lo;
  467. u32 total_bytes_transmitted_hi;
  468. u32 total_bytes_transmitted_lo;
  469. u32 total_unicast_packets_received_hi;
  470. u32 total_unicast_packets_received_lo;
  471. u32 total_multicast_packets_received_hi;
  472. u32 total_multicast_packets_received_lo;
  473. u32 total_broadcast_packets_received_hi;
  474. u32 total_broadcast_packets_received_lo;
  475. u32 total_unicast_packets_transmitted_hi;
  476. u32 total_unicast_packets_transmitted_lo;
  477. u32 total_multicast_packets_transmitted_hi;
  478. u32 total_multicast_packets_transmitted_lo;
  479. u32 total_broadcast_packets_transmitted_hi;
  480. u32 total_broadcast_packets_transmitted_lo;
  481. u32 valid_bytes_received_hi;
  482. u32 valid_bytes_received_lo;
  483. u32 error_bytes_received_hi;
  484. u32 error_bytes_received_lo;
  485. u32 etherstatsoverrsizepkts_hi;
  486. u32 etherstatsoverrsizepkts_lo;
  487. u32 no_buff_discard_hi;
  488. u32 no_buff_discard_lo;
  489. u32 rx_stat_ifhcinbadoctets_hi;
  490. u32 rx_stat_ifhcinbadoctets_lo;
  491. u32 tx_stat_ifhcoutbadoctets_hi;
  492. u32 tx_stat_ifhcoutbadoctets_lo;
  493. u32 rx_stat_dot3statsfcserrors_hi;
  494. u32 rx_stat_dot3statsfcserrors_lo;
  495. u32 rx_stat_dot3statsalignmenterrors_hi;
  496. u32 rx_stat_dot3statsalignmenterrors_lo;
  497. u32 rx_stat_dot3statscarriersenseerrors_hi;
  498. u32 rx_stat_dot3statscarriersenseerrors_lo;
  499. u32 rx_stat_falsecarriererrors_hi;
  500. u32 rx_stat_falsecarriererrors_lo;
  501. u32 rx_stat_etherstatsundersizepkts_hi;
  502. u32 rx_stat_etherstatsundersizepkts_lo;
  503. u32 rx_stat_dot3statsframestoolong_hi;
  504. u32 rx_stat_dot3statsframestoolong_lo;
  505. u32 rx_stat_etherstatsfragments_hi;
  506. u32 rx_stat_etherstatsfragments_lo;
  507. u32 rx_stat_etherstatsjabbers_hi;
  508. u32 rx_stat_etherstatsjabbers_lo;
  509. u32 rx_stat_maccontrolframesreceived_hi;
  510. u32 rx_stat_maccontrolframesreceived_lo;
  511. u32 rx_stat_bmac_xpf_hi;
  512. u32 rx_stat_bmac_xpf_lo;
  513. u32 rx_stat_bmac_xcf_hi;
  514. u32 rx_stat_bmac_xcf_lo;
  515. u32 rx_stat_xoffstateentered_hi;
  516. u32 rx_stat_xoffstateentered_lo;
  517. u32 rx_stat_xonpauseframesreceived_hi;
  518. u32 rx_stat_xonpauseframesreceived_lo;
  519. u32 rx_stat_xoffpauseframesreceived_hi;
  520. u32 rx_stat_xoffpauseframesreceived_lo;
  521. u32 tx_stat_outxonsent_hi;
  522. u32 tx_stat_outxonsent_lo;
  523. u32 tx_stat_outxoffsent_hi;
  524. u32 tx_stat_outxoffsent_lo;
  525. u32 tx_stat_flowcontroldone_hi;
  526. u32 tx_stat_flowcontroldone_lo;
  527. u32 tx_stat_etherstatscollisions_hi;
  528. u32 tx_stat_etherstatscollisions_lo;
  529. u32 tx_stat_dot3statssinglecollisionframes_hi;
  530. u32 tx_stat_dot3statssinglecollisionframes_lo;
  531. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  532. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  533. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  534. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  535. u32 tx_stat_dot3statsexcessivecollisions_hi;
  536. u32 tx_stat_dot3statsexcessivecollisions_lo;
  537. u32 tx_stat_dot3statslatecollisions_hi;
  538. u32 tx_stat_dot3statslatecollisions_lo;
  539. u32 tx_stat_etherstatspkts64octets_hi;
  540. u32 tx_stat_etherstatspkts64octets_lo;
  541. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  542. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  543. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  544. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  545. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  546. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  547. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  548. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  549. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  550. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  551. u32 tx_stat_etherstatspktsover1522octets_hi;
  552. u32 tx_stat_etherstatspktsover1522octets_lo;
  553. u32 tx_stat_bmac_2047_hi;
  554. u32 tx_stat_bmac_2047_lo;
  555. u32 tx_stat_bmac_4095_hi;
  556. u32 tx_stat_bmac_4095_lo;
  557. u32 tx_stat_bmac_9216_hi;
  558. u32 tx_stat_bmac_9216_lo;
  559. u32 tx_stat_bmac_16383_hi;
  560. u32 tx_stat_bmac_16383_lo;
  561. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  562. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  563. u32 tx_stat_bmac_ufl_hi;
  564. u32 tx_stat_bmac_ufl_lo;
  565. u32 pause_frames_received_hi;
  566. u32 pause_frames_received_lo;
  567. u32 pause_frames_sent_hi;
  568. u32 pause_frames_sent_lo;
  569. u32 etherstatspkts1024octetsto1522octets_hi;
  570. u32 etherstatspkts1024octetsto1522octets_lo;
  571. u32 etherstatspktsover1522octets_hi;
  572. u32 etherstatspktsover1522octets_lo;
  573. u32 brb_drop_hi;
  574. u32 brb_drop_lo;
  575. u32 brb_truncate_hi;
  576. u32 brb_truncate_lo;
  577. u32 mac_filter_discard;
  578. u32 xxoverflow_discard;
  579. u32 brb_truncate_discard;
  580. u32 mac_discard;
  581. u32 driver_xoff;
  582. u32 rx_err_discard_pkt;
  583. u32 rx_skb_alloc_failed;
  584. u32 hw_csum_err;
  585. u32 nig_timer_max;
  586. };
  587. #define BNX2X_NUM_STATS 41
  588. #define STATS_OFFSET32(stat_name) \
  589. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  590. #define MAX_CONTEXT 16
  591. union cdu_context {
  592. struct eth_context eth;
  593. char pad[1024];
  594. };
  595. #define MAX_DMAE_C 8
  596. /* DMA memory not used in fastpath */
  597. struct bnx2x_slowpath {
  598. union cdu_context context[MAX_CONTEXT];
  599. struct eth_stats_query fw_stats;
  600. struct mac_configuration_cmd mac_config;
  601. struct mac_configuration_cmd mcast_config;
  602. /* used by dmae command executer */
  603. struct dmae_command dmae[MAX_DMAE_C];
  604. u32 stats_comp;
  605. union mac_stats mac_stats;
  606. struct nig_stats nig_stats;
  607. struct host_port_stats port_stats;
  608. struct host_func_stats func_stats;
  609. u32 wb_comp;
  610. u32 wb_data[4];
  611. };
  612. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  613. #define bnx2x_sp_mapping(bp, var) \
  614. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  615. /* attn group wiring */
  616. #define MAX_DYNAMIC_ATTN_GRPS 8
  617. struct attn_route {
  618. u32 sig[4];
  619. };
  620. struct bnx2x {
  621. /* Fields used in the tx and intr/napi performance paths
  622. * are grouped together in the beginning of the structure
  623. */
  624. struct bnx2x_fastpath fp[MAX_CONTEXT];
  625. void __iomem *regview;
  626. void __iomem *doorbells;
  627. #define BNX2X_DB_SIZE (16*BCM_PAGE_SIZE)
  628. struct net_device *dev;
  629. struct pci_dev *pdev;
  630. atomic_t intr_sem;
  631. struct msix_entry msix_table[MAX_CONTEXT+1];
  632. #define INT_MODE_INTx 1
  633. #define INT_MODE_MSI 2
  634. #define INT_MODE_MSIX 3
  635. int tx_ring_size;
  636. #ifdef BCM_VLAN
  637. struct vlan_group *vlgrp;
  638. #endif
  639. u32 rx_csum;
  640. u32 rx_buf_size;
  641. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  642. #define ETH_MIN_PACKET_SIZE 60
  643. #define ETH_MAX_PACKET_SIZE 1500
  644. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  645. /* Max supported alignment is 256 (8 shift) */
  646. #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
  647. L1_CACHE_SHIFT : 8)
  648. #define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
  649. struct host_def_status_block *def_status_blk;
  650. #define DEF_SB_ID 16
  651. __le16 def_c_idx;
  652. __le16 def_u_idx;
  653. __le16 def_x_idx;
  654. __le16 def_t_idx;
  655. __le16 def_att_idx;
  656. u32 attn_state;
  657. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  658. /* slow path ring */
  659. struct eth_spe *spq;
  660. dma_addr_t spq_mapping;
  661. u16 spq_prod_idx;
  662. struct eth_spe *spq_prod_bd;
  663. struct eth_spe *spq_last_bd;
  664. __le16 *dsb_sp_prod;
  665. u16 spq_left; /* serialize spq */
  666. /* used to synchronize spq accesses */
  667. spinlock_t spq_lock;
  668. /* Flags for marking that there is a STAT_QUERY or
  669. SET_MAC ramrod pending */
  670. u8 stats_pending;
  671. u8 set_mac_pending;
  672. /* End of fields used in the performance code paths */
  673. int panic;
  674. int msglevel;
  675. u32 flags;
  676. #define PCIX_FLAG 1
  677. #define PCI_32BIT_FLAG 2
  678. #define ONE_PORT_FLAG 4
  679. #define NO_WOL_FLAG 8
  680. #define USING_DAC_FLAG 0x10
  681. #define USING_MSIX_FLAG 0x20
  682. #define USING_MSI_FLAG 0x40
  683. #define TPA_ENABLE_FLAG 0x80
  684. #define NO_MCP_FLAG 0x100
  685. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  686. #define HW_VLAN_TX_FLAG 0x400
  687. #define HW_VLAN_RX_FLAG 0x800
  688. int func;
  689. #define BP_PORT(bp) (bp->func % PORT_MAX)
  690. #define BP_FUNC(bp) (bp->func)
  691. #define BP_E1HVN(bp) (bp->func >> 1)
  692. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  693. int pm_cap;
  694. int pcie_cap;
  695. int mrrs;
  696. struct delayed_work sp_task;
  697. struct work_struct reset_task;
  698. struct timer_list timer;
  699. int current_interval;
  700. u16 fw_seq;
  701. u16 fw_drv_pulse_wr_seq;
  702. u32 func_stx;
  703. struct link_params link_params;
  704. struct link_vars link_vars;
  705. struct bnx2x_common common;
  706. struct bnx2x_port port;
  707. struct cmng_struct_per_port cmng;
  708. u32 vn_weight_sum;
  709. u32 mf_config;
  710. u16 e1hov;
  711. u8 e1hmf;
  712. #define IS_E1HMF(bp) (bp->e1hmf != 0)
  713. u8 wol;
  714. int rx_ring_size;
  715. u16 tx_quick_cons_trip_int;
  716. u16 tx_quick_cons_trip;
  717. u16 tx_ticks_int;
  718. u16 tx_ticks;
  719. u16 rx_quick_cons_trip_int;
  720. u16 rx_quick_cons_trip;
  721. u16 rx_ticks_int;
  722. u16 rx_ticks;
  723. /* Maximal coalescing timeout in us */
  724. #define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
  725. u32 lin_cnt;
  726. int state;
  727. #define BNX2X_STATE_CLOSED 0
  728. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  729. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  730. #define BNX2X_STATE_OPEN 0x3000
  731. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  732. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  733. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  734. #define BNX2X_STATE_DISABLED 0xd000
  735. #define BNX2X_STATE_DIAG 0xe000
  736. #define BNX2X_STATE_ERROR 0xf000
  737. int multi_mode;
  738. int num_rx_queues;
  739. int num_tx_queues;
  740. u32 rx_mode;
  741. #define BNX2X_RX_MODE_NONE 0
  742. #define BNX2X_RX_MODE_NORMAL 1
  743. #define BNX2X_RX_MODE_ALLMULTI 2
  744. #define BNX2X_RX_MODE_PROMISC 3
  745. #define BNX2X_MAX_MULTICAST 64
  746. #define BNX2X_MAX_EMUL_MULTI 16
  747. dma_addr_t def_status_blk_mapping;
  748. struct bnx2x_slowpath *slowpath;
  749. dma_addr_t slowpath_mapping;
  750. #ifdef BCM_ISCSI
  751. void *t1;
  752. dma_addr_t t1_mapping;
  753. void *t2;
  754. dma_addr_t t2_mapping;
  755. void *timers;
  756. dma_addr_t timers_mapping;
  757. void *qm;
  758. dma_addr_t qm_mapping;
  759. #endif
  760. int dmae_ready;
  761. /* used to synchronize dmae accesses */
  762. struct mutex dmae_mutex;
  763. struct dmae_command init_dmae;
  764. /* used to synchronize stats collecting */
  765. int stats_state;
  766. /* used by dmae command loader */
  767. struct dmae_command stats_dmae;
  768. int executer_idx;
  769. u16 stats_counter;
  770. struct bnx2x_eth_stats eth_stats;
  771. struct z_stream_s *strm;
  772. void *gunzip_buf;
  773. dma_addr_t gunzip_mapping;
  774. int gunzip_outlen;
  775. #define FW_BUF_SIZE 0x8000
  776. struct raw_op *init_ops;
  777. /* Init blocks offsets inside init_ops */
  778. u16 *init_ops_offsets;
  779. /* Data blob - has 32 bit granularity */
  780. u32 *init_data;
  781. /* Zipped PRAM blobs - raw data */
  782. const u8 *tsem_int_table_data;
  783. const u8 *tsem_pram_data;
  784. const u8 *usem_int_table_data;
  785. const u8 *usem_pram_data;
  786. const u8 *xsem_int_table_data;
  787. const u8 *xsem_pram_data;
  788. const u8 *csem_int_table_data;
  789. const u8 *csem_pram_data;
  790. const struct firmware *firmware;
  791. };
  792. #define BNX2X_MAX_QUEUES(bp) (IS_E1HMF(bp) ? (MAX_CONTEXT / E1HVN_MAX) : \
  793. MAX_CONTEXT)
  794. #define BNX2X_NUM_QUEUES(bp) max(bp->num_rx_queues, bp->num_tx_queues)
  795. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
  796. #define for_each_rx_queue(bp, var) \
  797. for (var = 0; var < bp->num_rx_queues; var++)
  798. #define for_each_tx_queue(bp, var) \
  799. for (var = 0; var < bp->num_tx_queues; var++)
  800. #define for_each_queue(bp, var) \
  801. for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
  802. #define for_each_nondefault_queue(bp, var) \
  803. for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++)
  804. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  805. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  806. u32 len32);
  807. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  808. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  809. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  810. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  811. int wait)
  812. {
  813. u32 val;
  814. do {
  815. val = REG_RD(bp, reg);
  816. if (val == expected)
  817. break;
  818. ms -= wait;
  819. msleep(wait);
  820. } while (ms > 0);
  821. return val;
  822. }
  823. /* load/unload mode */
  824. #define LOAD_NORMAL 0
  825. #define LOAD_OPEN 1
  826. #define LOAD_DIAG 2
  827. #define UNLOAD_NORMAL 0
  828. #define UNLOAD_CLOSE 1
  829. /* DMAE command defines */
  830. #define DMAE_CMD_SRC_PCI 0
  831. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  832. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  833. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  834. #define DMAE_CMD_C_DST_PCI 0
  835. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  836. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  837. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  838. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  839. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  840. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  841. #define DMAE_CMD_PORT_0 0
  842. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  843. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  844. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  845. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  846. #define DMAE_LEN32_RD_MAX 0x80
  847. #define DMAE_LEN32_WR_MAX 0x400
  848. #define DMAE_COMP_VAL 0xe0d0d0ae
  849. #define MAX_DMAE_C_PER_PORT 8
  850. #define INIT_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  851. BP_E1HVN(bp))
  852. #define PMF_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  853. E1HVN_MAX)
  854. /* PCIE link and speed */
  855. #define PCICFG_LINK_WIDTH 0x1f00000
  856. #define PCICFG_LINK_WIDTH_SHIFT 20
  857. #define PCICFG_LINK_SPEED 0xf0000
  858. #define PCICFG_LINK_SPEED_SHIFT 16
  859. #define BNX2X_NUM_TESTS 7
  860. #define BNX2X_PHY_LOOPBACK 0
  861. #define BNX2X_MAC_LOOPBACK 1
  862. #define BNX2X_PHY_LOOPBACK_FAILED 1
  863. #define BNX2X_MAC_LOOPBACK_FAILED 2
  864. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  865. BNX2X_PHY_LOOPBACK_FAILED)
  866. #define STROM_ASSERT_ARRAY_SIZE 50
  867. /* must be used on a CID before placing it on a HW ring */
  868. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | (BP_E1HVN(bp) << 17) | x)
  869. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  870. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  871. #define BNX2X_BTR 3
  872. #define MAX_SPQ_PENDING 8
  873. /* CMNG constants
  874. derived from lab experiments, and not from system spec calculations !!! */
  875. #define DEF_MIN_RATE 100
  876. /* resolution of the rate shaping timer - 100 usec */
  877. #define RS_PERIODIC_TIMEOUT_USEC 100
  878. /* resolution of fairness algorithm in usecs -
  879. coefficient for calculating the actual t fair */
  880. #define T_FAIR_COEF 10000000
  881. /* number of bytes in single QM arbitration cycle -
  882. coefficient for calculating the fairness timer */
  883. #define QM_ARB_BYTES 40000
  884. #define FAIR_MEM 2
  885. #define ATTN_NIG_FOR_FUNC (1L << 8)
  886. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  887. #define GPIO_2_FUNC (1L << 10)
  888. #define GPIO_3_FUNC (1L << 11)
  889. #define GPIO_4_FUNC (1L << 12)
  890. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  891. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  892. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  893. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  894. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  895. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  896. #define ATTN_HARD_WIRED_MASK 0xff00
  897. #define ATTENTION_ID 4
  898. /* stuff added to make the code fit 80Col */
  899. #define BNX2X_PMF_LINK_ASSERT \
  900. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  901. #define BNX2X_MC_ASSERT_BITS \
  902. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  903. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  904. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  905. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  906. #define BNX2X_MCP_ASSERT \
  907. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  908. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  909. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  910. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  911. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  912. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  913. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  914. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  915. #define HW_INTERRUT_ASSERT_SET_0 \
  916. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  917. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  918. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  919. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  920. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  921. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  922. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  923. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  924. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  925. #define HW_INTERRUT_ASSERT_SET_1 \
  926. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  927. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  928. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  929. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  930. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  931. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  932. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  933. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  934. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  935. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  936. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  937. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  938. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  939. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  940. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  941. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  942. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  943. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  944. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  945. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  946. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  947. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  948. #define HW_INTERRUT_ASSERT_SET_2 \
  949. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  950. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  951. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  952. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  953. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  954. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  955. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  956. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  957. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  958. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  959. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  960. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  961. #define MULTI_FLAGS(bp) \
  962. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  963. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  964. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  965. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  966. (bp->multi_mode << \
  967. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
  968. #define MULTI_MASK 0x7f
  969. #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
  970. #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
  971. #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
  972. #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
  973. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  974. #define BNX2X_SP_DSB_INDEX \
  975. (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
  976. #define CAM_IS_INVALID(x) \
  977. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  978. #define CAM_INVALIDATE(x) \
  979. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  980. /* Number of u32 elements in MC hash array */
  981. #define MC_HASH_SIZE 8
  982. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  983. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  984. #ifndef PXP2_REG_PXP2_INT_STS
  985. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  986. #endif
  987. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  988. #endif /* bnx2x.h */