be_cmds.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0x0,
  50. /* The client does not have sufficient privileges to execute the command */
  51. MCC_STATUS_INSUFFICIENT_PRIVILEGES = 0x1,
  52. /* A parameter in the command was invalid. */
  53. MCC_STATUS_INVALID_PARAMETER = 0x2,
  54. /* There are insufficient chip resources to execute the command */
  55. MCC_STATUS_INSUFFICIENT_RESOURCES = 0x3,
  56. /* The command is completing because the queue was getting flushed */
  57. MCC_STATUS_QUEUE_FLUSHING = 0x4,
  58. /* The command is completing with a DMA error */
  59. MCC_STATUS_DMA_FAILED = 0x5
  60. };
  61. #define CQE_STATUS_COMPL_MASK 0xFFFF
  62. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  63. #define CQE_STATUS_EXTD_MASK 0xFFFF
  64. #define CQE_STATUS_EXTD_SHIFT 0 /* bits 0 - 15 */
  65. struct be_mcc_cq_entry {
  66. u32 status; /* dword 0 */
  67. u32 tag0; /* dword 1 */
  68. u32 tag1; /* dword 2 */
  69. u32 flags; /* dword 3 */
  70. };
  71. /* When the async bit of mcc_compl is set, the last 4 bytes of
  72. * mcc_compl is interpreted as follows:
  73. */
  74. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  75. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  76. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  77. struct be_async_event_trailer {
  78. u32 code;
  79. };
  80. enum {
  81. ASYNC_EVENT_LINK_DOWN = 0x0,
  82. ASYNC_EVENT_LINK_UP = 0x1
  83. };
  84. /* When the event code of an async trailer is link-state, the mcc_compl
  85. * must be interpreted as follows
  86. */
  87. struct be_async_event_link_state {
  88. u8 physical_port;
  89. u8 port_link_status;
  90. u8 port_duplex;
  91. u8 port_speed;
  92. u8 port_fault;
  93. u8 rsvd0[7];
  94. struct be_async_event_trailer trailer;
  95. } __packed;
  96. struct be_mcc_mailbox {
  97. struct be_mcc_wrb wrb;
  98. struct be_mcc_cq_entry cqe;
  99. };
  100. #define CMD_SUBSYSTEM_COMMON 0x1
  101. #define CMD_SUBSYSTEM_ETH 0x3
  102. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  103. #define OPCODE_COMMON_NTWK_MAC_SET 2
  104. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  105. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  106. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  107. #define OPCODE_COMMON_CQ_CREATE 12
  108. #define OPCODE_COMMON_EQ_CREATE 13
  109. #define OPCODE_COMMON_MCC_CREATE 21
  110. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  111. #define OPCODE_COMMON_GET_FW_VERSION 35
  112. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  113. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  114. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  115. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  116. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  117. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  118. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  119. #define OPCODE_COMMON_MCC_DESTROY 53
  120. #define OPCODE_COMMON_CQ_DESTROY 54
  121. #define OPCODE_COMMON_EQ_DESTROY 55
  122. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  123. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  124. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  125. #define OPCODE_ETH_ACPI_CONFIG 2
  126. #define OPCODE_ETH_PROMISCUOUS 3
  127. #define OPCODE_ETH_GET_STATISTICS 4
  128. #define OPCODE_ETH_TX_CREATE 7
  129. #define OPCODE_ETH_RX_CREATE 8
  130. #define OPCODE_ETH_TX_DESTROY 9
  131. #define OPCODE_ETH_RX_DESTROY 10
  132. struct be_cmd_req_hdr {
  133. u8 opcode; /* dword 0 */
  134. u8 subsystem; /* dword 0 */
  135. u8 port_number; /* dword 0 */
  136. u8 domain; /* dword 0 */
  137. u32 timeout; /* dword 1 */
  138. u32 request_length; /* dword 2 */
  139. u32 rsvd; /* dword 3 */
  140. };
  141. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  142. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  143. struct be_cmd_resp_hdr {
  144. u32 info; /* dword 0 */
  145. u32 status; /* dword 1 */
  146. u32 response_length; /* dword 2 */
  147. u32 actual_resp_len; /* dword 3 */
  148. };
  149. struct phys_addr {
  150. u32 lo;
  151. u32 hi;
  152. };
  153. /**************************
  154. * BE Command definitions *
  155. **************************/
  156. /* Pseudo amap definition in which each bit of the actual structure is defined
  157. * as a byte: used to calculate offset/shift/mask of each field */
  158. struct amap_eq_context {
  159. u8 cidx[13]; /* dword 0*/
  160. u8 rsvd0[3]; /* dword 0*/
  161. u8 epidx[13]; /* dword 0*/
  162. u8 valid; /* dword 0*/
  163. u8 rsvd1; /* dword 0*/
  164. u8 size; /* dword 0*/
  165. u8 pidx[13]; /* dword 1*/
  166. u8 rsvd2[3]; /* dword 1*/
  167. u8 pd[10]; /* dword 1*/
  168. u8 count[3]; /* dword 1*/
  169. u8 solevent; /* dword 1*/
  170. u8 stalled; /* dword 1*/
  171. u8 armed; /* dword 1*/
  172. u8 rsvd3[4]; /* dword 2*/
  173. u8 func[8]; /* dword 2*/
  174. u8 rsvd4; /* dword 2*/
  175. u8 delaymult[10]; /* dword 2*/
  176. u8 rsvd5[2]; /* dword 2*/
  177. u8 phase[2]; /* dword 2*/
  178. u8 nodelay; /* dword 2*/
  179. u8 rsvd6[4]; /* dword 2*/
  180. u8 rsvd7[32]; /* dword 3*/
  181. } __packed;
  182. struct be_cmd_req_eq_create {
  183. struct be_cmd_req_hdr hdr;
  184. u16 num_pages; /* sword */
  185. u16 rsvd0; /* sword */
  186. u8 context[sizeof(struct amap_eq_context) / 8];
  187. struct phys_addr pages[8];
  188. } __packed;
  189. struct be_cmd_resp_eq_create {
  190. struct be_cmd_resp_hdr resp_hdr;
  191. u16 eq_id; /* sword */
  192. u16 rsvd0; /* sword */
  193. } __packed;
  194. /******************** Mac query ***************************/
  195. enum {
  196. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  197. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  198. MAC_ADDRESS_TYPE_PD = 0x2,
  199. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  200. };
  201. struct mac_addr {
  202. u16 size_of_struct;
  203. u8 addr[ETH_ALEN];
  204. } __packed;
  205. struct be_cmd_req_mac_query {
  206. struct be_cmd_req_hdr hdr;
  207. u8 type;
  208. u8 permanent;
  209. u16 if_id;
  210. } __packed;
  211. struct be_cmd_resp_mac_query {
  212. struct be_cmd_resp_hdr hdr;
  213. struct mac_addr mac;
  214. };
  215. /******************** PMac Add ***************************/
  216. struct be_cmd_req_pmac_add {
  217. struct be_cmd_req_hdr hdr;
  218. u32 if_id;
  219. u8 mac_address[ETH_ALEN];
  220. u8 rsvd0[2];
  221. } __packed;
  222. struct be_cmd_resp_pmac_add {
  223. struct be_cmd_resp_hdr hdr;
  224. u32 pmac_id;
  225. };
  226. /******************** PMac Del ***************************/
  227. struct be_cmd_req_pmac_del {
  228. struct be_cmd_req_hdr hdr;
  229. u32 if_id;
  230. u32 pmac_id;
  231. };
  232. /******************** Create CQ ***************************/
  233. /* Pseudo amap definition in which each bit of the actual structure is defined
  234. * as a byte: used to calculate offset/shift/mask of each field */
  235. struct amap_cq_context {
  236. u8 cidx[11]; /* dword 0*/
  237. u8 rsvd0; /* dword 0*/
  238. u8 coalescwm[2]; /* dword 0*/
  239. u8 nodelay; /* dword 0*/
  240. u8 epidx[11]; /* dword 0*/
  241. u8 rsvd1; /* dword 0*/
  242. u8 count[2]; /* dword 0*/
  243. u8 valid; /* dword 0*/
  244. u8 solevent; /* dword 0*/
  245. u8 eventable; /* dword 0*/
  246. u8 pidx[11]; /* dword 1*/
  247. u8 rsvd2; /* dword 1*/
  248. u8 pd[10]; /* dword 1*/
  249. u8 eqid[8]; /* dword 1*/
  250. u8 stalled; /* dword 1*/
  251. u8 armed; /* dword 1*/
  252. u8 rsvd3[4]; /* dword 2*/
  253. u8 func[8]; /* dword 2*/
  254. u8 rsvd4[20]; /* dword 2*/
  255. u8 rsvd5[32]; /* dword 3*/
  256. } __packed;
  257. struct be_cmd_req_cq_create {
  258. struct be_cmd_req_hdr hdr;
  259. u16 num_pages;
  260. u16 rsvd0;
  261. u8 context[sizeof(struct amap_cq_context) / 8];
  262. struct phys_addr pages[8];
  263. } __packed;
  264. struct be_cmd_resp_cq_create {
  265. struct be_cmd_resp_hdr hdr;
  266. u16 cq_id;
  267. u16 rsvd0;
  268. } __packed;
  269. /******************** Create MCCQ ***************************/
  270. /* Pseudo amap definition in which each bit of the actual structure is defined
  271. * as a byte: used to calculate offset/shift/mask of each field */
  272. struct amap_mcc_context {
  273. u8 con_index[14];
  274. u8 rsvd0[2];
  275. u8 ring_size[4];
  276. u8 fetch_wrb;
  277. u8 fetch_r2t;
  278. u8 cq_id[10];
  279. u8 prod_index[14];
  280. u8 fid[8];
  281. u8 pdid[9];
  282. u8 valid;
  283. u8 rsvd1[32];
  284. u8 rsvd2[32];
  285. } __packed;
  286. struct be_cmd_req_mcc_create {
  287. struct be_cmd_req_hdr hdr;
  288. u16 num_pages;
  289. u16 rsvd0;
  290. u8 context[sizeof(struct amap_mcc_context) / 8];
  291. struct phys_addr pages[8];
  292. } __packed;
  293. struct be_cmd_resp_mcc_create {
  294. struct be_cmd_resp_hdr hdr;
  295. u16 id;
  296. u16 rsvd0;
  297. } __packed;
  298. /******************** Create TxQ ***************************/
  299. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  300. #define BE_ULP1_NUM 1
  301. /* Pseudo amap definition in which each bit of the actual structure is defined
  302. * as a byte: used to calculate offset/shift/mask of each field */
  303. struct amap_tx_context {
  304. u8 rsvd0[16]; /* dword 0 */
  305. u8 tx_ring_size[4]; /* dword 0 */
  306. u8 rsvd1[26]; /* dword 0 */
  307. u8 pci_func_id[8]; /* dword 1 */
  308. u8 rsvd2[9]; /* dword 1 */
  309. u8 ctx_valid; /* dword 1 */
  310. u8 cq_id_send[16]; /* dword 2 */
  311. u8 rsvd3[16]; /* dword 2 */
  312. u8 rsvd4[32]; /* dword 3 */
  313. u8 rsvd5[32]; /* dword 4 */
  314. u8 rsvd6[32]; /* dword 5 */
  315. u8 rsvd7[32]; /* dword 6 */
  316. u8 rsvd8[32]; /* dword 7 */
  317. u8 rsvd9[32]; /* dword 8 */
  318. u8 rsvd10[32]; /* dword 9 */
  319. u8 rsvd11[32]; /* dword 10 */
  320. u8 rsvd12[32]; /* dword 11 */
  321. u8 rsvd13[32]; /* dword 12 */
  322. u8 rsvd14[32]; /* dword 13 */
  323. u8 rsvd15[32]; /* dword 14 */
  324. u8 rsvd16[32]; /* dword 15 */
  325. } __packed;
  326. struct be_cmd_req_eth_tx_create {
  327. struct be_cmd_req_hdr hdr;
  328. u8 num_pages;
  329. u8 ulp_num;
  330. u8 type;
  331. u8 bound_port;
  332. u8 context[sizeof(struct amap_tx_context) / 8];
  333. struct phys_addr pages[8];
  334. } __packed;
  335. struct be_cmd_resp_eth_tx_create {
  336. struct be_cmd_resp_hdr hdr;
  337. u16 cid;
  338. u16 rsvd0;
  339. } __packed;
  340. /******************** Create RxQ ***************************/
  341. struct be_cmd_req_eth_rx_create {
  342. struct be_cmd_req_hdr hdr;
  343. u16 cq_id;
  344. u8 frag_size;
  345. u8 num_pages;
  346. struct phys_addr pages[2];
  347. u32 interface_id;
  348. u16 max_frame_size;
  349. u16 rsvd0;
  350. u32 rss_queue;
  351. } __packed;
  352. struct be_cmd_resp_eth_rx_create {
  353. struct be_cmd_resp_hdr hdr;
  354. u16 id;
  355. u8 cpu_id;
  356. u8 rsvd0;
  357. } __packed;
  358. /******************** Q Destroy ***************************/
  359. /* Type of Queue to be destroyed */
  360. enum {
  361. QTYPE_EQ = 1,
  362. QTYPE_CQ,
  363. QTYPE_TXQ,
  364. QTYPE_RXQ,
  365. QTYPE_MCCQ
  366. };
  367. struct be_cmd_req_q_destroy {
  368. struct be_cmd_req_hdr hdr;
  369. u16 id;
  370. u16 bypass_flush; /* valid only for rx q destroy */
  371. } __packed;
  372. /************ I/f Create (it's actually I/f Config Create)**********/
  373. /* Capability flags for the i/f */
  374. enum be_if_flags {
  375. BE_IF_FLAGS_RSS = 0x4,
  376. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  377. BE_IF_FLAGS_BROADCAST = 0x10,
  378. BE_IF_FLAGS_UNTAGGED = 0x20,
  379. BE_IF_FLAGS_ULP = 0x40,
  380. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  381. BE_IF_FLAGS_VLAN = 0x100,
  382. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  383. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  384. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800
  385. };
  386. /* An RX interface is an object with one or more MAC addresses and
  387. * filtering capabilities. */
  388. struct be_cmd_req_if_create {
  389. struct be_cmd_req_hdr hdr;
  390. u32 version; /* ignore currntly */
  391. u32 capability_flags;
  392. u32 enable_flags;
  393. u8 mac_addr[ETH_ALEN];
  394. u8 rsvd0;
  395. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  396. u32 vlan_tag; /* not used currently */
  397. } __packed;
  398. struct be_cmd_resp_if_create {
  399. struct be_cmd_resp_hdr hdr;
  400. u32 interface_id;
  401. u32 pmac_id;
  402. };
  403. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  404. struct be_cmd_req_if_destroy {
  405. struct be_cmd_req_hdr hdr;
  406. u32 interface_id;
  407. };
  408. /*************** HW Stats Get **********************************/
  409. struct be_port_rxf_stats {
  410. u32 rx_bytes_lsd; /* dword 0*/
  411. u32 rx_bytes_msd; /* dword 1*/
  412. u32 rx_total_frames; /* dword 2*/
  413. u32 rx_unicast_frames; /* dword 3*/
  414. u32 rx_multicast_frames; /* dword 4*/
  415. u32 rx_broadcast_frames; /* dword 5*/
  416. u32 rx_crc_errors; /* dword 6*/
  417. u32 rx_alignment_symbol_errors; /* dword 7*/
  418. u32 rx_pause_frames; /* dword 8*/
  419. u32 rx_control_frames; /* dword 9*/
  420. u32 rx_in_range_errors; /* dword 10*/
  421. u32 rx_out_range_errors; /* dword 11*/
  422. u32 rx_frame_too_long; /* dword 12*/
  423. u32 rx_address_match_errors; /* dword 13*/
  424. u32 rx_vlan_mismatch; /* dword 14*/
  425. u32 rx_dropped_too_small; /* dword 15*/
  426. u32 rx_dropped_too_short; /* dword 16*/
  427. u32 rx_dropped_header_too_small; /* dword 17*/
  428. u32 rx_dropped_tcp_length; /* dword 18*/
  429. u32 rx_dropped_runt; /* dword 19*/
  430. u32 rx_64_byte_packets; /* dword 20*/
  431. u32 rx_65_127_byte_packets; /* dword 21*/
  432. u32 rx_128_256_byte_packets; /* dword 22*/
  433. u32 rx_256_511_byte_packets; /* dword 23*/
  434. u32 rx_512_1023_byte_packets; /* dword 24*/
  435. u32 rx_1024_1518_byte_packets; /* dword 25*/
  436. u32 rx_1519_2047_byte_packets; /* dword 26*/
  437. u32 rx_2048_4095_byte_packets; /* dword 27*/
  438. u32 rx_4096_8191_byte_packets; /* dword 28*/
  439. u32 rx_8192_9216_byte_packets; /* dword 29*/
  440. u32 rx_ip_checksum_errs; /* dword 30*/
  441. u32 rx_tcp_checksum_errs; /* dword 31*/
  442. u32 rx_udp_checksum_errs; /* dword 32*/
  443. u32 rx_non_rss_packets; /* dword 33*/
  444. u32 rx_ipv4_packets; /* dword 34*/
  445. u32 rx_ipv6_packets; /* dword 35*/
  446. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  447. u32 rx_ipv4_bytes_msd; /* dword 37*/
  448. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  449. u32 rx_ipv6_bytes_msd; /* dword 39*/
  450. u32 rx_chute1_packets; /* dword 40*/
  451. u32 rx_chute2_packets; /* dword 41*/
  452. u32 rx_chute3_packets; /* dword 42*/
  453. u32 rx_management_packets; /* dword 43*/
  454. u32 rx_switched_unicast_packets; /* dword 44*/
  455. u32 rx_switched_multicast_packets; /* dword 45*/
  456. u32 rx_switched_broadcast_packets; /* dword 46*/
  457. u32 tx_bytes_lsd; /* dword 47*/
  458. u32 tx_bytes_msd; /* dword 48*/
  459. u32 tx_unicastframes; /* dword 49*/
  460. u32 tx_multicastframes; /* dword 50*/
  461. u32 tx_broadcastframes; /* dword 51*/
  462. u32 tx_pauseframes; /* dword 52*/
  463. u32 tx_controlframes; /* dword 53*/
  464. u32 tx_64_byte_packets; /* dword 54*/
  465. u32 tx_65_127_byte_packets; /* dword 55*/
  466. u32 tx_128_256_byte_packets; /* dword 56*/
  467. u32 tx_256_511_byte_packets; /* dword 57*/
  468. u32 tx_512_1023_byte_packets; /* dword 58*/
  469. u32 tx_1024_1518_byte_packets; /* dword 59*/
  470. u32 tx_1519_2047_byte_packets; /* dword 60*/
  471. u32 tx_2048_4095_byte_packets; /* dword 61*/
  472. u32 tx_4096_8191_byte_packets; /* dword 62*/
  473. u32 tx_8192_9216_byte_packets; /* dword 63*/
  474. u32 rx_fifo_overflow; /* dword 64*/
  475. u32 rx_input_fifo_overflow; /* dword 65*/
  476. };
  477. struct be_rxf_stats {
  478. struct be_port_rxf_stats port[2];
  479. u32 rx_drops_no_pbuf; /* dword 132*/
  480. u32 rx_drops_no_txpb; /* dword 133*/
  481. u32 rx_drops_no_erx_descr; /* dword 134*/
  482. u32 rx_drops_no_tpre_descr; /* dword 135*/
  483. u32 management_rx_port_packets; /* dword 136*/
  484. u32 management_rx_port_bytes; /* dword 137*/
  485. u32 management_rx_port_pause_frames; /* dword 138*/
  486. u32 management_rx_port_errors; /* dword 139*/
  487. u32 management_tx_port_packets; /* dword 140*/
  488. u32 management_tx_port_bytes; /* dword 141*/
  489. u32 management_tx_port_pause; /* dword 142*/
  490. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  491. u32 rx_drops_too_many_frags; /* dword 144*/
  492. u32 rx_drops_invalid_ring; /* dword 145*/
  493. u32 forwarded_packets; /* dword 146*/
  494. u32 rx_drops_mtu; /* dword 147*/
  495. u32 rsvd0[15];
  496. };
  497. struct be_erx_stats {
  498. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  499. u32 debug_wdma_sent_hold; /* dword 44*/
  500. u32 debug_wdma_pbfree_sent_hold; /* dword 45*/
  501. u32 debug_wdma_zerobyte_pbfree_sent_hold; /* dword 46*/
  502. u32 debug_pmem_pbuf_dealloc; /* dword 47*/
  503. };
  504. struct be_hw_stats {
  505. struct be_rxf_stats rxf;
  506. u32 rsvd[48];
  507. struct be_erx_stats erx;
  508. };
  509. struct be_cmd_req_get_stats {
  510. struct be_cmd_req_hdr hdr;
  511. u8 rsvd[sizeof(struct be_hw_stats)];
  512. };
  513. struct be_cmd_resp_get_stats {
  514. struct be_cmd_resp_hdr hdr;
  515. struct be_hw_stats hw_stats;
  516. };
  517. struct be_cmd_req_vlan_config {
  518. struct be_cmd_req_hdr hdr;
  519. u8 interface_id;
  520. u8 promiscuous;
  521. u8 untagged;
  522. u8 num_vlan;
  523. u16 normal_vlan[64];
  524. } __packed;
  525. struct be_cmd_req_promiscuous_config {
  526. struct be_cmd_req_hdr hdr;
  527. u8 port0_promiscuous;
  528. u8 port1_promiscuous;
  529. u16 rsvd0;
  530. } __packed;
  531. struct macaddr {
  532. u8 byte[ETH_ALEN];
  533. };
  534. struct be_cmd_req_mcast_mac_config {
  535. struct be_cmd_req_hdr hdr;
  536. u16 num_mac;
  537. u8 promiscuous;
  538. u8 interface_id;
  539. struct macaddr mac[32];
  540. } __packed;
  541. static inline struct be_hw_stats *
  542. hw_stats_from_cmd(struct be_cmd_resp_get_stats *cmd)
  543. {
  544. return &cmd->hw_stats;
  545. }
  546. /******************** Link Status Query *******************/
  547. struct be_cmd_req_link_status {
  548. struct be_cmd_req_hdr hdr;
  549. u32 rsvd;
  550. };
  551. enum {
  552. PHY_LINK_DUPLEX_NONE = 0x0,
  553. PHY_LINK_DUPLEX_HALF = 0x1,
  554. PHY_LINK_DUPLEX_FULL = 0x2
  555. };
  556. enum {
  557. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  558. PHY_LINK_SPEED_10MBPS = 0x1,
  559. PHY_LINK_SPEED_100MBPS = 0x2,
  560. PHY_LINK_SPEED_1GBPS = 0x3,
  561. PHY_LINK_SPEED_10GBPS = 0x4
  562. };
  563. struct be_cmd_resp_link_status {
  564. struct be_cmd_resp_hdr hdr;
  565. u8 physical_port;
  566. u8 mac_duplex;
  567. u8 mac_speed;
  568. u8 mac_fault;
  569. u8 mgmt_mac_duplex;
  570. u8 mgmt_mac_speed;
  571. u16 rsvd0;
  572. } __packed;
  573. /******************** Get FW Version *******************/
  574. #define FW_VER_LEN 32
  575. struct be_cmd_req_get_fw_version {
  576. struct be_cmd_req_hdr hdr;
  577. u8 rsvd0[FW_VER_LEN];
  578. u8 rsvd1[FW_VER_LEN];
  579. } __packed;
  580. struct be_cmd_resp_get_fw_version {
  581. struct be_cmd_resp_hdr hdr;
  582. u8 firmware_version_string[FW_VER_LEN];
  583. u8 fw_on_flash_version_string[FW_VER_LEN];
  584. } __packed;
  585. /******************** Set Flow Contrl *******************/
  586. struct be_cmd_req_set_flow_control {
  587. struct be_cmd_req_hdr hdr;
  588. u16 tx_flow_control;
  589. u16 rx_flow_control;
  590. } __packed;
  591. /******************** Get Flow Contrl *******************/
  592. struct be_cmd_req_get_flow_control {
  593. struct be_cmd_req_hdr hdr;
  594. u32 rsvd;
  595. };
  596. struct be_cmd_resp_get_flow_control {
  597. struct be_cmd_resp_hdr hdr;
  598. u16 tx_flow_control;
  599. u16 rx_flow_control;
  600. } __packed;
  601. /******************** Modify EQ Delay *******************/
  602. struct be_cmd_req_modify_eq_delay {
  603. struct be_cmd_req_hdr hdr;
  604. u32 num_eq;
  605. struct {
  606. u32 eq_id;
  607. u32 phase;
  608. u32 delay_multiplier;
  609. } delay[8];
  610. } __packed;
  611. struct be_cmd_resp_modify_eq_delay {
  612. struct be_cmd_resp_hdr hdr;
  613. u32 rsvd0;
  614. } __packed;
  615. /******************** Get FW Config *******************/
  616. struct be_cmd_req_query_fw_cfg {
  617. struct be_cmd_req_hdr hdr;
  618. u32 rsvd[30];
  619. };
  620. struct be_cmd_resp_query_fw_cfg {
  621. struct be_cmd_resp_hdr hdr;
  622. u32 be_config_number;
  623. u32 asic_revision;
  624. u32 phys_port;
  625. u32 function_mode;
  626. u32 rsvd[26];
  627. };
  628. extern int be_pci_fnum_get(struct be_ctrl_info *ctrl);
  629. extern int be_cmd_POST(struct be_ctrl_info *ctrl);
  630. extern int be_cmd_mac_addr_query(struct be_ctrl_info *ctrl, u8 *mac_addr,
  631. u8 type, bool permanent, u32 if_handle);
  632. extern int be_cmd_pmac_add(struct be_ctrl_info *ctrl, u8 *mac_addr,
  633. u32 if_id, u32 *pmac_id);
  634. extern int be_cmd_pmac_del(struct be_ctrl_info *ctrl, u32 if_id, u32 pmac_id);
  635. extern int be_cmd_if_create(struct be_ctrl_info *ctrl, u32 if_flags, u8 *mac,
  636. bool pmac_invalid, u32 *if_handle, u32 *pmac_id);
  637. extern int be_cmd_if_destroy(struct be_ctrl_info *ctrl, u32 if_handle);
  638. extern int be_cmd_eq_create(struct be_ctrl_info *ctrl,
  639. struct be_queue_info *eq, int eq_delay);
  640. extern int be_cmd_cq_create(struct be_ctrl_info *ctrl,
  641. struct be_queue_info *cq, struct be_queue_info *eq,
  642. bool sol_evts, bool no_delay,
  643. int num_cqe_dma_coalesce);
  644. extern int be_cmd_mccq_create(struct be_ctrl_info *ctrl,
  645. struct be_queue_info *mccq,
  646. struct be_queue_info *cq);
  647. extern int be_cmd_txq_create(struct be_ctrl_info *ctrl,
  648. struct be_queue_info *txq,
  649. struct be_queue_info *cq);
  650. extern int be_cmd_rxq_create(struct be_ctrl_info *ctrl,
  651. struct be_queue_info *rxq, u16 cq_id,
  652. u16 frag_size, u16 max_frame_size, u32 if_id,
  653. u32 rss);
  654. extern int be_cmd_q_destroy(struct be_ctrl_info *ctrl, struct be_queue_info *q,
  655. int type);
  656. extern int be_cmd_link_status_query(struct be_ctrl_info *ctrl,
  657. bool *link_up);
  658. extern int be_cmd_reset(struct be_ctrl_info *ctrl);
  659. extern int be_cmd_get_stats(struct be_ctrl_info *ctrl,
  660. struct be_dma_mem *nonemb_cmd);
  661. extern int be_cmd_get_fw_ver(struct be_ctrl_info *ctrl, char *fw_ver);
  662. extern int be_cmd_modify_eqd(struct be_ctrl_info *ctrl, u32 eq_id, u32 eqd);
  663. extern int be_cmd_vlan_config(struct be_ctrl_info *ctrl, u32 if_id,
  664. u16 *vtag_array, u32 num, bool untagged,
  665. bool promiscuous);
  666. extern int be_cmd_promiscuous_config(struct be_ctrl_info *ctrl,
  667. u8 port_num, bool en);
  668. extern int be_cmd_multicast_set(struct be_ctrl_info *ctrl, u32 if_id,
  669. struct dev_mc_list *mc_list, u32 mc_count);
  670. extern int be_cmd_set_flow_control(struct be_ctrl_info *ctrl,
  671. u32 tx_fc, u32 rx_fc);
  672. extern int be_cmd_get_flow_control(struct be_ctrl_info *ctrl,
  673. u32 *tx_fc, u32 *rx_fc);
  674. extern int be_cmd_query_fw_cfg(struct be_ctrl_info *ctrl, u32 *port_num);
  675. extern void be_process_mcc(struct be_ctrl_info *ctrl);