mxcmmc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the seperate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <asm/dma.h>
  34. #include <asm/irq.h>
  35. #include <asm/sizes.h>
  36. #include <mach/mmc.h>
  37. #ifdef CONFIG_ARCH_MX2
  38. #include <mach/dma-mx1-mx2.h>
  39. #define HAS_DMA
  40. #endif
  41. #define DRIVER_NAME "mxc-mmc"
  42. #define MMC_REG_STR_STP_CLK 0x00
  43. #define MMC_REG_STATUS 0x04
  44. #define MMC_REG_CLK_RATE 0x08
  45. #define MMC_REG_CMD_DAT_CONT 0x0C
  46. #define MMC_REG_RES_TO 0x10
  47. #define MMC_REG_READ_TO 0x14
  48. #define MMC_REG_BLK_LEN 0x18
  49. #define MMC_REG_NOB 0x1C
  50. #define MMC_REG_REV_NO 0x20
  51. #define MMC_REG_INT_CNTR 0x24
  52. #define MMC_REG_CMD 0x28
  53. #define MMC_REG_ARG 0x2C
  54. #define MMC_REG_RES_FIFO 0x34
  55. #define MMC_REG_BUFFER_ACCESS 0x38
  56. #define STR_STP_CLK_RESET (1 << 3)
  57. #define STR_STP_CLK_START_CLK (1 << 1)
  58. #define STR_STP_CLK_STOP_CLK (1 << 0)
  59. #define STATUS_CARD_INSERTION (1 << 31)
  60. #define STATUS_CARD_REMOVAL (1 << 30)
  61. #define STATUS_YBUF_EMPTY (1 << 29)
  62. #define STATUS_XBUF_EMPTY (1 << 28)
  63. #define STATUS_YBUF_FULL (1 << 27)
  64. #define STATUS_XBUF_FULL (1 << 26)
  65. #define STATUS_BUF_UND_RUN (1 << 25)
  66. #define STATUS_BUF_OVFL (1 << 24)
  67. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  68. #define STATUS_END_CMD_RESP (1 << 13)
  69. #define STATUS_WRITE_OP_DONE (1 << 12)
  70. #define STATUS_DATA_TRANS_DONE (1 << 11)
  71. #define STATUS_READ_OP_DONE (1 << 11)
  72. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  73. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  74. #define STATUS_BUF_READ_RDY (1 << 7)
  75. #define STATUS_BUF_WRITE_RDY (1 << 6)
  76. #define STATUS_RESP_CRC_ERR (1 << 5)
  77. #define STATUS_CRC_READ_ERR (1 << 3)
  78. #define STATUS_CRC_WRITE_ERR (1 << 2)
  79. #define STATUS_TIME_OUT_RESP (1 << 1)
  80. #define STATUS_TIME_OUT_READ (1 << 0)
  81. #define STATUS_ERR_MASK 0x2f
  82. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  83. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  84. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  85. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  86. #define CMD_DAT_CONT_INIT (1 << 7)
  87. #define CMD_DAT_CONT_WRITE (1 << 4)
  88. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  89. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  91. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  92. #define INT_SDIO_INT_WKP_EN (1 << 18)
  93. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  94. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  95. #define INT_CARD_INSERTION_EN (1 << 15)
  96. #define INT_CARD_REMOVAL_EN (1 << 14)
  97. #define INT_SDIO_IRQ_EN (1 << 13)
  98. #define INT_DAT0_EN (1 << 12)
  99. #define INT_BUF_READ_EN (1 << 4)
  100. #define INT_BUF_WRITE_EN (1 << 3)
  101. #define INT_END_CMD_RES_EN (1 << 2)
  102. #define INT_WRITE_OP_DONE_EN (1 << 1)
  103. #define INT_READ_OP_EN (1 << 0)
  104. struct mxcmci_host {
  105. struct mmc_host *mmc;
  106. struct resource *res;
  107. void __iomem *base;
  108. int irq;
  109. int detect_irq;
  110. int dma;
  111. int do_dma;
  112. unsigned int power_mode;
  113. struct imxmmc_platform_data *pdata;
  114. struct mmc_request *req;
  115. struct mmc_command *cmd;
  116. struct mmc_data *data;
  117. unsigned int dma_nents;
  118. unsigned int datasize;
  119. unsigned int dma_dir;
  120. u16 rev_no;
  121. unsigned int cmdat;
  122. struct clk *clk;
  123. int clock;
  124. struct work_struct datawork;
  125. };
  126. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  127. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  128. {
  129. return host->do_dma;
  130. }
  131. static void mxcmci_softreset(struct mxcmci_host *host)
  132. {
  133. int i;
  134. /* reset sequence */
  135. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  136. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  137. host->base + MMC_REG_STR_STP_CLK);
  138. for (i = 0; i < 8; i++)
  139. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  140. writew(0xff, host->base + MMC_REG_RES_TO);
  141. }
  142. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  143. {
  144. unsigned int nob = data->blocks;
  145. unsigned int blksz = data->blksz;
  146. unsigned int datasize = nob * blksz;
  147. #ifdef HAS_DMA
  148. struct scatterlist *sg;
  149. int i;
  150. int ret;
  151. #endif
  152. if (data->flags & MMC_DATA_STREAM)
  153. nob = 0xffff;
  154. host->data = data;
  155. data->bytes_xfered = 0;
  156. writew(nob, host->base + MMC_REG_NOB);
  157. writew(blksz, host->base + MMC_REG_BLK_LEN);
  158. host->datasize = datasize;
  159. #ifdef HAS_DMA
  160. for_each_sg(data->sg, sg, data->sg_len, i) {
  161. if (sg->offset & 3 || sg->length & 3) {
  162. host->do_dma = 0;
  163. return 0;
  164. }
  165. }
  166. if (data->flags & MMC_DATA_READ) {
  167. host->dma_dir = DMA_FROM_DEVICE;
  168. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  169. data->sg_len, host->dma_dir);
  170. ret = imx_dma_setup_sg(host->dma, data->sg, host->dma_nents,
  171. datasize,
  172. host->res->start + MMC_REG_BUFFER_ACCESS,
  173. DMA_MODE_READ);
  174. } else {
  175. host->dma_dir = DMA_TO_DEVICE;
  176. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  177. data->sg_len, host->dma_dir);
  178. ret = imx_dma_setup_sg(host->dma, data->sg, host->dma_nents,
  179. datasize,
  180. host->res->start + MMC_REG_BUFFER_ACCESS,
  181. DMA_MODE_WRITE);
  182. }
  183. if (ret) {
  184. dev_err(mmc_dev(host->mmc), "failed to setup DMA : %d\n", ret);
  185. return ret;
  186. }
  187. wmb();
  188. imx_dma_enable(host->dma);
  189. #endif /* HAS_DMA */
  190. return 0;
  191. }
  192. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  193. unsigned int cmdat)
  194. {
  195. WARN_ON(host->cmd != NULL);
  196. host->cmd = cmd;
  197. switch (mmc_resp_type(cmd)) {
  198. case MMC_RSP_R1: /* short CRC, OPCODE */
  199. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  200. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  201. break;
  202. case MMC_RSP_R2: /* long 136 bit + CRC */
  203. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  204. break;
  205. case MMC_RSP_R3: /* short */
  206. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  207. break;
  208. case MMC_RSP_NONE:
  209. break;
  210. default:
  211. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  212. mmc_resp_type(cmd));
  213. cmd->error = -EINVAL;
  214. return -EINVAL;
  215. }
  216. if (mxcmci_use_dma(host))
  217. writel(INT_READ_OP_EN | INT_WRITE_OP_DONE_EN |
  218. INT_END_CMD_RES_EN,
  219. host->base + MMC_REG_INT_CNTR);
  220. else
  221. writel(INT_END_CMD_RES_EN, host->base + MMC_REG_INT_CNTR);
  222. writew(cmd->opcode, host->base + MMC_REG_CMD);
  223. writel(cmd->arg, host->base + MMC_REG_ARG);
  224. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  225. return 0;
  226. }
  227. static void mxcmci_finish_request(struct mxcmci_host *host,
  228. struct mmc_request *req)
  229. {
  230. writel(0, host->base + MMC_REG_INT_CNTR);
  231. host->req = NULL;
  232. host->cmd = NULL;
  233. host->data = NULL;
  234. mmc_request_done(host->mmc, req);
  235. }
  236. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  237. {
  238. struct mmc_data *data = host->data;
  239. int data_error;
  240. #ifdef HAS_DMA
  241. if (mxcmci_use_dma(host)) {
  242. imx_dma_disable(host->dma);
  243. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->dma_nents,
  244. host->dma_dir);
  245. }
  246. #endif
  247. if (stat & STATUS_ERR_MASK) {
  248. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  249. stat);
  250. if (stat & STATUS_CRC_READ_ERR) {
  251. data->error = -EILSEQ;
  252. } else if (stat & STATUS_CRC_WRITE_ERR) {
  253. u32 err_code = (stat >> 9) & 0x3;
  254. if (err_code == 2) /* No CRC response */
  255. data->error = -ETIMEDOUT;
  256. else
  257. data->error = -EILSEQ;
  258. } else if (stat & STATUS_TIME_OUT_READ) {
  259. data->error = -ETIMEDOUT;
  260. } else {
  261. data->error = -EIO;
  262. }
  263. } else {
  264. data->bytes_xfered = host->datasize;
  265. }
  266. data_error = data->error;
  267. host->data = NULL;
  268. return data_error;
  269. }
  270. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  271. {
  272. struct mmc_command *cmd = host->cmd;
  273. int i;
  274. u32 a, b, c;
  275. if (!cmd)
  276. return;
  277. if (stat & STATUS_TIME_OUT_RESP) {
  278. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  279. cmd->error = -ETIMEDOUT;
  280. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  281. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  282. cmd->error = -EILSEQ;
  283. }
  284. if (cmd->flags & MMC_RSP_PRESENT) {
  285. if (cmd->flags & MMC_RSP_136) {
  286. for (i = 0; i < 4; i++) {
  287. a = readw(host->base + MMC_REG_RES_FIFO);
  288. b = readw(host->base + MMC_REG_RES_FIFO);
  289. cmd->resp[i] = a << 16 | b;
  290. }
  291. } else {
  292. a = readw(host->base + MMC_REG_RES_FIFO);
  293. b = readw(host->base + MMC_REG_RES_FIFO);
  294. c = readw(host->base + MMC_REG_RES_FIFO);
  295. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  296. }
  297. }
  298. }
  299. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  300. {
  301. u32 stat;
  302. unsigned long timeout = jiffies + HZ;
  303. do {
  304. stat = readl(host->base + MMC_REG_STATUS);
  305. if (stat & STATUS_ERR_MASK)
  306. return stat;
  307. if (time_after(jiffies, timeout)) {
  308. mxcmci_softreset(host);
  309. mxcmci_set_clk_rate(host, host->clock);
  310. return STATUS_TIME_OUT_READ;
  311. }
  312. if (stat & mask)
  313. return 0;
  314. cpu_relax();
  315. } while (1);
  316. }
  317. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  318. {
  319. unsigned int stat;
  320. u32 *buf = _buf;
  321. while (bytes > 3) {
  322. stat = mxcmci_poll_status(host,
  323. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  324. if (stat)
  325. return stat;
  326. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  327. bytes -= 4;
  328. }
  329. if (bytes) {
  330. u8 *b = (u8 *)buf;
  331. u32 tmp;
  332. stat = mxcmci_poll_status(host,
  333. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  334. if (stat)
  335. return stat;
  336. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  337. memcpy(b, &tmp, bytes);
  338. }
  339. return 0;
  340. }
  341. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  342. {
  343. unsigned int stat;
  344. u32 *buf = _buf;
  345. while (bytes > 3) {
  346. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  347. if (stat)
  348. return stat;
  349. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  350. bytes -= 4;
  351. }
  352. if (bytes) {
  353. u8 *b = (u8 *)buf;
  354. u32 tmp;
  355. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  356. if (stat)
  357. return stat;
  358. memcpy(&tmp, b, bytes);
  359. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  360. }
  361. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  362. if (stat)
  363. return stat;
  364. return 0;
  365. }
  366. static int mxcmci_transfer_data(struct mxcmci_host *host)
  367. {
  368. struct mmc_data *data = host->req->data;
  369. struct scatterlist *sg;
  370. int stat, i;
  371. host->datasize = 0;
  372. host->data = data;
  373. host->datasize = 0;
  374. if (data->flags & MMC_DATA_READ) {
  375. for_each_sg(data->sg, sg, data->sg_len, i) {
  376. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  377. if (stat)
  378. return stat;
  379. host->datasize += sg->length;
  380. }
  381. } else {
  382. for_each_sg(data->sg, sg, data->sg_len, i) {
  383. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  384. if (stat)
  385. return stat;
  386. host->datasize += sg->length;
  387. }
  388. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  389. if (stat)
  390. return stat;
  391. }
  392. return 0;
  393. }
  394. static void mxcmci_datawork(struct work_struct *work)
  395. {
  396. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  397. datawork);
  398. int datastat = mxcmci_transfer_data(host);
  399. mxcmci_finish_data(host, datastat);
  400. if (host->req->stop) {
  401. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  402. mxcmci_finish_request(host, host->req);
  403. return;
  404. }
  405. } else {
  406. mxcmci_finish_request(host, host->req);
  407. }
  408. }
  409. #ifdef HAS_DMA
  410. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  411. {
  412. struct mmc_data *data = host->data;
  413. int data_error;
  414. if (!data)
  415. return;
  416. data_error = mxcmci_finish_data(host, stat);
  417. mxcmci_read_response(host, stat);
  418. host->cmd = NULL;
  419. if (host->req->stop) {
  420. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  421. mxcmci_finish_request(host, host->req);
  422. return;
  423. }
  424. } else {
  425. mxcmci_finish_request(host, host->req);
  426. }
  427. }
  428. #endif /* HAS_DMA */
  429. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  430. {
  431. mxcmci_read_response(host, stat);
  432. host->cmd = NULL;
  433. if (!host->data && host->req) {
  434. mxcmci_finish_request(host, host->req);
  435. return;
  436. }
  437. /* For the DMA case the DMA engine handles the data transfer
  438. * automatically. For non DMA we have to to it ourselves.
  439. * Don't do it in interrupt context though.
  440. */
  441. if (!mxcmci_use_dma(host) && host->data)
  442. schedule_work(&host->datawork);
  443. }
  444. static irqreturn_t mxcmci_irq(int irq, void *devid)
  445. {
  446. struct mxcmci_host *host = devid;
  447. u32 stat;
  448. stat = readl(host->base + MMC_REG_STATUS);
  449. writel(stat, host->base + MMC_REG_STATUS);
  450. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  451. if (stat & STATUS_END_CMD_RESP)
  452. mxcmci_cmd_done(host, stat);
  453. #ifdef HAS_DMA
  454. if (mxcmci_use_dma(host) &&
  455. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  456. mxcmci_data_done(host, stat);
  457. #endif
  458. return IRQ_HANDLED;
  459. }
  460. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  461. {
  462. struct mxcmci_host *host = mmc_priv(mmc);
  463. unsigned int cmdat = host->cmdat;
  464. int error;
  465. WARN_ON(host->req != NULL);
  466. host->req = req;
  467. host->cmdat &= ~CMD_DAT_CONT_INIT;
  468. #ifdef HAS_DMA
  469. host->do_dma = 1;
  470. #endif
  471. if (req->data) {
  472. error = mxcmci_setup_data(host, req->data);
  473. if (error) {
  474. req->cmd->error = error;
  475. goto out;
  476. }
  477. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  478. if (req->data->flags & MMC_DATA_WRITE)
  479. cmdat |= CMD_DAT_CONT_WRITE;
  480. }
  481. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  482. out:
  483. if (error)
  484. mxcmci_finish_request(host, req);
  485. }
  486. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  487. {
  488. unsigned int divider;
  489. int prescaler = 0;
  490. unsigned int clk_in = clk_get_rate(host->clk);
  491. while (prescaler <= 0x800) {
  492. for (divider = 1; divider <= 0xF; divider++) {
  493. int x;
  494. x = (clk_in / (divider + 1));
  495. if (prescaler)
  496. x /= (prescaler * 2);
  497. if (x <= clk_ios)
  498. break;
  499. }
  500. if (divider < 0x10)
  501. break;
  502. if (prescaler == 0)
  503. prescaler = 1;
  504. else
  505. prescaler <<= 1;
  506. }
  507. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  508. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  509. prescaler, divider, clk_in, clk_ios);
  510. }
  511. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  512. {
  513. struct mxcmci_host *host = mmc_priv(mmc);
  514. #ifdef HAS_DMA
  515. unsigned int blen;
  516. /*
  517. * use burstlen of 64 in 4 bit mode (--> reg value 0)
  518. * use burstlen of 16 in 1 bit mode (--> reg value 16)
  519. */
  520. if (ios->bus_width == MMC_BUS_WIDTH_4)
  521. blen = 0;
  522. else
  523. blen = 16;
  524. imx_dma_config_burstlen(host->dma, blen);
  525. #endif
  526. if (ios->bus_width == MMC_BUS_WIDTH_4)
  527. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  528. else
  529. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  530. if (host->power_mode != ios->power_mode) {
  531. if (host->pdata && host->pdata->setpower)
  532. host->pdata->setpower(mmc_dev(mmc), ios->vdd);
  533. host->power_mode = ios->power_mode;
  534. if (ios->power_mode == MMC_POWER_ON)
  535. host->cmdat |= CMD_DAT_CONT_INIT;
  536. }
  537. if (ios->clock) {
  538. mxcmci_set_clk_rate(host, ios->clock);
  539. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  540. } else {
  541. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  542. }
  543. host->clock = ios->clock;
  544. }
  545. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  546. {
  547. struct mmc_host *mmc = data;
  548. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  549. mmc_detect_change(mmc, msecs_to_jiffies(250));
  550. return IRQ_HANDLED;
  551. }
  552. static int mxcmci_get_ro(struct mmc_host *mmc)
  553. {
  554. struct mxcmci_host *host = mmc_priv(mmc);
  555. if (host->pdata && host->pdata->get_ro)
  556. return !!host->pdata->get_ro(mmc_dev(mmc));
  557. /*
  558. * Board doesn't support read only detection; let the mmc core
  559. * decide what to do.
  560. */
  561. return -ENOSYS;
  562. }
  563. static const struct mmc_host_ops mxcmci_ops = {
  564. .request = mxcmci_request,
  565. .set_ios = mxcmci_set_ios,
  566. .get_ro = mxcmci_get_ro,
  567. };
  568. static int mxcmci_probe(struct platform_device *pdev)
  569. {
  570. struct mmc_host *mmc;
  571. struct mxcmci_host *host = NULL;
  572. struct resource *r;
  573. int ret = 0, irq;
  574. printk(KERN_INFO "i.MX SDHC driver\n");
  575. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  576. irq = platform_get_irq(pdev, 0);
  577. if (!r || irq < 0)
  578. return -EINVAL;
  579. r = request_mem_region(r->start, resource_size(r), pdev->name);
  580. if (!r)
  581. return -EBUSY;
  582. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  583. if (!mmc) {
  584. ret = -ENOMEM;
  585. goto out_release_mem;
  586. }
  587. mmc->ops = &mxcmci_ops;
  588. mmc->caps = MMC_CAP_4_BIT_DATA;
  589. /* MMC core transfer sizes tunable parameters */
  590. mmc->max_hw_segs = 64;
  591. mmc->max_phys_segs = 64;
  592. mmc->max_blk_size = 2048;
  593. mmc->max_blk_count = 65535;
  594. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  595. mmc->max_seg_size = mmc->max_seg_size;
  596. host = mmc_priv(mmc);
  597. host->base = ioremap(r->start, resource_size(r));
  598. if (!host->base) {
  599. ret = -ENOMEM;
  600. goto out_free;
  601. }
  602. host->mmc = mmc;
  603. host->pdata = pdev->dev.platform_data;
  604. if (host->pdata && host->pdata->ocr_avail)
  605. mmc->ocr_avail = host->pdata->ocr_avail;
  606. else
  607. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  608. host->res = r;
  609. host->irq = irq;
  610. host->clk = clk_get(&pdev->dev, NULL);
  611. if (IS_ERR(host->clk)) {
  612. ret = PTR_ERR(host->clk);
  613. goto out_iounmap;
  614. }
  615. clk_enable(host->clk);
  616. mxcmci_softreset(host);
  617. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  618. if (host->rev_no != 0x400) {
  619. ret = -ENODEV;
  620. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  621. host->rev_no);
  622. goto out_clk_put;
  623. }
  624. mmc->f_min = clk_get_rate(host->clk) >> 16;
  625. mmc->f_max = clk_get_rate(host->clk) >> 1;
  626. /* recommended in data sheet */
  627. writew(0x2db4, host->base + MMC_REG_READ_TO);
  628. writel(0, host->base + MMC_REG_INT_CNTR);
  629. #ifdef HAS_DMA
  630. host->dma = imx_dma_request_by_prio(DRIVER_NAME, DMA_PRIO_LOW);
  631. if (host->dma < 0) {
  632. dev_err(mmc_dev(host->mmc), "imx_dma_request_by_prio failed\n");
  633. ret = -EBUSY;
  634. goto out_clk_put;
  635. }
  636. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  637. if (!r) {
  638. ret = -EINVAL;
  639. goto out_free_dma;
  640. }
  641. ret = imx_dma_config_channel(host->dma,
  642. IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_FIFO,
  643. IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR,
  644. r->start, 0);
  645. if (ret) {
  646. dev_err(mmc_dev(host->mmc), "failed to config DMA channel\n");
  647. goto out_free_dma;
  648. }
  649. #endif
  650. INIT_WORK(&host->datawork, mxcmci_datawork);
  651. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  652. if (ret)
  653. goto out_free_dma;
  654. platform_set_drvdata(pdev, mmc);
  655. if (host->pdata && host->pdata->init) {
  656. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  657. host->mmc);
  658. if (ret)
  659. goto out_free_irq;
  660. }
  661. mmc_add_host(mmc);
  662. return 0;
  663. out_free_irq:
  664. free_irq(host->irq, host);
  665. out_free_dma:
  666. #ifdef HAS_DMA
  667. imx_dma_free(host->dma);
  668. #endif
  669. out_clk_put:
  670. clk_disable(host->clk);
  671. clk_put(host->clk);
  672. out_iounmap:
  673. iounmap(host->base);
  674. out_free:
  675. mmc_free_host(mmc);
  676. out_release_mem:
  677. release_mem_region(host->res->start, resource_size(host->res));
  678. return ret;
  679. }
  680. static int mxcmci_remove(struct platform_device *pdev)
  681. {
  682. struct mmc_host *mmc = platform_get_drvdata(pdev);
  683. struct mxcmci_host *host = mmc_priv(mmc);
  684. platform_set_drvdata(pdev, NULL);
  685. mmc_remove_host(mmc);
  686. if (host->pdata && host->pdata->exit)
  687. host->pdata->exit(&pdev->dev, mmc);
  688. free_irq(host->irq, host);
  689. iounmap(host->base);
  690. #ifdef HAS_DMA
  691. imx_dma_free(host->dma);
  692. #endif
  693. clk_disable(host->clk);
  694. clk_put(host->clk);
  695. release_mem_region(host->res->start, resource_size(host->res));
  696. release_resource(host->res);
  697. mmc_free_host(mmc);
  698. return 0;
  699. }
  700. #ifdef CONFIG_PM
  701. static int mxcmci_suspend(struct platform_device *dev, pm_message_t state)
  702. {
  703. struct mmc_host *mmc = platform_get_drvdata(dev);
  704. int ret = 0;
  705. if (mmc)
  706. ret = mmc_suspend_host(mmc, state);
  707. return ret;
  708. }
  709. static int mxcmci_resume(struct platform_device *dev)
  710. {
  711. struct mmc_host *mmc = platform_get_drvdata(dev);
  712. struct mxcmci_host *host;
  713. int ret = 0;
  714. if (mmc) {
  715. host = mmc_priv(mmc);
  716. ret = mmc_resume_host(mmc);
  717. }
  718. return ret;
  719. }
  720. #else
  721. #define mxcmci_suspend NULL
  722. #define mxcmci_resume NULL
  723. #endif /* CONFIG_PM */
  724. static struct platform_driver mxcmci_driver = {
  725. .probe = mxcmci_probe,
  726. .remove = mxcmci_remove,
  727. .suspend = mxcmci_suspend,
  728. .resume = mxcmci_resume,
  729. .driver = {
  730. .name = DRIVER_NAME,
  731. .owner = THIS_MODULE,
  732. }
  733. };
  734. static int __init mxcmci_init(void)
  735. {
  736. return platform_driver_register(&mxcmci_driver);
  737. }
  738. static void __exit mxcmci_exit(void)
  739. {
  740. platform_driver_unregister(&mxcmci_driver);
  741. }
  742. module_init(mxcmci_init);
  743. module_exit(mxcmci_exit);
  744. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  745. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  746. MODULE_LICENSE("GPL");
  747. MODULE_ALIAS("platform:imx-mmc");