mmci.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * linux/drivers/mmc/host/mmci.h - ARM PrimeCell MMCI PL180/1 driver
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define MMCIPOWER 0x000
  11. #define MCI_PWR_OFF 0x00
  12. #define MCI_PWR_UP 0x02
  13. #define MCI_PWR_ON 0x03
  14. #define MCI_DATA2DIREN (1 << 2)
  15. #define MCI_CMDDIREN (1 << 3)
  16. #define MCI_DATA0DIREN (1 << 4)
  17. #define MCI_DATA31DIREN (1 << 5)
  18. #define MCI_OD (1 << 6)
  19. #define MCI_ROD (1 << 7)
  20. /* The ST Micro version does not have ROD */
  21. #define MCI_FBCLKEN (1 << 7)
  22. #define MCI_DATA74DIREN (1 << 8)
  23. #define MMCICLOCK 0x004
  24. #define MCI_CLK_ENABLE (1 << 8)
  25. #define MCI_CLK_PWRSAVE (1 << 9)
  26. #define MCI_CLK_BYPASS (1 << 10)
  27. #define MCI_WIDE_BUS (1 << 11)
  28. /* HW flow control on the ST Micro version */
  29. #define MCI_FCEN (1 << 13)
  30. #define MMCIARGUMENT 0x008
  31. #define MMCICOMMAND 0x00c
  32. #define MCI_CPSM_RESPONSE (1 << 6)
  33. #define MCI_CPSM_LONGRSP (1 << 7)
  34. #define MCI_CPSM_INTERRUPT (1 << 8)
  35. #define MCI_CPSM_PENDING (1 << 9)
  36. #define MCI_CPSM_ENABLE (1 << 10)
  37. #define MCI_SDIO_SUSP (1 << 11)
  38. #define MCI_ENCMD_COMPL (1 << 12)
  39. #define MCI_NIEN (1 << 13)
  40. #define MCI_CE_ATACMD (1 << 14)
  41. #define MMCIRESPCMD 0x010
  42. #define MMCIRESPONSE0 0x014
  43. #define MMCIRESPONSE1 0x018
  44. #define MMCIRESPONSE2 0x01c
  45. #define MMCIRESPONSE3 0x020
  46. #define MMCIDATATIMER 0x024
  47. #define MMCIDATALENGTH 0x028
  48. #define MMCIDATACTRL 0x02c
  49. #define MCI_DPSM_ENABLE (1 << 0)
  50. #define MCI_DPSM_DIRECTION (1 << 1)
  51. #define MCI_DPSM_MODE (1 << 2)
  52. #define MCI_DPSM_DMAENABLE (1 << 3)
  53. #define MCI_DPSM_BLOCKSIZE (1 << 4)
  54. #define MCI_DPSM_RWSTART (1 << 8)
  55. #define MCI_DPSM_RWSTOP (1 << 9)
  56. #define MCI_DPSM_RWMOD (1 << 10)
  57. #define MCI_DPSM_SDIOEN (1 << 11)
  58. #define MMCIDATACNT 0x030
  59. #define MMCISTATUS 0x034
  60. #define MCI_CMDCRCFAIL (1 << 0)
  61. #define MCI_DATACRCFAIL (1 << 1)
  62. #define MCI_CMDTIMEOUT (1 << 2)
  63. #define MCI_DATATIMEOUT (1 << 3)
  64. #define MCI_TXUNDERRUN (1 << 4)
  65. #define MCI_RXOVERRUN (1 << 5)
  66. #define MCI_CMDRESPEND (1 << 6)
  67. #define MCI_CMDSENT (1 << 7)
  68. #define MCI_DATAEND (1 << 8)
  69. #define MCI_DATABLOCKEND (1 << 10)
  70. #define MCI_CMDACTIVE (1 << 11)
  71. #define MCI_TXACTIVE (1 << 12)
  72. #define MCI_RXACTIVE (1 << 13)
  73. #define MCI_TXFIFOHALFEMPTY (1 << 14)
  74. #define MCI_RXFIFOHALFFULL (1 << 15)
  75. #define MCI_TXFIFOFULL (1 << 16)
  76. #define MCI_RXFIFOFULL (1 << 17)
  77. #define MCI_TXFIFOEMPTY (1 << 18)
  78. #define MCI_RXFIFOEMPTY (1 << 19)
  79. #define MCI_TXDATAAVLBL (1 << 20)
  80. #define MCI_RXDATAAVLBL (1 << 21)
  81. #define MCI_SDIOIT (1 << 22)
  82. #define MCI_CEATAEND (1 << 23)
  83. #define MMCICLEAR 0x038
  84. #define MCI_CMDCRCFAILCLR (1 << 0)
  85. #define MCI_DATACRCFAILCLR (1 << 1)
  86. #define MCI_CMDTIMEOUTCLR (1 << 2)
  87. #define MCI_DATATIMEOUTCLR (1 << 3)
  88. #define MCI_TXUNDERRUNCLR (1 << 4)
  89. #define MCI_RXOVERRUNCLR (1 << 5)
  90. #define MCI_CMDRESPENDCLR (1 << 6)
  91. #define MCI_CMDSENTCLR (1 << 7)
  92. #define MCI_DATAENDCLR (1 << 8)
  93. #define MCI_DATABLOCKENDCLR (1 << 10)
  94. #define MCI_SDIOITC (1 << 22)
  95. #define MCI_CEATAENDC (1 << 23)
  96. #define MMCIMASK0 0x03c
  97. #define MCI_CMDCRCFAILMASK (1 << 0)
  98. #define MCI_DATACRCFAILMASK (1 << 1)
  99. #define MCI_CMDTIMEOUTMASK (1 << 2)
  100. #define MCI_DATATIMEOUTMASK (1 << 3)
  101. #define MCI_TXUNDERRUNMASK (1 << 4)
  102. #define MCI_RXOVERRUNMASK (1 << 5)
  103. #define MCI_CMDRESPENDMASK (1 << 6)
  104. #define MCI_CMDSENTMASK (1 << 7)
  105. #define MCI_DATAENDMASK (1 << 8)
  106. #define MCI_DATABLOCKENDMASK (1 << 10)
  107. #define MCI_CMDACTIVEMASK (1 << 11)
  108. #define MCI_TXACTIVEMASK (1 << 12)
  109. #define MCI_RXACTIVEMASK (1 << 13)
  110. #define MCI_TXFIFOHALFEMPTYMASK (1 << 14)
  111. #define MCI_RXFIFOHALFFULLMASK (1 << 15)
  112. #define MCI_TXFIFOFULLMASK (1 << 16)
  113. #define MCI_RXFIFOFULLMASK (1 << 17)
  114. #define MCI_TXFIFOEMPTYMASK (1 << 18)
  115. #define MCI_RXFIFOEMPTYMASK (1 << 19)
  116. #define MCI_TXDATAAVLBLMASK (1 << 20)
  117. #define MCI_RXDATAAVLBLMASK (1 << 21)
  118. #define MCI_SDIOITMASK (1 << 22)
  119. #define MCI_CEATAENDMASK (1 << 23)
  120. #define MMCIMASK1 0x040
  121. #define MMCIFIFOCNT 0x048
  122. #define MMCIFIFO 0x080 /* to 0x0bc */
  123. #define MCI_IRQENABLE \
  124. (MCI_CMDCRCFAILMASK|MCI_DATACRCFAILMASK|MCI_CMDTIMEOUTMASK| \
  125. MCI_DATATIMEOUTMASK|MCI_TXUNDERRUNMASK|MCI_RXOVERRUNMASK| \
  126. MCI_CMDRESPENDMASK|MCI_CMDSENTMASK|MCI_DATABLOCKENDMASK)
  127. /*
  128. * The size of the FIFO in bytes.
  129. */
  130. #define MCI_FIFOSIZE (16*4)
  131. #define MCI_FIFOHALFSIZE (MCI_FIFOSIZE / 2)
  132. #define NR_SG 16
  133. struct clk;
  134. struct mmci_host {
  135. void __iomem *base;
  136. struct mmc_request *mrq;
  137. struct mmc_command *cmd;
  138. struct mmc_data *data;
  139. struct mmc_host *mmc;
  140. struct clk *clk;
  141. unsigned int data_xfered;
  142. spinlock_t lock;
  143. unsigned int mclk;
  144. unsigned int cclk;
  145. u32 pwr;
  146. struct mmc_platform_data *plat;
  147. u8 hw_designer;
  148. u8 hw_revision:4;
  149. struct timer_list timer;
  150. unsigned int oldstat;
  151. unsigned int sg_len;
  152. /* pio stuff */
  153. struct scatterlist *sg_ptr;
  154. unsigned int sg_off;
  155. unsigned int size;
  156. };
  157. static inline void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
  158. {
  159. /*
  160. * Ideally, we want the higher levels to pass us a scatter list.
  161. */
  162. host->sg_len = data->sg_len;
  163. host->sg_ptr = data->sg;
  164. host->sg_off = 0;
  165. }
  166. static inline int mmci_next_sg(struct mmci_host *host)
  167. {
  168. host->sg_ptr++;
  169. host->sg_off = 0;
  170. return --host->sg_len;
  171. }
  172. static inline char *mmci_kmap_atomic(struct mmci_host *host, unsigned long *flags)
  173. {
  174. struct scatterlist *sg = host->sg_ptr;
  175. local_irq_save(*flags);
  176. return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
  177. }
  178. static inline void mmci_kunmap_atomic(struct mmci_host *host, void *buffer, unsigned long *flags)
  179. {
  180. kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
  181. local_irq_restore(*flags);
  182. }