imxmmc.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /*
  2. * linux/drivers/mmc/host/imxmmc.c - Motorola i.MX MMCI driver
  3. *
  4. * Copyright (C) 2004 Sascha Hauer, Pengutronix <sascha@saschahauer.de>
  5. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  6. *
  7. * derived from pxamci.c by Russell King
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/ioport.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/mmc/host.h>
  22. #include <linux/mmc/card.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <asm/dma.h>
  27. #include <asm/irq.h>
  28. #include <asm/sizes.h>
  29. #include <mach/mmc.h>
  30. #include <mach/imx-dma.h>
  31. #include "imxmmc.h"
  32. #define DRIVER_NAME "imx-mmc"
  33. #define IMXMCI_INT_MASK_DEFAULT (INT_MASK_BUF_READY | INT_MASK_DATA_TRAN | \
  34. INT_MASK_WRITE_OP_DONE | INT_MASK_END_CMD_RES | \
  35. INT_MASK_AUTO_CARD_DETECT | INT_MASK_DAT0_EN | INT_MASK_SDIO)
  36. struct imxmci_host {
  37. struct mmc_host *mmc;
  38. spinlock_t lock;
  39. struct resource *res;
  40. void __iomem *base;
  41. int irq;
  42. imx_dmach_t dma;
  43. volatile unsigned int imask;
  44. unsigned int power_mode;
  45. unsigned int present;
  46. struct imxmmc_platform_data *pdata;
  47. struct mmc_request *req;
  48. struct mmc_command *cmd;
  49. struct mmc_data *data;
  50. struct timer_list timer;
  51. struct tasklet_struct tasklet;
  52. unsigned int status_reg;
  53. unsigned long pending_events;
  54. /* Next two fields are there for CPU driven transfers to overcome SDHC deficiencies */
  55. u16 *data_ptr;
  56. unsigned int data_cnt;
  57. atomic_t stuck_timeout;
  58. unsigned int dma_nents;
  59. unsigned int dma_size;
  60. unsigned int dma_dir;
  61. int dma_allocated;
  62. unsigned char actual_bus_width;
  63. int prev_cmd_code;
  64. struct clk *clk;
  65. };
  66. #define IMXMCI_PEND_IRQ_b 0
  67. #define IMXMCI_PEND_DMA_END_b 1
  68. #define IMXMCI_PEND_DMA_ERR_b 2
  69. #define IMXMCI_PEND_WAIT_RESP_b 3
  70. #define IMXMCI_PEND_DMA_DATA_b 4
  71. #define IMXMCI_PEND_CPU_DATA_b 5
  72. #define IMXMCI_PEND_CARD_XCHG_b 6
  73. #define IMXMCI_PEND_SET_INIT_b 7
  74. #define IMXMCI_PEND_STARTED_b 8
  75. #define IMXMCI_PEND_IRQ_m (1 << IMXMCI_PEND_IRQ_b)
  76. #define IMXMCI_PEND_DMA_END_m (1 << IMXMCI_PEND_DMA_END_b)
  77. #define IMXMCI_PEND_DMA_ERR_m (1 << IMXMCI_PEND_DMA_ERR_b)
  78. #define IMXMCI_PEND_WAIT_RESP_m (1 << IMXMCI_PEND_WAIT_RESP_b)
  79. #define IMXMCI_PEND_DMA_DATA_m (1 << IMXMCI_PEND_DMA_DATA_b)
  80. #define IMXMCI_PEND_CPU_DATA_m (1 << IMXMCI_PEND_CPU_DATA_b)
  81. #define IMXMCI_PEND_CARD_XCHG_m (1 << IMXMCI_PEND_CARD_XCHG_b)
  82. #define IMXMCI_PEND_SET_INIT_m (1 << IMXMCI_PEND_SET_INIT_b)
  83. #define IMXMCI_PEND_STARTED_m (1 << IMXMCI_PEND_STARTED_b)
  84. static void imxmci_stop_clock(struct imxmci_host *host)
  85. {
  86. int i = 0;
  87. u16 reg;
  88. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  89. writew(reg & ~STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  90. while (i < 0x1000) {
  91. if (!(i & 0x7f)) {
  92. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  93. writew(reg | STR_STP_CLK_STOP_CLK,
  94. host->base + MMC_REG_STR_STP_CLK);
  95. }
  96. reg = readw(host->base + MMC_REG_STATUS);
  97. if (!(reg & STATUS_CARD_BUS_CLK_RUN)) {
  98. /* Check twice before cut */
  99. reg = readw(host->base + MMC_REG_STATUS);
  100. if (!(reg & STATUS_CARD_BUS_CLK_RUN))
  101. return;
  102. }
  103. i++;
  104. }
  105. dev_dbg(mmc_dev(host->mmc), "imxmci_stop_clock blocked, no luck\n");
  106. }
  107. static int imxmci_start_clock(struct imxmci_host *host)
  108. {
  109. unsigned int trials = 0;
  110. unsigned int delay_limit = 128;
  111. unsigned long flags;
  112. u16 reg;
  113. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  114. writew(reg & ~STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  115. clear_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  116. /*
  117. * Command start of the clock, this usually succeeds in less
  118. * then 6 delay loops, but during card detection (low clockrate)
  119. * it takes up to 5000 delay loops and sometimes fails for the first time
  120. */
  121. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  122. writew(reg | STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  123. do {
  124. unsigned int delay = delay_limit;
  125. while (delay--) {
  126. reg = readw(host->base + MMC_REG_STATUS);
  127. if (reg & STATUS_CARD_BUS_CLK_RUN)
  128. /* Check twice before cut */
  129. reg = readw(host->base + MMC_REG_STATUS);
  130. if (reg & STATUS_CARD_BUS_CLK_RUN)
  131. return 0;
  132. if (test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events))
  133. return 0;
  134. }
  135. local_irq_save(flags);
  136. /*
  137. * Ensure, that request is not doubled under all possible circumstances.
  138. * It is possible, that cock running state is missed, because some other
  139. * IRQ or schedule delays this function execution and the clocks has
  140. * been already stopped by other means (response processing, SDHC HW)
  141. */
  142. if (!test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events)) {
  143. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  144. writew(reg | STR_STP_CLK_START_CLK,
  145. host->base + MMC_REG_STR_STP_CLK);
  146. }
  147. local_irq_restore(flags);
  148. } while (++trials < 256);
  149. dev_err(mmc_dev(host->mmc), "imxmci_start_clock blocked, no luck\n");
  150. return -1;
  151. }
  152. static void imxmci_softreset(struct imxmci_host *host)
  153. {
  154. int i;
  155. /* reset sequence */
  156. writew(0x08, host->base + MMC_REG_STR_STP_CLK);
  157. writew(0x0D, host->base + MMC_REG_STR_STP_CLK);
  158. for (i = 0; i < 8; i++)
  159. writew(0x05, host->base + MMC_REG_STR_STP_CLK);
  160. writew(0xff, host->base + MMC_REG_RES_TO);
  161. writew(512, host->base + MMC_REG_BLK_LEN);
  162. writew(1, host->base + MMC_REG_NOB);
  163. }
  164. static int imxmci_busy_wait_for_status(struct imxmci_host *host,
  165. unsigned int *pstat, unsigned int stat_mask,
  166. int timeout, const char *where)
  167. {
  168. int loops = 0;
  169. while (!(*pstat & stat_mask)) {
  170. loops += 2;
  171. if (loops >= timeout) {
  172. dev_dbg(mmc_dev(host->mmc), "busy wait timeout in %s, STATUS = 0x%x (0x%x)\n",
  173. where, *pstat, stat_mask);
  174. return -1;
  175. }
  176. udelay(2);
  177. *pstat |= readw(host->base + MMC_REG_STATUS);
  178. }
  179. if (!loops)
  180. return 0;
  181. /* The busy-wait is expected there for clock <8MHz due to SDHC hardware flaws */
  182. if (!(stat_mask & STATUS_END_CMD_RESP) || (host->mmc->ios.clock >= 8000000))
  183. dev_info(mmc_dev(host->mmc), "busy wait for %d usec in %s, STATUS = 0x%x (0x%x)\n",
  184. loops, where, *pstat, stat_mask);
  185. return loops;
  186. }
  187. static void imxmci_setup_data(struct imxmci_host *host, struct mmc_data *data)
  188. {
  189. unsigned int nob = data->blocks;
  190. unsigned int blksz = data->blksz;
  191. unsigned int datasz = nob * blksz;
  192. int i;
  193. if (data->flags & MMC_DATA_STREAM)
  194. nob = 0xffff;
  195. host->data = data;
  196. data->bytes_xfered = 0;
  197. writew(nob, host->base + MMC_REG_NOB);
  198. writew(blksz, host->base + MMC_REG_BLK_LEN);
  199. /*
  200. * DMA cannot be used for small block sizes, we have to use CPU driven transfers otherwise.
  201. * We are in big troubles for non-512 byte transfers according to note in the paragraph
  202. * 20.6.7 of User Manual anyway, but we need to be able to transfer SCR at least.
  203. * The situation is even more complex in reality. The SDHC in not able to handle wll
  204. * partial FIFO fills and reads. The length has to be rounded up to burst size multiple.
  205. * This is required for SCR read at least.
  206. */
  207. if (datasz < 512) {
  208. host->dma_size = datasz;
  209. if (data->flags & MMC_DATA_READ) {
  210. host->dma_dir = DMA_FROM_DEVICE;
  211. /* Hack to enable read SCR */
  212. writew(1, host->base + MMC_REG_NOB);
  213. writew(512, host->base + MMC_REG_BLK_LEN);
  214. } else {
  215. host->dma_dir = DMA_TO_DEVICE;
  216. }
  217. /* Convert back to virtual address */
  218. host->data_ptr = (u16 *)sg_virt(data->sg);
  219. host->data_cnt = 0;
  220. clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  221. set_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  222. return;
  223. }
  224. if (data->flags & MMC_DATA_READ) {
  225. host->dma_dir = DMA_FROM_DEVICE;
  226. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  227. data->sg_len, host->dma_dir);
  228. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  229. host->res->start + MMC_REG_BUFFER_ACCESS,
  230. DMA_MODE_READ);
  231. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_READ, IMX_DMA_WIDTH_16, CCR_REN);*/
  232. CCR(host->dma) = CCR_DMOD_LINEAR | CCR_DSIZ_32 | CCR_SMOD_FIFO | CCR_SSIZ_16 | CCR_REN;
  233. } else {
  234. host->dma_dir = DMA_TO_DEVICE;
  235. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  236. data->sg_len, host->dma_dir);
  237. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  238. host->res->start + MMC_REG_BUFFER_ACCESS,
  239. DMA_MODE_WRITE);
  240. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_WRITE, IMX_DMA_WIDTH_16, CCR_REN);*/
  241. CCR(host->dma) = CCR_SMOD_LINEAR | CCR_SSIZ_32 | CCR_DMOD_FIFO | CCR_DSIZ_16 | CCR_REN;
  242. }
  243. #if 1 /* This code is there only for consistency checking and can be disabled in future */
  244. host->dma_size = 0;
  245. for (i = 0; i < host->dma_nents; i++)
  246. host->dma_size += data->sg[i].length;
  247. if (datasz > host->dma_size) {
  248. dev_err(mmc_dev(host->mmc), "imxmci_setup_data datasz 0x%x > 0x%x dm_size\n",
  249. datasz, host->dma_size);
  250. }
  251. #endif
  252. host->dma_size = datasz;
  253. wmb();
  254. set_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  255. clear_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  256. /* start DMA engine for read, write is delayed after initial response */
  257. if (host->dma_dir == DMA_FROM_DEVICE)
  258. imx_dma_enable(host->dma);
  259. }
  260. static void imxmci_start_cmd(struct imxmci_host *host, struct mmc_command *cmd, unsigned int cmdat)
  261. {
  262. unsigned long flags;
  263. u32 imask;
  264. WARN_ON(host->cmd != NULL);
  265. host->cmd = cmd;
  266. /* Ensure, that clock are stopped else command programming and start fails */
  267. imxmci_stop_clock(host);
  268. if (cmd->flags & MMC_RSP_BUSY)
  269. cmdat |= CMD_DAT_CONT_BUSY;
  270. switch (mmc_resp_type(cmd)) {
  271. case MMC_RSP_R1: /* short CRC, OPCODE */
  272. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  273. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R1;
  274. break;
  275. case MMC_RSP_R2: /* long 136 bit + CRC */
  276. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R2;
  277. break;
  278. case MMC_RSP_R3: /* short */
  279. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R3;
  280. break;
  281. default:
  282. break;
  283. }
  284. if (test_and_clear_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events))
  285. cmdat |= CMD_DAT_CONT_INIT; /* This command needs init */
  286. if (host->actual_bus_width == MMC_BUS_WIDTH_4)
  287. cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  288. writew(cmd->opcode, host->base + MMC_REG_CMD);
  289. writew(cmd->arg >> 16, host->base + MMC_REG_ARGH);
  290. writew(cmd->arg & 0xffff, host->base + MMC_REG_ARGL);
  291. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  292. atomic_set(&host->stuck_timeout, 0);
  293. set_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events);
  294. imask = IMXMCI_INT_MASK_DEFAULT;
  295. imask &= ~INT_MASK_END_CMD_RES;
  296. if (cmdat & CMD_DAT_CONT_DATA_ENABLE) {
  297. /* imask &= ~INT_MASK_BUF_READY; */
  298. imask &= ~INT_MASK_DATA_TRAN;
  299. if (cmdat & CMD_DAT_CONT_WRITE)
  300. imask &= ~INT_MASK_WRITE_OP_DONE;
  301. if (test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events))
  302. imask &= ~INT_MASK_BUF_READY;
  303. }
  304. spin_lock_irqsave(&host->lock, flags);
  305. host->imask = imask;
  306. writew(host->imask, host->base + MMC_REG_INT_MASK);
  307. spin_unlock_irqrestore(&host->lock, flags);
  308. dev_dbg(mmc_dev(host->mmc), "CMD%02d (0x%02x) mask set to 0x%04x\n",
  309. cmd->opcode, cmd->opcode, imask);
  310. imxmci_start_clock(host);
  311. }
  312. static void imxmci_finish_request(struct imxmci_host *host, struct mmc_request *req)
  313. {
  314. unsigned long flags;
  315. spin_lock_irqsave(&host->lock, flags);
  316. host->pending_events &= ~(IMXMCI_PEND_WAIT_RESP_m | IMXMCI_PEND_DMA_END_m |
  317. IMXMCI_PEND_DMA_DATA_m | IMXMCI_PEND_CPU_DATA_m);
  318. host->imask = IMXMCI_INT_MASK_DEFAULT;
  319. writew(host->imask, host->base + MMC_REG_INT_MASK);
  320. spin_unlock_irqrestore(&host->lock, flags);
  321. if (req && req->cmd)
  322. host->prev_cmd_code = req->cmd->opcode;
  323. host->req = NULL;
  324. host->cmd = NULL;
  325. host->data = NULL;
  326. mmc_request_done(host->mmc, req);
  327. }
  328. static int imxmci_finish_data(struct imxmci_host *host, unsigned int stat)
  329. {
  330. struct mmc_data *data = host->data;
  331. int data_error;
  332. if (test_and_clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  333. imx_dma_disable(host->dma);
  334. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->dma_nents,
  335. host->dma_dir);
  336. }
  337. if (stat & STATUS_ERR_MASK) {
  338. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n", stat);
  339. if (stat & (STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR))
  340. data->error = -EILSEQ;
  341. else if (stat & STATUS_TIME_OUT_READ)
  342. data->error = -ETIMEDOUT;
  343. else
  344. data->error = -EIO;
  345. } else {
  346. data->bytes_xfered = host->dma_size;
  347. }
  348. data_error = data->error;
  349. host->data = NULL;
  350. return data_error;
  351. }
  352. static int imxmci_cmd_done(struct imxmci_host *host, unsigned int stat)
  353. {
  354. struct mmc_command *cmd = host->cmd;
  355. int i;
  356. u32 a, b, c;
  357. struct mmc_data *data = host->data;
  358. if (!cmd)
  359. return 0;
  360. host->cmd = NULL;
  361. if (stat & STATUS_TIME_OUT_RESP) {
  362. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  363. cmd->error = -ETIMEDOUT;
  364. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  365. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  366. cmd->error = -EILSEQ;
  367. }
  368. if (cmd->flags & MMC_RSP_PRESENT) {
  369. if (cmd->flags & MMC_RSP_136) {
  370. for (i = 0; i < 4; i++) {
  371. a = readw(host->base + MMC_REG_RES_FIFO);
  372. b = readw(host->base + MMC_REG_RES_FIFO);
  373. cmd->resp[i] = a << 16 | b;
  374. }
  375. } else {
  376. a = readw(host->base + MMC_REG_RES_FIFO);
  377. b = readw(host->base + MMC_REG_RES_FIFO);
  378. c = readw(host->base + MMC_REG_RES_FIFO);
  379. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  380. }
  381. }
  382. dev_dbg(mmc_dev(host->mmc), "RESP 0x%08x, 0x%08x, 0x%08x, 0x%08x, error %d\n",
  383. cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3], cmd->error);
  384. if (data && !cmd->error && !(stat & STATUS_ERR_MASK)) {
  385. if (host->req->data->flags & MMC_DATA_WRITE) {
  386. /* Wait for FIFO to be empty before starting DMA write */
  387. stat = readw(host->base + MMC_REG_STATUS);
  388. if (imxmci_busy_wait_for_status(host, &stat,
  389. STATUS_APPL_BUFF_FE,
  390. 40, "imxmci_cmd_done DMA WR") < 0) {
  391. cmd->error = -EIO;
  392. imxmci_finish_data(host, stat);
  393. if (host->req)
  394. imxmci_finish_request(host, host->req);
  395. dev_warn(mmc_dev(host->mmc), "STATUS = 0x%04x\n",
  396. stat);
  397. return 0;
  398. }
  399. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  400. imx_dma_enable(host->dma);
  401. }
  402. } else {
  403. struct mmc_request *req;
  404. imxmci_stop_clock(host);
  405. req = host->req;
  406. if (data)
  407. imxmci_finish_data(host, stat);
  408. if (req)
  409. imxmci_finish_request(host, req);
  410. else
  411. dev_warn(mmc_dev(host->mmc), "imxmci_cmd_done: no request to finish\n");
  412. }
  413. return 1;
  414. }
  415. static int imxmci_data_done(struct imxmci_host *host, unsigned int stat)
  416. {
  417. struct mmc_data *data = host->data;
  418. int data_error;
  419. if (!data)
  420. return 0;
  421. data_error = imxmci_finish_data(host, stat);
  422. if (host->req->stop) {
  423. imxmci_stop_clock(host);
  424. imxmci_start_cmd(host, host->req->stop, 0);
  425. } else {
  426. struct mmc_request *req;
  427. req = host->req;
  428. if (req)
  429. imxmci_finish_request(host, req);
  430. else
  431. dev_warn(mmc_dev(host->mmc), "imxmci_data_done: no request to finish\n");
  432. }
  433. return 1;
  434. }
  435. static int imxmci_cpu_driven_data(struct imxmci_host *host, unsigned int *pstat)
  436. {
  437. int i;
  438. int burst_len;
  439. int trans_done = 0;
  440. unsigned int stat = *pstat;
  441. if (host->actual_bus_width != MMC_BUS_WIDTH_4)
  442. burst_len = 16;
  443. else
  444. burst_len = 64;
  445. /* This is unfortunately required */
  446. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data running STATUS = 0x%x\n",
  447. stat);
  448. udelay(20); /* required for clocks < 8MHz*/
  449. if (host->dma_dir == DMA_FROM_DEVICE) {
  450. imxmci_busy_wait_for_status(host, &stat,
  451. STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE |
  452. STATUS_TIME_OUT_READ,
  453. 50, "imxmci_cpu_driven_data read");
  454. while ((stat & (STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE)) &&
  455. !(stat & STATUS_TIME_OUT_READ) &&
  456. (host->data_cnt < 512)) {
  457. udelay(20); /* required for clocks < 8MHz*/
  458. for (i = burst_len; i >= 2 ; i -= 2) {
  459. u16 data;
  460. data = readw(host->base + MMC_REG_BUFFER_ACCESS);
  461. udelay(10); /* required for clocks < 8MHz*/
  462. if (host->data_cnt+2 <= host->dma_size) {
  463. *(host->data_ptr++) = data;
  464. } else {
  465. if (host->data_cnt < host->dma_size)
  466. *(u8 *)(host->data_ptr) = data;
  467. }
  468. host->data_cnt += 2;
  469. }
  470. stat = readw(host->base + MMC_REG_STATUS);
  471. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data read %d burst %d STATUS = 0x%x\n",
  472. host->data_cnt, burst_len, stat);
  473. }
  474. if ((stat & STATUS_DATA_TRANS_DONE) && (host->data_cnt >= 512))
  475. trans_done = 1;
  476. if (host->dma_size & 0x1ff)
  477. stat &= ~STATUS_CRC_READ_ERR;
  478. if (stat & STATUS_TIME_OUT_READ) {
  479. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data read timeout STATUS = 0x%x\n",
  480. stat);
  481. trans_done = -1;
  482. }
  483. } else {
  484. imxmci_busy_wait_for_status(host, &stat,
  485. STATUS_APPL_BUFF_FE,
  486. 20, "imxmci_cpu_driven_data write");
  487. while ((stat & STATUS_APPL_BUFF_FE) &&
  488. (host->data_cnt < host->dma_size)) {
  489. if (burst_len >= host->dma_size - host->data_cnt) {
  490. burst_len = host->dma_size - host->data_cnt;
  491. host->data_cnt = host->dma_size;
  492. trans_done = 1;
  493. } else {
  494. host->data_cnt += burst_len;
  495. }
  496. for (i = burst_len; i > 0 ; i -= 2)
  497. writew(*(host->data_ptr++), host->base + MMC_REG_BUFFER_ACCESS);
  498. stat = readw(host->base + MMC_REG_STATUS);
  499. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data write burst %d STATUS = 0x%x\n",
  500. burst_len, stat);
  501. }
  502. }
  503. *pstat = stat;
  504. return trans_done;
  505. }
  506. static void imxmci_dma_irq(int dma, void *devid)
  507. {
  508. struct imxmci_host *host = devid;
  509. u32 stat = readw(host->base + MMC_REG_STATUS);
  510. atomic_set(&host->stuck_timeout, 0);
  511. host->status_reg = stat;
  512. set_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  513. tasklet_schedule(&host->tasklet);
  514. }
  515. static irqreturn_t imxmci_irq(int irq, void *devid)
  516. {
  517. struct imxmci_host *host = devid;
  518. u32 stat = readw(host->base + MMC_REG_STATUS);
  519. int handled = 1;
  520. writew(host->imask | INT_MASK_SDIO | INT_MASK_AUTO_CARD_DETECT,
  521. host->base + MMC_REG_INT_MASK);
  522. atomic_set(&host->stuck_timeout, 0);
  523. host->status_reg = stat;
  524. set_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  525. set_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  526. tasklet_schedule(&host->tasklet);
  527. return IRQ_RETVAL(handled);;
  528. }
  529. static void imxmci_tasklet_fnc(unsigned long data)
  530. {
  531. struct imxmci_host *host = (struct imxmci_host *)data;
  532. u32 stat;
  533. unsigned int data_dir_mask = 0; /* STATUS_WR_CRC_ERROR_CODE_MASK */
  534. int timeout = 0;
  535. if (atomic_read(&host->stuck_timeout) > 4) {
  536. char *what;
  537. timeout = 1;
  538. stat = readw(host->base + MMC_REG_STATUS);
  539. host->status_reg = stat;
  540. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  541. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  542. what = "RESP+DMA";
  543. else
  544. what = "RESP";
  545. else
  546. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  547. if (test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events))
  548. what = "DATA";
  549. else
  550. what = "DMA";
  551. else
  552. what = "???";
  553. dev_err(mmc_dev(host->mmc),
  554. "%s TIMEOUT, hardware stucked STATUS = 0x%04x IMASK = 0x%04x\n",
  555. what, stat,
  556. readw(host->base + MMC_REG_INT_MASK));
  557. dev_err(mmc_dev(host->mmc),
  558. "CMD_DAT_CONT = 0x%04x, MMC_BLK_LEN = 0x%04x, MMC_NOB = 0x%04x, DMA_CCR = 0x%08x\n",
  559. readw(host->base + MMC_REG_CMD_DAT_CONT),
  560. readw(host->base + MMC_REG_BLK_LEN),
  561. readw(host->base + MMC_REG_NOB),
  562. CCR(host->dma));
  563. dev_err(mmc_dev(host->mmc), "CMD%d, prevCMD%d, bus %d-bit, dma_size = 0x%x\n",
  564. host->cmd ? host->cmd->opcode : 0,
  565. host->prev_cmd_code,
  566. 1 << host->actual_bus_width, host->dma_size);
  567. }
  568. if (!host->present || timeout)
  569. host->status_reg = STATUS_TIME_OUT_RESP | STATUS_TIME_OUT_READ |
  570. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR;
  571. if (test_bit(IMXMCI_PEND_IRQ_b, &host->pending_events) || timeout) {
  572. clear_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  573. stat = readw(host->base + MMC_REG_STATUS);
  574. /*
  575. * This is not required in theory, but there is chance to miss some flag
  576. * which clears automatically by mask write, FreeScale original code keeps
  577. * stat from IRQ time so do I
  578. */
  579. stat |= host->status_reg;
  580. if (test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events))
  581. stat &= ~STATUS_CRC_READ_ERR;
  582. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  583. imxmci_busy_wait_for_status(host, &stat,
  584. STATUS_END_CMD_RESP | STATUS_ERR_MASK,
  585. 20, "imxmci_tasklet_fnc resp (ERRATUM #4)");
  586. }
  587. if (stat & (STATUS_END_CMD_RESP | STATUS_ERR_MASK)) {
  588. if (test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  589. imxmci_cmd_done(host, stat);
  590. if (host->data && (stat & STATUS_ERR_MASK))
  591. imxmci_data_done(host, stat);
  592. }
  593. if (test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events)) {
  594. stat |= readw(host->base + MMC_REG_STATUS);
  595. if (imxmci_cpu_driven_data(host, &stat)) {
  596. if (test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  597. imxmci_cmd_done(host, stat);
  598. atomic_clear_mask(IMXMCI_PEND_IRQ_m|IMXMCI_PEND_CPU_DATA_m,
  599. &host->pending_events);
  600. imxmci_data_done(host, stat);
  601. }
  602. }
  603. }
  604. if (test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events) &&
  605. !test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  606. stat = readw(host->base + MMC_REG_STATUS);
  607. /* Same as above */
  608. stat |= host->status_reg;
  609. if (host->dma_dir == DMA_TO_DEVICE)
  610. data_dir_mask = STATUS_WRITE_OP_DONE;
  611. else
  612. data_dir_mask = STATUS_DATA_TRANS_DONE;
  613. if (stat & data_dir_mask) {
  614. clear_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  615. imxmci_data_done(host, stat);
  616. }
  617. }
  618. if (test_and_clear_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events)) {
  619. if (host->cmd)
  620. imxmci_cmd_done(host, STATUS_TIME_OUT_RESP);
  621. if (host->data)
  622. imxmci_data_done(host, STATUS_TIME_OUT_READ |
  623. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR);
  624. if (host->req)
  625. imxmci_finish_request(host, host->req);
  626. mmc_detect_change(host->mmc, msecs_to_jiffies(100));
  627. }
  628. }
  629. static void imxmci_request(struct mmc_host *mmc, struct mmc_request *req)
  630. {
  631. struct imxmci_host *host = mmc_priv(mmc);
  632. unsigned int cmdat;
  633. WARN_ON(host->req != NULL);
  634. host->req = req;
  635. cmdat = 0;
  636. if (req->data) {
  637. imxmci_setup_data(host, req->data);
  638. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  639. if (req->data->flags & MMC_DATA_WRITE)
  640. cmdat |= CMD_DAT_CONT_WRITE;
  641. if (req->data->flags & MMC_DATA_STREAM)
  642. cmdat |= CMD_DAT_CONT_STREAM_BLOCK;
  643. }
  644. imxmci_start_cmd(host, req->cmd, cmdat);
  645. }
  646. #define CLK_RATE 19200000
  647. static void imxmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  648. {
  649. struct imxmci_host *host = mmc_priv(mmc);
  650. int prescaler;
  651. if (ios->bus_width == MMC_BUS_WIDTH_4) {
  652. host->actual_bus_width = MMC_BUS_WIDTH_4;
  653. imx_gpio_mode(PB11_PF_SD_DAT3);
  654. BLR(host->dma) = 0; /* burst 64 byte read/write */
  655. } else {
  656. host->actual_bus_width = MMC_BUS_WIDTH_1;
  657. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  658. BLR(host->dma) = 16; /* burst 16 byte read/write */
  659. }
  660. if (host->power_mode != ios->power_mode) {
  661. switch (ios->power_mode) {
  662. case MMC_POWER_OFF:
  663. break;
  664. case MMC_POWER_UP:
  665. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  666. break;
  667. case MMC_POWER_ON:
  668. break;
  669. }
  670. host->power_mode = ios->power_mode;
  671. }
  672. if (ios->clock) {
  673. unsigned int clk;
  674. u16 reg;
  675. /* The prescaler is 5 for PERCLK2 equal to 96MHz
  676. * then 96MHz / 5 = 19.2 MHz
  677. */
  678. clk = clk_get_rate(host->clk);
  679. prescaler = (clk + (CLK_RATE * 7) / 8) / CLK_RATE;
  680. switch (prescaler) {
  681. case 0:
  682. case 1: prescaler = 0;
  683. break;
  684. case 2: prescaler = 1;
  685. break;
  686. case 3: prescaler = 2;
  687. break;
  688. case 4: prescaler = 4;
  689. break;
  690. default:
  691. case 5: prescaler = 5;
  692. break;
  693. }
  694. dev_dbg(mmc_dev(host->mmc), "PERCLK2 %d MHz -> prescaler %d\n",
  695. clk, prescaler);
  696. for (clk = 0; clk < 8; clk++) {
  697. int x;
  698. x = CLK_RATE / (1 << clk);
  699. if (x <= ios->clock)
  700. break;
  701. }
  702. /* enable controller */
  703. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  704. writew(reg | STR_STP_CLK_ENABLE,
  705. host->base + MMC_REG_STR_STP_CLK);
  706. imxmci_stop_clock(host);
  707. writew((prescaler << 3) | clk, host->base + MMC_REG_CLK_RATE);
  708. /*
  709. * Under my understanding, clock should not be started there, because it would
  710. * initiate SDHC sequencer and send last or random command into card
  711. */
  712. /* imxmci_start_clock(host); */
  713. dev_dbg(mmc_dev(host->mmc),
  714. "MMC_CLK_RATE: 0x%08x\n",
  715. readw(host->base + MMC_REG_CLK_RATE));
  716. } else {
  717. imxmci_stop_clock(host);
  718. }
  719. }
  720. static int imxmci_get_ro(struct mmc_host *mmc)
  721. {
  722. struct imxmci_host *host = mmc_priv(mmc);
  723. if (host->pdata && host->pdata->get_ro)
  724. return !!host->pdata->get_ro(mmc_dev(mmc));
  725. /*
  726. * Board doesn't support read only detection; let the mmc core
  727. * decide what to do.
  728. */
  729. return -ENOSYS;
  730. }
  731. static const struct mmc_host_ops imxmci_ops = {
  732. .request = imxmci_request,
  733. .set_ios = imxmci_set_ios,
  734. .get_ro = imxmci_get_ro,
  735. };
  736. static void imxmci_check_status(unsigned long data)
  737. {
  738. struct imxmci_host *host = (struct imxmci_host *)data;
  739. if (host->pdata && host->pdata->card_present &&
  740. host->pdata->card_present(mmc_dev(host->mmc)) != host->present) {
  741. host->present ^= 1;
  742. dev_info(mmc_dev(host->mmc), "card %s\n",
  743. host->present ? "inserted" : "removed");
  744. set_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events);
  745. tasklet_schedule(&host->tasklet);
  746. }
  747. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events) ||
  748. test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  749. atomic_inc(&host->stuck_timeout);
  750. if (atomic_read(&host->stuck_timeout) > 4)
  751. tasklet_schedule(&host->tasklet);
  752. } else {
  753. atomic_set(&host->stuck_timeout, 0);
  754. }
  755. mod_timer(&host->timer, jiffies + (HZ>>1));
  756. }
  757. static int __init imxmci_probe(struct platform_device *pdev)
  758. {
  759. struct mmc_host *mmc;
  760. struct imxmci_host *host = NULL;
  761. struct resource *r;
  762. int ret = 0, irq;
  763. u16 rev_no;
  764. printk(KERN_INFO "i.MX mmc driver\n");
  765. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  766. irq = platform_get_irq(pdev, 0);
  767. if (!r || irq < 0)
  768. return -ENXIO;
  769. r = request_mem_region(r->start, resource_size(r), pdev->name);
  770. if (!r)
  771. return -EBUSY;
  772. mmc = mmc_alloc_host(sizeof(struct imxmci_host), &pdev->dev);
  773. if (!mmc) {
  774. ret = -ENOMEM;
  775. goto out;
  776. }
  777. mmc->ops = &imxmci_ops;
  778. mmc->f_min = 150000;
  779. mmc->f_max = CLK_RATE/2;
  780. mmc->ocr_avail = MMC_VDD_32_33;
  781. mmc->caps = MMC_CAP_4_BIT_DATA;
  782. /* MMC core transfer sizes tunable parameters */
  783. mmc->max_hw_segs = 64;
  784. mmc->max_phys_segs = 64;
  785. mmc->max_seg_size = 64*512; /* default PAGE_CACHE_SIZE */
  786. mmc->max_req_size = 64*512; /* default PAGE_CACHE_SIZE */
  787. mmc->max_blk_size = 2048;
  788. mmc->max_blk_count = 65535;
  789. host = mmc_priv(mmc);
  790. host->base = ioremap(r->start, resource_size(r));
  791. if (!host->base) {
  792. ret = -ENOMEM;
  793. goto out;
  794. }
  795. host->mmc = mmc;
  796. host->dma_allocated = 0;
  797. host->pdata = pdev->dev.platform_data;
  798. if (!host->pdata)
  799. dev_warn(&pdev->dev, "No platform data provided!\n");
  800. spin_lock_init(&host->lock);
  801. host->res = r;
  802. host->irq = irq;
  803. host->clk = clk_get(&pdev->dev, "perclk2");
  804. if (IS_ERR(host->clk)) {
  805. ret = PTR_ERR(host->clk);
  806. goto out;
  807. }
  808. clk_enable(host->clk);
  809. imx_gpio_mode(PB8_PF_SD_DAT0);
  810. imx_gpio_mode(PB9_PF_SD_DAT1);
  811. imx_gpio_mode(PB10_PF_SD_DAT2);
  812. /* Configured as GPIO with pull-up to ensure right MCC card mode */
  813. /* Switched to PB11_PF_SD_DAT3 if 4 bit bus is configured */
  814. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  815. /* imx_gpio_mode(PB11_PF_SD_DAT3); */
  816. imx_gpio_mode(PB12_PF_SD_CLK);
  817. imx_gpio_mode(PB13_PF_SD_CMD);
  818. imxmci_softreset(host);
  819. rev_no = readw(host->base + MMC_REG_REV_NO);
  820. if (rev_no != 0x390) {
  821. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  822. readw(host->base + MMC_REG_REV_NO));
  823. goto out;
  824. }
  825. /* recommended in data sheet */
  826. writew(0x2db4, host->base + MMC_REG_READ_TO);
  827. host->imask = IMXMCI_INT_MASK_DEFAULT;
  828. writew(host->imask, host->base + MMC_REG_INT_MASK);
  829. host->dma = imx_dma_request_by_prio(DRIVER_NAME, DMA_PRIO_LOW);
  830. if(host->dma < 0) {
  831. dev_err(mmc_dev(host->mmc), "imx_dma_request_by_prio failed\n");
  832. ret = -EBUSY;
  833. goto out;
  834. }
  835. host->dma_allocated = 1;
  836. imx_dma_setup_handlers(host->dma, imxmci_dma_irq, NULL, host);
  837. RSSR(host->dma) = DMA_REQ_SDHC;
  838. tasklet_init(&host->tasklet, imxmci_tasklet_fnc, (unsigned long)host);
  839. host->status_reg=0;
  840. host->pending_events=0;
  841. ret = request_irq(host->irq, imxmci_irq, 0, DRIVER_NAME, host);
  842. if (ret)
  843. goto out;
  844. if (host->pdata && host->pdata->card_present)
  845. host->present = host->pdata->card_present(mmc_dev(mmc));
  846. else /* if there is no way to detect assume that card is present */
  847. host->present = 1;
  848. init_timer(&host->timer);
  849. host->timer.data = (unsigned long)host;
  850. host->timer.function = imxmci_check_status;
  851. add_timer(&host->timer);
  852. mod_timer(&host->timer, jiffies + (HZ >> 1));
  853. platform_set_drvdata(pdev, mmc);
  854. mmc_add_host(mmc);
  855. return 0;
  856. out:
  857. if (host) {
  858. if (host->dma_allocated) {
  859. imx_dma_free(host->dma);
  860. host->dma_allocated = 0;
  861. }
  862. if (host->clk) {
  863. clk_disable(host->clk);
  864. clk_put(host->clk);
  865. }
  866. if (host->base)
  867. iounmap(host->base);
  868. }
  869. if (mmc)
  870. mmc_free_host(mmc);
  871. release_mem_region(r->start, resource_size(r));
  872. return ret;
  873. }
  874. static int __exit imxmci_remove(struct platform_device *pdev)
  875. {
  876. struct mmc_host *mmc = platform_get_drvdata(pdev);
  877. platform_set_drvdata(pdev, NULL);
  878. if (mmc) {
  879. struct imxmci_host *host = mmc_priv(mmc);
  880. tasklet_disable(&host->tasklet);
  881. del_timer_sync(&host->timer);
  882. mmc_remove_host(mmc);
  883. free_irq(host->irq, host);
  884. iounmap(host->base);
  885. if (host->dma_allocated) {
  886. imx_dma_free(host->dma);
  887. host->dma_allocated = 0;
  888. }
  889. tasklet_kill(&host->tasklet);
  890. clk_disable(host->clk);
  891. clk_put(host->clk);
  892. release_mem_region(host->res->start, resource_size(host->res));
  893. mmc_free_host(mmc);
  894. }
  895. return 0;
  896. }
  897. #ifdef CONFIG_PM
  898. static int imxmci_suspend(struct platform_device *dev, pm_message_t state)
  899. {
  900. struct mmc_host *mmc = platform_get_drvdata(dev);
  901. int ret = 0;
  902. if (mmc)
  903. ret = mmc_suspend_host(mmc, state);
  904. return ret;
  905. }
  906. static int imxmci_resume(struct platform_device *dev)
  907. {
  908. struct mmc_host *mmc = platform_get_drvdata(dev);
  909. struct imxmci_host *host;
  910. int ret = 0;
  911. if (mmc) {
  912. host = mmc_priv(mmc);
  913. if (host)
  914. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  915. ret = mmc_resume_host(mmc);
  916. }
  917. return ret;
  918. }
  919. #else
  920. #define imxmci_suspend NULL
  921. #define imxmci_resume NULL
  922. #endif /* CONFIG_PM */
  923. static struct platform_driver imxmci_driver = {
  924. .remove = __exit_p(imxmci_remove),
  925. .suspend = imxmci_suspend,
  926. .resume = imxmci_resume,
  927. .driver = {
  928. .name = DRIVER_NAME,
  929. .owner = THIS_MODULE,
  930. }
  931. };
  932. static int __init imxmci_init(void)
  933. {
  934. return platform_driver_probe(&imxmci_driver, imxmci_probe);
  935. }
  936. static void __exit imxmci_exit(void)
  937. {
  938. platform_driver_unregister(&imxmci_driver);
  939. }
  940. module_init(imxmci_init);
  941. module_exit(imxmci_exit);
  942. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  943. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  944. MODULE_LICENSE("GPL");
  945. MODULE_ALIAS("platform:imx-mmc");