cb710-mmc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * cb710/mmc.c
  3. *
  4. * Copyright by Michał Mirosław, 2008-2009
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/slab.h>
  13. #include <linux/pci.h>
  14. #include <linux/delay.h>
  15. #include "cb710-mmc.h"
  16. static const u8 cb710_clock_divider_log2[8] = {
  17. /* 1, 2, 4, 8, 16, 32, 128, 512 */
  18. 0, 1, 2, 3, 4, 5, 7, 9
  19. };
  20. #define CB710_MAX_DIVIDER_IDX \
  21. (ARRAY_SIZE(cb710_clock_divider_log2) - 1)
  22. static const u8 cb710_src_freq_mhz[16] = {
  23. 33, 10, 20, 25, 30, 35, 40, 45,
  24. 50, 55, 60, 65, 70, 75, 80, 85
  25. };
  26. static void cb710_mmc_set_clock(struct mmc_host *mmc, int hz)
  27. {
  28. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  29. struct pci_dev *pdev = cb710_slot_to_chip(slot)->pdev;
  30. u32 src_freq_idx;
  31. u32 divider_idx;
  32. int src_hz;
  33. /* this is magic, unverifiable for me, unless I get
  34. * MMC card with cables connected to bus signals */
  35. pci_read_config_dword(pdev, 0x48, &src_freq_idx);
  36. src_freq_idx = (src_freq_idx >> 16) & 0xF;
  37. src_hz = cb710_src_freq_mhz[src_freq_idx] * 1000000;
  38. for (divider_idx = 0; divider_idx < CB710_MAX_DIVIDER_IDX; ++divider_idx) {
  39. if (hz >= src_hz >> cb710_clock_divider_log2[divider_idx])
  40. break;
  41. }
  42. if (src_freq_idx)
  43. divider_idx |= 0x8;
  44. cb710_pci_update_config_reg(pdev, 0x40, ~0xF0000000, divider_idx << 28);
  45. dev_dbg(cb710_slot_dev(slot),
  46. "clock set to %d Hz, wanted %d Hz; flag = %d\n",
  47. src_hz >> cb710_clock_divider_log2[divider_idx & 7],
  48. hz, (divider_idx & 8) != 0);
  49. }
  50. static void __cb710_mmc_enable_irq(struct cb710_slot *slot,
  51. unsigned short enable, unsigned short mask)
  52. {
  53. /* clear global IE
  54. * - it gets set later if any interrupt sources are enabled */
  55. mask |= CB710_MMC_IE_IRQ_ENABLE;
  56. /* look like interrupt is fired whenever
  57. * WORD[0x0C] & WORD[0x10] != 0;
  58. * -> bit 15 port 0x0C seems to be global interrupt enable
  59. */
  60. enable = (cb710_read_port_16(slot, CB710_MMC_IRQ_ENABLE_PORT)
  61. & ~mask) | enable;
  62. if (enable)
  63. enable |= CB710_MMC_IE_IRQ_ENABLE;
  64. cb710_write_port_16(slot, CB710_MMC_IRQ_ENABLE_PORT, enable);
  65. }
  66. static void cb710_mmc_enable_irq(struct cb710_slot *slot,
  67. unsigned short enable, unsigned short mask)
  68. {
  69. struct cb710_mmc_reader *reader = mmc_priv(cb710_slot_to_mmc(slot));
  70. unsigned long flags;
  71. spin_lock_irqsave(&reader->irq_lock, flags);
  72. /* this is the only thing irq_lock protects */
  73. __cb710_mmc_enable_irq(slot, enable, mask);
  74. spin_unlock_irqrestore(&reader->irq_lock, flags);
  75. }
  76. static void cb710_mmc_reset_events(struct cb710_slot *slot)
  77. {
  78. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, 0xFF);
  79. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, 0xFF);
  80. cb710_write_port_8(slot, CB710_MMC_STATUS2_PORT, 0xFF);
  81. }
  82. static int cb710_mmc_is_card_inserted(struct cb710_slot *slot)
  83. {
  84. return cb710_read_port_8(slot, CB710_MMC_STATUS3_PORT)
  85. & CB710_MMC_S3_CARD_DETECTED;
  86. }
  87. static void cb710_mmc_enable_4bit_data(struct cb710_slot *slot, int enable)
  88. {
  89. dev_dbg(cb710_slot_dev(slot), "configuring %d-data-line%s mode\n",
  90. enable ? 4 : 1, enable ? "s" : "");
  91. if (enable)
  92. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT,
  93. CB710_MMC_C1_4BIT_DATA_BUS, 0);
  94. else
  95. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT,
  96. 0, CB710_MMC_C1_4BIT_DATA_BUS);
  97. }
  98. static int cb710_check_event(struct cb710_slot *slot, u8 what)
  99. {
  100. u16 status;
  101. status = cb710_read_port_16(slot, CB710_MMC_STATUS_PORT);
  102. if (status & CB710_MMC_S0_FIFO_UNDERFLOW) {
  103. /* it is just a guess, so log it */
  104. dev_dbg(cb710_slot_dev(slot),
  105. "CHECK : ignoring bit 6 in status %04X\n", status);
  106. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT,
  107. CB710_MMC_S0_FIFO_UNDERFLOW);
  108. status &= ~CB710_MMC_S0_FIFO_UNDERFLOW;
  109. }
  110. if (status & CB710_MMC_STATUS_ERROR_EVENTS) {
  111. dev_dbg(cb710_slot_dev(slot),
  112. "CHECK : returning EIO on status %04X\n", status);
  113. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, status & 0xFF);
  114. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT,
  115. CB710_MMC_S1_RESET);
  116. return -EIO;
  117. }
  118. /* 'what' is a bit in MMC_STATUS1 */
  119. if ((status >> 8) & what) {
  120. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, what);
  121. return 1;
  122. }
  123. return 0;
  124. }
  125. static int cb710_wait_for_event(struct cb710_slot *slot, u8 what)
  126. {
  127. int err = 0;
  128. unsigned limit = 2000000; /* FIXME: real timeout */
  129. #ifdef CONFIG_CB710_DEBUG
  130. u32 e, x;
  131. e = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  132. #endif
  133. while (!(err = cb710_check_event(slot, what))) {
  134. if (!--limit) {
  135. cb710_dump_regs(cb710_slot_to_chip(slot),
  136. CB710_DUMP_REGS_MMC);
  137. err = -ETIMEDOUT;
  138. break;
  139. }
  140. udelay(1);
  141. }
  142. #ifdef CONFIG_CB710_DEBUG
  143. x = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  144. limit = 2000000 - limit;
  145. if (limit > 100)
  146. dev_dbg(cb710_slot_dev(slot),
  147. "WAIT10: waited %d loops, what %d, entry val %08X, exit val %08X\n",
  148. limit, what, e, x);
  149. #endif
  150. return err < 0 ? err : 0;
  151. }
  152. static int cb710_wait_while_busy(struct cb710_slot *slot, uint8_t mask)
  153. {
  154. unsigned limit = 500000; /* FIXME: real timeout */
  155. int err = 0;
  156. #ifdef CONFIG_CB710_DEBUG
  157. u32 e, x;
  158. e = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  159. #endif
  160. while (cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT) & mask) {
  161. if (!--limit) {
  162. cb710_dump_regs(cb710_slot_to_chip(slot),
  163. CB710_DUMP_REGS_MMC);
  164. err = -ETIMEDOUT;
  165. break;
  166. }
  167. udelay(1);
  168. }
  169. #ifdef CONFIG_CB710_DEBUG
  170. x = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  171. limit = 500000 - limit;
  172. if (limit > 100)
  173. dev_dbg(cb710_slot_dev(slot),
  174. "WAIT12: waited %d loops, mask %02X, entry val %08X, exit val %08X\n",
  175. limit, mask, e, x);
  176. #endif
  177. return 0;
  178. }
  179. static void cb710_mmc_set_transfer_size(struct cb710_slot *slot,
  180. size_t count, size_t blocksize)
  181. {
  182. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  183. cb710_write_port_32(slot, CB710_MMC_TRANSFER_SIZE_PORT,
  184. ((count - 1) << 16)|(blocksize - 1));
  185. dev_vdbg(cb710_slot_dev(slot), "set up for %zu block%s of %zu bytes\n",
  186. count, count == 1 ? "" : "s", blocksize);
  187. }
  188. static void cb710_mmc_fifo_hack(struct cb710_slot *slot)
  189. {
  190. /* without this, received data is prepended with 8-bytes of zeroes */
  191. u32 r1, r2;
  192. int ok = 0;
  193. r1 = cb710_read_port_32(slot, CB710_MMC_DATA_PORT);
  194. r2 = cb710_read_port_32(slot, CB710_MMC_DATA_PORT);
  195. if (cb710_read_port_8(slot, CB710_MMC_STATUS0_PORT)
  196. & CB710_MMC_S0_FIFO_UNDERFLOW) {
  197. cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT,
  198. CB710_MMC_S0_FIFO_UNDERFLOW);
  199. ok = 1;
  200. }
  201. dev_dbg(cb710_slot_dev(slot),
  202. "FIFO-read-hack: expected STATUS0 bit was %s\n",
  203. ok ? "set." : "NOT SET!");
  204. dev_dbg(cb710_slot_dev(slot),
  205. "FIFO-read-hack: dwords ignored: %08X %08X - %s\n",
  206. r1, r2, (r1|r2) ? "BAD (NOT ZERO)!" : "ok");
  207. }
  208. static int cb710_mmc_receive_pio(struct cb710_slot *slot,
  209. struct sg_mapping_iter *miter, size_t dw_count)
  210. {
  211. if (!(cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT) & CB710_MMC_S2_FIFO_READY)) {
  212. int err = cb710_wait_for_event(slot,
  213. CB710_MMC_S1_PIO_TRANSFER_DONE);
  214. if (err)
  215. return err;
  216. }
  217. cb710_sg_dwiter_write_from_io(miter,
  218. slot->iobase + CB710_MMC_DATA_PORT, dw_count);
  219. return 0;
  220. }
  221. static bool cb710_is_transfer_size_supported(struct mmc_data *data)
  222. {
  223. return !(data->blksz & 15 && (data->blocks != 1 || data->blksz != 8));
  224. }
  225. static int cb710_mmc_receive(struct cb710_slot *slot, struct mmc_data *data)
  226. {
  227. struct sg_mapping_iter miter;
  228. size_t len, blocks = data->blocks;
  229. int err = 0;
  230. /* TODO: I don't know how/if the hardware handles non-16B-boundary blocks
  231. * except single 8B block */
  232. if (unlikely(data->blksz & 15 && (data->blocks != 1 || data->blksz != 8)))
  233. return -EINVAL;
  234. sg_miter_start(&miter, data->sg, data->sg_len, 0);
  235. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT,
  236. 15, CB710_MMC_C2_READ_PIO_SIZE_MASK);
  237. cb710_mmc_fifo_hack(slot);
  238. while (blocks-- > 0) {
  239. len = data->blksz;
  240. while (len >= 16) {
  241. err = cb710_mmc_receive_pio(slot, &miter, 4);
  242. if (err)
  243. goto out;
  244. len -= 16;
  245. }
  246. if (!len)
  247. continue;
  248. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT,
  249. len - 1, CB710_MMC_C2_READ_PIO_SIZE_MASK);
  250. len = (len >= 8) ? 4 : 2;
  251. err = cb710_mmc_receive_pio(slot, &miter, len);
  252. if (err)
  253. goto out;
  254. }
  255. out:
  256. cb710_sg_miter_stop_writing(&miter);
  257. return err;
  258. }
  259. static int cb710_mmc_send(struct cb710_slot *slot, struct mmc_data *data)
  260. {
  261. struct sg_mapping_iter miter;
  262. size_t len, blocks = data->blocks;
  263. int err = 0;
  264. /* TODO: I don't know how/if the hardware handles multiple
  265. * non-16B-boundary blocks */
  266. if (unlikely(data->blocks > 1 && data->blksz & 15))
  267. return -EINVAL;
  268. sg_miter_start(&miter, data->sg, data->sg_len, 0);
  269. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT,
  270. 0, CB710_MMC_C2_READ_PIO_SIZE_MASK);
  271. while (blocks-- > 0) {
  272. len = (data->blksz + 15) >> 4;
  273. do {
  274. if (!(cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT)
  275. & CB710_MMC_S2_FIFO_EMPTY)) {
  276. err = cb710_wait_for_event(slot,
  277. CB710_MMC_S1_PIO_TRANSFER_DONE);
  278. if (err)
  279. goto out;
  280. }
  281. cb710_sg_dwiter_read_to_io(&miter,
  282. slot->iobase + CB710_MMC_DATA_PORT, 4);
  283. } while (--len);
  284. }
  285. out:
  286. sg_miter_stop(&miter);
  287. return err;
  288. }
  289. static u16 cb710_encode_cmd_flags(struct cb710_mmc_reader *reader,
  290. struct mmc_command *cmd)
  291. {
  292. unsigned int flags = cmd->flags;
  293. u16 cb_flags = 0;
  294. /* Windows driver returned 0 for commands for which no response
  295. * is expected. It happened that there were only two such commands
  296. * used: MMC_GO_IDLE_STATE and MMC_GO_INACTIVE_STATE so it might
  297. * as well be a bug in that driver.
  298. *
  299. * Original driver set bit 14 for MMC/SD application
  300. * commands. There's no difference 'on the wire' and
  301. * it apparently works without it anyway.
  302. */
  303. switch (flags & MMC_CMD_MASK) {
  304. case MMC_CMD_AC: cb_flags = CB710_MMC_CMD_AC; break;
  305. case MMC_CMD_ADTC: cb_flags = CB710_MMC_CMD_ADTC; break;
  306. case MMC_CMD_BC: cb_flags = CB710_MMC_CMD_BC; break;
  307. case MMC_CMD_BCR: cb_flags = CB710_MMC_CMD_BCR; break;
  308. }
  309. if (flags & MMC_RSP_BUSY)
  310. cb_flags |= CB710_MMC_RSP_BUSY;
  311. cb_flags |= cmd->opcode << CB710_MMC_CMD_CODE_SHIFT;
  312. if (cmd->data && (cmd->data->flags & MMC_DATA_READ))
  313. cb_flags |= CB710_MMC_DATA_READ;
  314. if (flags & MMC_RSP_PRESENT) {
  315. /* Windows driver set 01 at bits 4,3 except for
  316. * MMC_SET_BLOCKLEN where it set 10. Maybe the
  317. * hardware can do something special about this
  318. * command? The original driver looks buggy/incomplete
  319. * anyway so we ignore this for now.
  320. *
  321. * I assume that 00 here means no response is expected.
  322. */
  323. cb_flags |= CB710_MMC_RSP_PRESENT;
  324. if (flags & MMC_RSP_136)
  325. cb_flags |= CB710_MMC_RSP_136;
  326. if (!(flags & MMC_RSP_CRC))
  327. cb_flags |= CB710_MMC_RSP_NO_CRC;
  328. }
  329. return cb_flags;
  330. }
  331. static void cb710_receive_response(struct cb710_slot *slot,
  332. struct mmc_command *cmd)
  333. {
  334. unsigned rsp_opcode, wanted_opcode;
  335. /* Looks like final byte with CRC is always stripped (same as SDHCI) */
  336. if (cmd->flags & MMC_RSP_136) {
  337. u32 resp[4];
  338. resp[0] = cb710_read_port_32(slot, CB710_MMC_RESPONSE3_PORT);
  339. resp[1] = cb710_read_port_32(slot, CB710_MMC_RESPONSE2_PORT);
  340. resp[2] = cb710_read_port_32(slot, CB710_MMC_RESPONSE1_PORT);
  341. resp[3] = cb710_read_port_32(slot, CB710_MMC_RESPONSE0_PORT);
  342. rsp_opcode = resp[0] >> 24;
  343. cmd->resp[0] = (resp[0] << 8)|(resp[1] >> 24);
  344. cmd->resp[1] = (resp[1] << 8)|(resp[2] >> 24);
  345. cmd->resp[2] = (resp[2] << 8)|(resp[3] >> 24);
  346. cmd->resp[3] = (resp[3] << 8);
  347. } else {
  348. rsp_opcode = cb710_read_port_32(slot, CB710_MMC_RESPONSE1_PORT) & 0x3F;
  349. cmd->resp[0] = cb710_read_port_32(slot, CB710_MMC_RESPONSE0_PORT);
  350. }
  351. wanted_opcode = (cmd->flags & MMC_RSP_OPCODE) ? cmd->opcode : 0x3F;
  352. if (rsp_opcode != wanted_opcode)
  353. cmd->error = -EILSEQ;
  354. }
  355. static int cb710_mmc_transfer_data(struct cb710_slot *slot,
  356. struct mmc_data *data)
  357. {
  358. int error, to;
  359. if (data->flags & MMC_DATA_READ)
  360. error = cb710_mmc_receive(slot, data);
  361. else
  362. error = cb710_mmc_send(slot, data);
  363. to = cb710_wait_for_event(slot, CB710_MMC_S1_DATA_TRANSFER_DONE);
  364. if (!error)
  365. error = to;
  366. if (!error)
  367. data->bytes_xfered = data->blksz * data->blocks;
  368. return error;
  369. }
  370. static int cb710_mmc_command(struct mmc_host *mmc, struct mmc_command *cmd)
  371. {
  372. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  373. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  374. struct mmc_data *data = cmd->data;
  375. u16 cb_cmd = cb710_encode_cmd_flags(reader, cmd);
  376. dev_dbg(cb710_slot_dev(slot), "cmd request: 0x%04X\n", cb_cmd);
  377. if (data) {
  378. if (!cb710_is_transfer_size_supported(data)) {
  379. data->error = -EINVAL;
  380. return -1;
  381. }
  382. cb710_mmc_set_transfer_size(slot, data->blocks, data->blksz);
  383. }
  384. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20|CB710_MMC_S2_BUSY_10);
  385. cb710_write_port_16(slot, CB710_MMC_CMD_TYPE_PORT, cb_cmd);
  386. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  387. cb710_write_port_32(slot, CB710_MMC_CMD_PARAM_PORT, cmd->arg);
  388. cb710_mmc_reset_events(slot);
  389. cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  390. cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x01, 0);
  391. cmd->error = cb710_wait_for_event(slot, CB710_MMC_S1_COMMAND_SENT);
  392. if (cmd->error)
  393. return -1;
  394. if (cmd->flags & MMC_RSP_PRESENT) {
  395. cb710_receive_response(slot, cmd);
  396. if (cmd->error)
  397. return -1;
  398. }
  399. if (data)
  400. data->error = cb710_mmc_transfer_data(slot, data);
  401. return 0;
  402. }
  403. static void cb710_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  404. {
  405. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  406. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  407. WARN_ON(reader->mrq != NULL);
  408. reader->mrq = mrq;
  409. cb710_mmc_enable_irq(slot, CB710_MMC_IE_TEST_MASK, 0);
  410. if (cb710_mmc_is_card_inserted(slot)) {
  411. if (!cb710_mmc_command(mmc, mrq->cmd) && mrq->stop)
  412. cb710_mmc_command(mmc, mrq->stop);
  413. mdelay(1);
  414. } else {
  415. mrq->cmd->error = -ENOMEDIUM;
  416. }
  417. tasklet_schedule(&reader->finish_req_tasklet);
  418. }
  419. static int cb710_mmc_powerup(struct cb710_slot *slot)
  420. {
  421. #ifdef CONFIG_CB710_DEBUG
  422. struct cb710_chip *chip = cb710_slot_to_chip(slot);
  423. #endif
  424. int err;
  425. /* a lot of magic; see comment in cb710_mmc_set_clock() */
  426. dev_dbg(cb710_slot_dev(slot), "bus powerup\n");
  427. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  428. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  429. if (unlikely(err))
  430. return err;
  431. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x80, 0);
  432. cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0x80, 0);
  433. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  434. mdelay(1);
  435. dev_dbg(cb710_slot_dev(slot), "after delay 1\n");
  436. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  437. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  438. if (unlikely(err))
  439. return err;
  440. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x09, 0);
  441. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  442. mdelay(1);
  443. dev_dbg(cb710_slot_dev(slot), "after delay 2\n");
  444. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  445. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  446. if (unlikely(err))
  447. return err;
  448. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0, 0x08);
  449. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  450. mdelay(2);
  451. dev_dbg(cb710_slot_dev(slot), "after delay 3\n");
  452. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  453. cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x06, 0);
  454. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x70, 0);
  455. cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT, 0x80, 0);
  456. cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0x03, 0);
  457. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  458. err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20);
  459. if (unlikely(err))
  460. return err;
  461. /* This port behaves weird: quick byte reads of 0x08,0x09 return
  462. * 0xFF,0x00 after writing 0xFFFF to 0x08; it works correctly when
  463. * read/written from userspace... What am I missing here?
  464. * (it doesn't depend on write-to-read delay) */
  465. cb710_write_port_16(slot, CB710_MMC_CONFIGB_PORT, 0xFFFF);
  466. cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x06, 0);
  467. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  468. dev_dbg(cb710_slot_dev(slot), "bus powerup finished\n");
  469. return cb710_check_event(slot, 0);
  470. }
  471. static void cb710_mmc_powerdown(struct cb710_slot *slot)
  472. {
  473. cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0, 0x81);
  474. cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0, 0x80);
  475. }
  476. static void cb710_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  477. {
  478. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  479. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  480. int err;
  481. cb710_mmc_set_clock(mmc, ios->clock);
  482. if (!cb710_mmc_is_card_inserted(slot)) {
  483. dev_dbg(cb710_slot_dev(slot),
  484. "no card inserted - ignoring bus powerup request\n");
  485. ios->power_mode = MMC_POWER_OFF;
  486. }
  487. if (ios->power_mode != reader->last_power_mode)
  488. switch (ios->power_mode) {
  489. case MMC_POWER_ON:
  490. err = cb710_mmc_powerup(slot);
  491. if (err) {
  492. dev_warn(cb710_slot_dev(slot),
  493. "powerup failed (%d)- retrying\n", err);
  494. cb710_mmc_powerdown(slot);
  495. udelay(1);
  496. err = cb710_mmc_powerup(slot);
  497. if (err)
  498. dev_warn(cb710_slot_dev(slot),
  499. "powerup retry failed (%d) - expect errors\n",
  500. err);
  501. }
  502. reader->last_power_mode = MMC_POWER_ON;
  503. break;
  504. case MMC_POWER_OFF:
  505. cb710_mmc_powerdown(slot);
  506. reader->last_power_mode = MMC_POWER_OFF;
  507. break;
  508. case MMC_POWER_UP:
  509. default:
  510. /* ignore */;
  511. }
  512. cb710_mmc_enable_4bit_data(slot, ios->bus_width != MMC_BUS_WIDTH_1);
  513. cb710_mmc_enable_irq(slot, CB710_MMC_IE_TEST_MASK, 0);
  514. }
  515. static int cb710_mmc_get_ro(struct mmc_host *mmc)
  516. {
  517. struct cb710_slot *slot = cb710_mmc_to_slot(mmc);
  518. return cb710_read_port_8(slot, CB710_MMC_STATUS3_PORT)
  519. & CB710_MMC_S3_WRITE_PROTECTED;
  520. }
  521. static int cb710_mmc_irq_handler(struct cb710_slot *slot)
  522. {
  523. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  524. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  525. u32 status, config1, config2, irqen;
  526. status = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT);
  527. irqen = cb710_read_port_32(slot, CB710_MMC_IRQ_ENABLE_PORT);
  528. config2 = cb710_read_port_32(slot, CB710_MMC_CONFIGB_PORT);
  529. config1 = cb710_read_port_32(slot, CB710_MMC_CONFIG_PORT);
  530. dev_dbg(cb710_slot_dev(slot), "interrupt; status: %08X, "
  531. "ie: %08X, c2: %08X, c1: %08X\n",
  532. status, irqen, config2, config1);
  533. if (status & (CB710_MMC_S1_CARD_CHANGED << 8)) {
  534. /* ack the event */
  535. cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT,
  536. CB710_MMC_S1_CARD_CHANGED);
  537. if ((irqen & CB710_MMC_IE_CISTATUS_MASK)
  538. == CB710_MMC_IE_CISTATUS_MASK)
  539. mmc_detect_change(mmc, HZ/5);
  540. } else {
  541. dev_dbg(cb710_slot_dev(slot), "unknown interrupt (test)\n");
  542. spin_lock(&reader->irq_lock);
  543. __cb710_mmc_enable_irq(slot, 0, CB710_MMC_IE_TEST_MASK);
  544. spin_unlock(&reader->irq_lock);
  545. }
  546. return 1;
  547. }
  548. static void cb710_mmc_finish_request_tasklet(unsigned long data)
  549. {
  550. struct mmc_host *mmc = (void *)data;
  551. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  552. struct mmc_request *mrq = reader->mrq;
  553. reader->mrq = NULL;
  554. mmc_request_done(mmc, mrq);
  555. }
  556. static const struct mmc_host_ops cb710_mmc_host = {
  557. .request = cb710_mmc_request,
  558. .set_ios = cb710_mmc_set_ios,
  559. .get_ro = cb710_mmc_get_ro
  560. };
  561. #ifdef CONFIG_PM
  562. static int cb710_mmc_suspend(struct platform_device *pdev, pm_message_t state)
  563. {
  564. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  565. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  566. int err;
  567. err = mmc_suspend_host(mmc, state);
  568. if (err)
  569. return err;
  570. cb710_mmc_enable_irq(slot, 0, ~0);
  571. return 0;
  572. }
  573. static int cb710_mmc_resume(struct platform_device *pdev)
  574. {
  575. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  576. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  577. cb710_mmc_enable_irq(slot, 0, ~0);
  578. return mmc_resume_host(mmc);
  579. }
  580. #endif /* CONFIG_PM */
  581. static int __devinit cb710_mmc_init(struct platform_device *pdev)
  582. {
  583. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  584. struct cb710_chip *chip = cb710_slot_to_chip(slot);
  585. struct mmc_host *mmc;
  586. struct cb710_mmc_reader *reader;
  587. int err;
  588. u32 val;
  589. mmc = mmc_alloc_host(sizeof(*reader), cb710_slot_dev(slot));
  590. if (!mmc)
  591. return -ENOMEM;
  592. dev_set_drvdata(&pdev->dev, mmc);
  593. /* harmless (maybe) magic */
  594. pci_read_config_dword(chip->pdev, 0x48, &val);
  595. val = cb710_src_freq_mhz[(val >> 16) & 0xF];
  596. dev_dbg(cb710_slot_dev(slot), "source frequency: %dMHz\n", val);
  597. val *= 1000000;
  598. mmc->ops = &cb710_mmc_host;
  599. mmc->f_max = val;
  600. mmc->f_min = val >> cb710_clock_divider_log2[CB710_MAX_DIVIDER_IDX];
  601. mmc->ocr_avail = MMC_VDD_32_33|MMC_VDD_33_34;
  602. mmc->caps = MMC_CAP_4_BIT_DATA;
  603. reader = mmc_priv(mmc);
  604. tasklet_init(&reader->finish_req_tasklet,
  605. cb710_mmc_finish_request_tasklet, (unsigned long)mmc);
  606. spin_lock_init(&reader->irq_lock);
  607. cb710_dump_regs(chip, CB710_DUMP_REGS_MMC);
  608. cb710_mmc_enable_irq(slot, 0, ~0);
  609. cb710_set_irq_handler(slot, cb710_mmc_irq_handler);
  610. err = mmc_add_host(mmc);
  611. if (unlikely(err))
  612. goto err_free_mmc;
  613. dev_dbg(cb710_slot_dev(slot), "mmc_hostname is %s\n",
  614. mmc_hostname(mmc));
  615. cb710_mmc_enable_irq(slot, CB710_MMC_IE_CARD_INSERTION_STATUS, 0);
  616. return 0;
  617. err_free_mmc:
  618. dev_dbg(cb710_slot_dev(slot), "mmc_add_host() failed: %d\n", err);
  619. mmc_free_host(mmc);
  620. return err;
  621. }
  622. static int __devexit cb710_mmc_exit(struct platform_device *pdev)
  623. {
  624. struct cb710_slot *slot = cb710_pdev_to_slot(pdev);
  625. struct mmc_host *mmc = cb710_slot_to_mmc(slot);
  626. struct cb710_mmc_reader *reader = mmc_priv(mmc);
  627. cb710_mmc_enable_irq(slot, 0, CB710_MMC_IE_CARD_INSERTION_STATUS);
  628. mmc_remove_host(mmc);
  629. /* IRQs should be disabled now, but let's stay on the safe side */
  630. cb710_mmc_enable_irq(slot, 0, ~0);
  631. cb710_set_irq_handler(slot, NULL);
  632. /* clear config ports - just in case */
  633. cb710_write_port_32(slot, CB710_MMC_CONFIG_PORT, 0);
  634. cb710_write_port_16(slot, CB710_MMC_CONFIGB_PORT, 0);
  635. tasklet_kill(&reader->finish_req_tasklet);
  636. mmc_free_host(mmc);
  637. return 0;
  638. }
  639. static struct platform_driver cb710_mmc_driver = {
  640. .driver.name = "cb710-mmc",
  641. .probe = cb710_mmc_init,
  642. .remove = __devexit_p(cb710_mmc_exit),
  643. #ifdef CONFIG_PM
  644. .suspend = cb710_mmc_suspend,
  645. .resume = cb710_mmc_resume,
  646. #endif
  647. };
  648. static int __init cb710_mmc_init_module(void)
  649. {
  650. return platform_driver_register(&cb710_mmc_driver);
  651. }
  652. static void __exit cb710_mmc_cleanup_module(void)
  653. {
  654. platform_driver_unregister(&cb710_mmc_driver);
  655. }
  656. module_init(cb710_mmc_init_module);
  657. module_exit(cb710_mmc_cleanup_module);
  658. MODULE_AUTHOR("Michał Mirosław <mirq-linux@rere.qmqm.pl>");
  659. MODULE_DESCRIPTION("ENE CB710 memory card reader driver - MMC/SD part");
  660. MODULE_LICENSE("GPL");
  661. MODULE_ALIAS("platform:cb710-mmc");