tc6393xb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /*
  2. * Toshiba TC6393XB SoC support
  3. *
  4. * Copyright(c) 2005-2006 Chris Humbert
  5. * Copyright(c) 2005 Dirk Opfer
  6. * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
  7. * Copyright(c) 2007 Dmitry Baryshkov
  8. *
  9. * Based on code written by Sharp/Lineo for 2.4 kernels
  10. * Based on locomo.c
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/err.h>
  23. #include <linux/mfd/core.h>
  24. #include <linux/mfd/tmio.h>
  25. #include <linux/mfd/tc6393xb.h>
  26. #include <linux/gpio.h>
  27. #define SCR_REVID 0x08 /* b Revision ID */
  28. #define SCR_ISR 0x50 /* b Interrupt Status */
  29. #define SCR_IMR 0x52 /* b Interrupt Mask */
  30. #define SCR_IRR 0x54 /* b Interrupt Routing */
  31. #define SCR_GPER 0x60 /* w GP Enable */
  32. #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
  33. #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
  34. #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
  35. #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
  36. #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
  37. #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
  38. #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
  39. #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
  40. #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
  41. #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
  42. #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
  43. #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
  44. #define SCR_CCR 0x98 /* w Clock Control */
  45. #define SCR_PLL2CR 0x9a /* w PLL2 Control */
  46. #define SCR_PLL1CR 0x9c /* l PLL1 Control */
  47. #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
  48. #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
  49. #define SCR_FER 0xe0 /* b Function Enable */
  50. #define SCR_MCR 0xe4 /* w Mode Control */
  51. #define SCR_CONFIG 0xfc /* b Configuration Control */
  52. #define SCR_DEBUG 0xff /* b Debug */
  53. #define SCR_CCR_CK32K BIT(0)
  54. #define SCR_CCR_USBCK BIT(1)
  55. #define SCR_CCR_UNK1 BIT(4)
  56. #define SCR_CCR_MCLK_MASK (7 << 8)
  57. #define SCR_CCR_MCLK_OFF (0 << 8)
  58. #define SCR_CCR_MCLK_12 (1 << 8)
  59. #define SCR_CCR_MCLK_24 (2 << 8)
  60. #define SCR_CCR_MCLK_48 (3 << 8)
  61. #define SCR_CCR_HCLK_MASK (3 << 12)
  62. #define SCR_CCR_HCLK_24 (0 << 12)
  63. #define SCR_CCR_HCLK_48 (1 << 12)
  64. #define SCR_FER_USBEN BIT(0) /* USB host enable */
  65. #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
  66. #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
  67. #define SCR_MCR_RDY_MASK (3 << 0)
  68. #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
  69. #define SCR_MCR_RDY_TRISTATE (1 << 0)
  70. #define SCR_MCR_RDY_PUSHPULL (2 << 0)
  71. #define SCR_MCR_RDY_UNK BIT(2)
  72. #define SCR_MCR_RDY_EN BIT(3)
  73. #define SCR_MCR_INT_MASK (3 << 4)
  74. #define SCR_MCR_INT_OPENDRAIN (0 << 4)
  75. #define SCR_MCR_INT_TRISTATE (1 << 4)
  76. #define SCR_MCR_INT_PUSHPULL (2 << 4)
  77. #define SCR_MCR_INT_UNK BIT(6)
  78. #define SCR_MCR_INT_EN BIT(7)
  79. /* bits 8 - 16 are unknown */
  80. #define TC_GPIO_BIT(i) (1 << (i & 0x7))
  81. /*--------------------------------------------------------------------------*/
  82. struct tc6393xb {
  83. void __iomem *scr;
  84. struct gpio_chip gpio;
  85. struct clk *clk; /* 3,6 Mhz */
  86. spinlock_t lock; /* protects RMW cycles */
  87. struct {
  88. u8 fer;
  89. u16 ccr;
  90. u8 gpi_bcr[3];
  91. u8 gpo_dsr[3];
  92. u8 gpo_doecr[3];
  93. } suspend_state;
  94. struct resource rscr;
  95. struct resource *iomem;
  96. int irq;
  97. int irq_base;
  98. };
  99. enum {
  100. TC6393XB_CELL_NAND,
  101. TC6393XB_CELL_MMC,
  102. TC6393XB_CELL_OHCI,
  103. TC6393XB_CELL_FB,
  104. };
  105. /*--------------------------------------------------------------------------*/
  106. static int tc6393xb_nand_enable(struct platform_device *nand)
  107. {
  108. struct platform_device *dev = to_platform_device(nand->dev.parent);
  109. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  110. unsigned long flags;
  111. spin_lock_irqsave(&tc6393xb->lock, flags);
  112. /* SMD buffer on */
  113. dev_dbg(&dev->dev, "SMD buffer on\n");
  114. tmio_iowrite8(0xff, tc6393xb->scr + SCR_GPI_BCR(1));
  115. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  116. return 0;
  117. }
  118. static struct tmio_mmc_data tc6393xb_mmc_data = {
  119. .hclk = 24000000,
  120. };
  121. static struct resource __devinitdata tc6393xb_nand_resources[] = {
  122. {
  123. .start = 0x1000,
  124. .end = 0x1007,
  125. .flags = IORESOURCE_MEM,
  126. },
  127. {
  128. .start = 0x0100,
  129. .end = 0x01ff,
  130. .flags = IORESOURCE_MEM,
  131. },
  132. {
  133. .start = IRQ_TC6393_NAND,
  134. .end = IRQ_TC6393_NAND,
  135. .flags = IORESOURCE_IRQ,
  136. },
  137. };
  138. static struct resource __devinitdata tc6393xb_mmc_resources[] = {
  139. {
  140. .start = 0x800,
  141. .end = 0x9ff,
  142. .flags = IORESOURCE_MEM,
  143. },
  144. {
  145. .start = 0x200,
  146. .end = 0x2ff,
  147. .flags = IORESOURCE_MEM,
  148. },
  149. {
  150. .start = IRQ_TC6393_MMC,
  151. .end = IRQ_TC6393_MMC,
  152. .flags = IORESOURCE_IRQ,
  153. },
  154. };
  155. static const struct resource tc6393xb_ohci_resources[] = {
  156. {
  157. .start = 0x3000,
  158. .end = 0x31ff,
  159. .flags = IORESOURCE_MEM,
  160. },
  161. {
  162. .start = 0x0300,
  163. .end = 0x03ff,
  164. .flags = IORESOURCE_MEM,
  165. },
  166. {
  167. .start = 0x010000,
  168. .end = 0x017fff,
  169. .flags = IORESOURCE_MEM,
  170. },
  171. {
  172. .start = 0x018000,
  173. .end = 0x01ffff,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. {
  177. .start = IRQ_TC6393_OHCI,
  178. .end = IRQ_TC6393_OHCI,
  179. .flags = IORESOURCE_IRQ,
  180. },
  181. };
  182. static struct resource __devinitdata tc6393xb_fb_resources[] = {
  183. {
  184. .start = 0x5000,
  185. .end = 0x51ff,
  186. .flags = IORESOURCE_MEM,
  187. },
  188. {
  189. .start = 0x0500,
  190. .end = 0x05ff,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. {
  194. .start = 0x100000,
  195. .end = 0x1fffff,
  196. .flags = IORESOURCE_MEM,
  197. },
  198. {
  199. .start = IRQ_TC6393_FB,
  200. .end = IRQ_TC6393_FB,
  201. .flags = IORESOURCE_IRQ,
  202. },
  203. };
  204. static int tc6393xb_ohci_enable(struct platform_device *dev)
  205. {
  206. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  207. unsigned long flags;
  208. u16 ccr;
  209. u8 fer;
  210. spin_lock_irqsave(&tc6393xb->lock, flags);
  211. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  212. ccr |= SCR_CCR_USBCK;
  213. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  214. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  215. fer |= SCR_FER_USBEN;
  216. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  217. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  218. return 0;
  219. }
  220. static int tc6393xb_ohci_disable(struct platform_device *dev)
  221. {
  222. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  223. unsigned long flags;
  224. u16 ccr;
  225. u8 fer;
  226. spin_lock_irqsave(&tc6393xb->lock, flags);
  227. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  228. fer &= ~SCR_FER_USBEN;
  229. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  230. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  231. ccr &= ~SCR_CCR_USBCK;
  232. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  233. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  234. return 0;
  235. }
  236. static int tc6393xb_fb_enable(struct platform_device *dev)
  237. {
  238. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  239. unsigned long flags;
  240. u16 ccr;
  241. spin_lock_irqsave(&tc6393xb->lock, flags);
  242. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  243. ccr &= ~SCR_CCR_MCLK_MASK;
  244. ccr |= SCR_CCR_MCLK_48;
  245. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  246. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  247. return 0;
  248. }
  249. static int tc6393xb_fb_disable(struct platform_device *dev)
  250. {
  251. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  252. unsigned long flags;
  253. u16 ccr;
  254. spin_lock_irqsave(&tc6393xb->lock, flags);
  255. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  256. ccr &= ~SCR_CCR_MCLK_MASK;
  257. ccr |= SCR_CCR_MCLK_OFF;
  258. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  259. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  260. return 0;
  261. }
  262. int tc6393xb_lcd_set_power(struct platform_device *fb, bool on)
  263. {
  264. struct platform_device *dev = to_platform_device(fb->dev.parent);
  265. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  266. u8 fer;
  267. unsigned long flags;
  268. spin_lock_irqsave(&tc6393xb->lock, flags);
  269. fer = ioread8(tc6393xb->scr + SCR_FER);
  270. if (on)
  271. fer |= SCR_FER_SLCDEN;
  272. else
  273. fer &= ~SCR_FER_SLCDEN;
  274. iowrite8(fer, tc6393xb->scr + SCR_FER);
  275. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  276. return 0;
  277. }
  278. EXPORT_SYMBOL(tc6393xb_lcd_set_power);
  279. int tc6393xb_lcd_mode(struct platform_device *fb,
  280. const struct fb_videomode *mode) {
  281. struct platform_device *dev = to_platform_device(fb->dev.parent);
  282. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  283. unsigned long flags;
  284. spin_lock_irqsave(&tc6393xb->lock, flags);
  285. iowrite16(mode->pixclock, tc6393xb->scr + SCR_PLL1CR + 0);
  286. iowrite16(mode->pixclock >> 16, tc6393xb->scr + SCR_PLL1CR + 2);
  287. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  288. return 0;
  289. }
  290. EXPORT_SYMBOL(tc6393xb_lcd_mode);
  291. static struct mfd_cell __devinitdata tc6393xb_cells[] = {
  292. [TC6393XB_CELL_NAND] = {
  293. .name = "tmio-nand",
  294. .enable = tc6393xb_nand_enable,
  295. .num_resources = ARRAY_SIZE(tc6393xb_nand_resources),
  296. .resources = tc6393xb_nand_resources,
  297. },
  298. [TC6393XB_CELL_MMC] = {
  299. .name = "tmio-mmc",
  300. .driver_data = &tc6393xb_mmc_data,
  301. .num_resources = ARRAY_SIZE(tc6393xb_mmc_resources),
  302. .resources = tc6393xb_mmc_resources,
  303. },
  304. [TC6393XB_CELL_OHCI] = {
  305. .name = "tmio-ohci",
  306. .num_resources = ARRAY_SIZE(tc6393xb_ohci_resources),
  307. .resources = tc6393xb_ohci_resources,
  308. .enable = tc6393xb_ohci_enable,
  309. .suspend = tc6393xb_ohci_disable,
  310. .resume = tc6393xb_ohci_enable,
  311. .disable = tc6393xb_ohci_disable,
  312. },
  313. [TC6393XB_CELL_FB] = {
  314. .name = "tmio-fb",
  315. .num_resources = ARRAY_SIZE(tc6393xb_fb_resources),
  316. .resources = tc6393xb_fb_resources,
  317. .enable = tc6393xb_fb_enable,
  318. .suspend = tc6393xb_fb_disable,
  319. .resume = tc6393xb_fb_enable,
  320. .disable = tc6393xb_fb_disable,
  321. },
  322. };
  323. /*--------------------------------------------------------------------------*/
  324. static int tc6393xb_gpio_get(struct gpio_chip *chip,
  325. unsigned offset)
  326. {
  327. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  328. /* XXX: does dsr also represent inputs? */
  329. return tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8))
  330. & TC_GPIO_BIT(offset);
  331. }
  332. static void __tc6393xb_gpio_set(struct gpio_chip *chip,
  333. unsigned offset, int value)
  334. {
  335. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  336. u8 dsr;
  337. dsr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  338. if (value)
  339. dsr |= TC_GPIO_BIT(offset);
  340. else
  341. dsr &= ~TC_GPIO_BIT(offset);
  342. tmio_iowrite8(dsr, tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  343. }
  344. static void tc6393xb_gpio_set(struct gpio_chip *chip,
  345. unsigned offset, int value)
  346. {
  347. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  348. unsigned long flags;
  349. spin_lock_irqsave(&tc6393xb->lock, flags);
  350. __tc6393xb_gpio_set(chip, offset, value);
  351. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  352. }
  353. static int tc6393xb_gpio_direction_input(struct gpio_chip *chip,
  354. unsigned offset)
  355. {
  356. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  357. unsigned long flags;
  358. u8 doecr;
  359. spin_lock_irqsave(&tc6393xb->lock, flags);
  360. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  361. doecr &= ~TC_GPIO_BIT(offset);
  362. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  363. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  364. return 0;
  365. }
  366. static int tc6393xb_gpio_direction_output(struct gpio_chip *chip,
  367. unsigned offset, int value)
  368. {
  369. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  370. unsigned long flags;
  371. u8 doecr;
  372. spin_lock_irqsave(&tc6393xb->lock, flags);
  373. __tc6393xb_gpio_set(chip, offset, value);
  374. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  375. doecr |= TC_GPIO_BIT(offset);
  376. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  377. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  378. return 0;
  379. }
  380. static int tc6393xb_register_gpio(struct tc6393xb *tc6393xb, int gpio_base)
  381. {
  382. tc6393xb->gpio.label = "tc6393xb";
  383. tc6393xb->gpio.base = gpio_base;
  384. tc6393xb->gpio.ngpio = 16;
  385. tc6393xb->gpio.set = tc6393xb_gpio_set;
  386. tc6393xb->gpio.get = tc6393xb_gpio_get;
  387. tc6393xb->gpio.direction_input = tc6393xb_gpio_direction_input;
  388. tc6393xb->gpio.direction_output = tc6393xb_gpio_direction_output;
  389. return gpiochip_add(&tc6393xb->gpio);
  390. }
  391. /*--------------------------------------------------------------------------*/
  392. static void
  393. tc6393xb_irq(unsigned int irq, struct irq_desc *desc)
  394. {
  395. struct tc6393xb *tc6393xb = get_irq_data(irq);
  396. unsigned int isr;
  397. unsigned int i, irq_base;
  398. irq_base = tc6393xb->irq_base;
  399. while ((isr = tmio_ioread8(tc6393xb->scr + SCR_ISR) &
  400. ~tmio_ioread8(tc6393xb->scr + SCR_IMR)))
  401. for (i = 0; i < TC6393XB_NR_IRQS; i++) {
  402. if (isr & (1 << i))
  403. generic_handle_irq(irq_base + i);
  404. }
  405. }
  406. static void tc6393xb_irq_ack(unsigned int irq)
  407. {
  408. }
  409. static void tc6393xb_irq_mask(unsigned int irq)
  410. {
  411. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  412. unsigned long flags;
  413. u8 imr;
  414. spin_lock_irqsave(&tc6393xb->lock, flags);
  415. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  416. imr |= 1 << (irq - tc6393xb->irq_base);
  417. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  418. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  419. }
  420. static void tc6393xb_irq_unmask(unsigned int irq)
  421. {
  422. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  423. unsigned long flags;
  424. u8 imr;
  425. spin_lock_irqsave(&tc6393xb->lock, flags);
  426. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  427. imr &= ~(1 << (irq - tc6393xb->irq_base));
  428. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  429. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  430. }
  431. static struct irq_chip tc6393xb_chip = {
  432. .name = "tc6393xb",
  433. .ack = tc6393xb_irq_ack,
  434. .mask = tc6393xb_irq_mask,
  435. .unmask = tc6393xb_irq_unmask,
  436. };
  437. static void tc6393xb_attach_irq(struct platform_device *dev)
  438. {
  439. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  440. unsigned int irq, irq_base;
  441. irq_base = tc6393xb->irq_base;
  442. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  443. set_irq_chip(irq, &tc6393xb_chip);
  444. set_irq_chip_data(irq, tc6393xb);
  445. set_irq_handler(irq, handle_edge_irq);
  446. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  447. }
  448. set_irq_type(tc6393xb->irq, IRQ_TYPE_EDGE_FALLING);
  449. set_irq_data(tc6393xb->irq, tc6393xb);
  450. set_irq_chained_handler(tc6393xb->irq, tc6393xb_irq);
  451. }
  452. static void tc6393xb_detach_irq(struct platform_device *dev)
  453. {
  454. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  455. unsigned int irq, irq_base;
  456. set_irq_chained_handler(tc6393xb->irq, NULL);
  457. set_irq_data(tc6393xb->irq, NULL);
  458. irq_base = tc6393xb->irq_base;
  459. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  460. set_irq_flags(irq, 0);
  461. set_irq_chip(irq, NULL);
  462. set_irq_chip_data(irq, NULL);
  463. }
  464. }
  465. /*--------------------------------------------------------------------------*/
  466. static int __devinit tc6393xb_probe(struct platform_device *dev)
  467. {
  468. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  469. struct tc6393xb *tc6393xb;
  470. struct resource *iomem, *rscr;
  471. int ret, temp;
  472. iomem = platform_get_resource(dev, IORESOURCE_MEM, 0);
  473. if (!iomem)
  474. return -EINVAL;
  475. tc6393xb = kzalloc(sizeof *tc6393xb, GFP_KERNEL);
  476. if (!tc6393xb) {
  477. ret = -ENOMEM;
  478. goto err_kzalloc;
  479. }
  480. spin_lock_init(&tc6393xb->lock);
  481. platform_set_drvdata(dev, tc6393xb);
  482. ret = platform_get_irq(dev, 0);
  483. if (ret >= 0)
  484. tc6393xb->irq = ret;
  485. else
  486. goto err_noirq;
  487. tc6393xb->iomem = iomem;
  488. tc6393xb->irq_base = tcpd->irq_base;
  489. tc6393xb->clk = clk_get(&dev->dev, "CLK_CK3P6MI");
  490. if (IS_ERR(tc6393xb->clk)) {
  491. ret = PTR_ERR(tc6393xb->clk);
  492. goto err_clk_get;
  493. }
  494. rscr = &tc6393xb->rscr;
  495. rscr->name = "tc6393xb-core";
  496. rscr->start = iomem->start;
  497. rscr->end = iomem->start + 0xff;
  498. rscr->flags = IORESOURCE_MEM;
  499. ret = request_resource(iomem, rscr);
  500. if (ret)
  501. goto err_request_scr;
  502. tc6393xb->scr = ioremap(rscr->start, rscr->end - rscr->start + 1);
  503. if (!tc6393xb->scr) {
  504. ret = -ENOMEM;
  505. goto err_ioremap;
  506. }
  507. ret = clk_enable(tc6393xb->clk);
  508. if (ret)
  509. goto err_clk_enable;
  510. ret = tcpd->enable(dev);
  511. if (ret)
  512. goto err_enable;
  513. iowrite8(0, tc6393xb->scr + SCR_FER);
  514. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  515. iowrite16(SCR_CCR_UNK1 | SCR_CCR_HCLK_48,
  516. tc6393xb->scr + SCR_CCR);
  517. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  518. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  519. BIT(15), tc6393xb->scr + SCR_MCR);
  520. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  521. iowrite8(0, tc6393xb->scr + SCR_IRR);
  522. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  523. printk(KERN_INFO "Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
  524. tmio_ioread8(tc6393xb->scr + SCR_REVID),
  525. (unsigned long) iomem->start, tc6393xb->irq);
  526. tc6393xb->gpio.base = -1;
  527. if (tcpd->gpio_base >= 0) {
  528. ret = tc6393xb_register_gpio(tc6393xb, tcpd->gpio_base);
  529. if (ret)
  530. goto err_gpio_add;
  531. }
  532. tc6393xb_attach_irq(dev);
  533. if (tcpd->setup) {
  534. ret = tcpd->setup(dev);
  535. if (ret)
  536. goto err_setup;
  537. }
  538. tc6393xb_cells[TC6393XB_CELL_NAND].driver_data = tcpd->nand_data;
  539. tc6393xb_cells[TC6393XB_CELL_NAND].platform_data =
  540. &tc6393xb_cells[TC6393XB_CELL_NAND];
  541. tc6393xb_cells[TC6393XB_CELL_NAND].data_size =
  542. sizeof(tc6393xb_cells[TC6393XB_CELL_NAND]);
  543. tc6393xb_cells[TC6393XB_CELL_MMC].platform_data =
  544. &tc6393xb_cells[TC6393XB_CELL_MMC];
  545. tc6393xb_cells[TC6393XB_CELL_MMC].data_size =
  546. sizeof(tc6393xb_cells[TC6393XB_CELL_MMC]);
  547. tc6393xb_cells[TC6393XB_CELL_OHCI].platform_data =
  548. &tc6393xb_cells[TC6393XB_CELL_OHCI];
  549. tc6393xb_cells[TC6393XB_CELL_OHCI].data_size =
  550. sizeof(tc6393xb_cells[TC6393XB_CELL_OHCI]);
  551. tc6393xb_cells[TC6393XB_CELL_FB].driver_data = tcpd->fb_data;
  552. tc6393xb_cells[TC6393XB_CELL_FB].platform_data =
  553. &tc6393xb_cells[TC6393XB_CELL_FB];
  554. tc6393xb_cells[TC6393XB_CELL_FB].data_size =
  555. sizeof(tc6393xb_cells[TC6393XB_CELL_FB]);
  556. ret = mfd_add_devices(&dev->dev, dev->id,
  557. tc6393xb_cells, ARRAY_SIZE(tc6393xb_cells),
  558. iomem, tcpd->irq_base);
  559. if (!ret)
  560. return 0;
  561. if (tcpd->teardown)
  562. tcpd->teardown(dev);
  563. err_setup:
  564. tc6393xb_detach_irq(dev);
  565. err_gpio_add:
  566. if (tc6393xb->gpio.base != -1)
  567. temp = gpiochip_remove(&tc6393xb->gpio);
  568. tcpd->disable(dev);
  569. err_clk_enable:
  570. clk_disable(tc6393xb->clk);
  571. err_enable:
  572. iounmap(tc6393xb->scr);
  573. err_ioremap:
  574. release_resource(&tc6393xb->rscr);
  575. err_request_scr:
  576. clk_put(tc6393xb->clk);
  577. err_noirq:
  578. err_clk_get:
  579. kfree(tc6393xb);
  580. err_kzalloc:
  581. return ret;
  582. }
  583. static int __devexit tc6393xb_remove(struct platform_device *dev)
  584. {
  585. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  586. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  587. int ret;
  588. mfd_remove_devices(&dev->dev);
  589. if (tcpd->teardown)
  590. tcpd->teardown(dev);
  591. tc6393xb_detach_irq(dev);
  592. if (tc6393xb->gpio.base != -1) {
  593. ret = gpiochip_remove(&tc6393xb->gpio);
  594. if (ret) {
  595. dev_err(&dev->dev, "Can't remove gpio chip: %d\n", ret);
  596. return ret;
  597. }
  598. }
  599. ret = tcpd->disable(dev);
  600. clk_disable(tc6393xb->clk);
  601. iounmap(tc6393xb->scr);
  602. release_resource(&tc6393xb->rscr);
  603. platform_set_drvdata(dev, NULL);
  604. clk_put(tc6393xb->clk);
  605. kfree(tc6393xb);
  606. return ret;
  607. }
  608. #ifdef CONFIG_PM
  609. static int tc6393xb_suspend(struct platform_device *dev, pm_message_t state)
  610. {
  611. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  612. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  613. int i, ret;
  614. tc6393xb->suspend_state.ccr = ioread16(tc6393xb->scr + SCR_CCR);
  615. tc6393xb->suspend_state.fer = ioread8(tc6393xb->scr + SCR_FER);
  616. for (i = 0; i < 3; i++) {
  617. tc6393xb->suspend_state.gpo_dsr[i] =
  618. ioread8(tc6393xb->scr + SCR_GPO_DSR(i));
  619. tc6393xb->suspend_state.gpo_doecr[i] =
  620. ioread8(tc6393xb->scr + SCR_GPO_DOECR(i));
  621. tc6393xb->suspend_state.gpi_bcr[i] =
  622. ioread8(tc6393xb->scr + SCR_GPI_BCR(i));
  623. }
  624. ret = tcpd->suspend(dev);
  625. clk_disable(tc6393xb->clk);
  626. return ret;
  627. }
  628. static int tc6393xb_resume(struct platform_device *dev)
  629. {
  630. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  631. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  632. int ret;
  633. int i;
  634. clk_enable(tc6393xb->clk);
  635. ret = tcpd->resume(dev);
  636. if (ret)
  637. return ret;
  638. if (!tcpd->resume_restore)
  639. return 0;
  640. iowrite8(tc6393xb->suspend_state.fer, tc6393xb->scr + SCR_FER);
  641. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  642. iowrite16(tc6393xb->suspend_state.ccr, tc6393xb->scr + SCR_CCR);
  643. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  644. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  645. BIT(15), tc6393xb->scr + SCR_MCR);
  646. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  647. iowrite8(0, tc6393xb->scr + SCR_IRR);
  648. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  649. for (i = 0; i < 3; i++) {
  650. iowrite8(tc6393xb->suspend_state.gpo_dsr[i],
  651. tc6393xb->scr + SCR_GPO_DSR(i));
  652. iowrite8(tc6393xb->suspend_state.gpo_doecr[i],
  653. tc6393xb->scr + SCR_GPO_DOECR(i));
  654. iowrite8(tc6393xb->suspend_state.gpi_bcr[i],
  655. tc6393xb->scr + SCR_GPI_BCR(i));
  656. }
  657. return 0;
  658. }
  659. #else
  660. #define tc6393xb_suspend NULL
  661. #define tc6393xb_resume NULL
  662. #endif
  663. static struct platform_driver tc6393xb_driver = {
  664. .probe = tc6393xb_probe,
  665. .remove = __devexit_p(tc6393xb_remove),
  666. .suspend = tc6393xb_suspend,
  667. .resume = tc6393xb_resume,
  668. .driver = {
  669. .name = "tc6393xb",
  670. .owner = THIS_MODULE,
  671. },
  672. };
  673. static int __init tc6393xb_init(void)
  674. {
  675. return platform_driver_register(&tc6393xb_driver);
  676. }
  677. static void __exit tc6393xb_exit(void)
  678. {
  679. platform_driver_unregister(&tc6393xb_driver);
  680. }
  681. subsys_initcall(tc6393xb_init);
  682. module_exit(tc6393xb_exit);
  683. MODULE_LICENSE("GPL v2");
  684. MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
  685. MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
  686. MODULE_ALIAS("platform:tc6393xb");