sm501.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/i2c-gpio.h>
  22. #include <linux/sm501.h>
  23. #include <linux/sm501-regs.h>
  24. #include <linux/serial_8250.h>
  25. #include <asm/io.h>
  26. struct sm501_device {
  27. struct list_head list;
  28. struct platform_device pdev;
  29. };
  30. struct sm501_gpio;
  31. #ifdef CONFIG_MFD_SM501_GPIO
  32. #include <linux/gpio.h>
  33. struct sm501_gpio_chip {
  34. struct gpio_chip gpio;
  35. struct sm501_gpio *ourgpio; /* to get back to parent. */
  36. void __iomem *regbase;
  37. void __iomem *control; /* address of control reg. */
  38. };
  39. struct sm501_gpio {
  40. struct sm501_gpio_chip low;
  41. struct sm501_gpio_chip high;
  42. spinlock_t lock;
  43. unsigned int registered : 1;
  44. void __iomem *regs;
  45. struct resource *regs_res;
  46. };
  47. #else
  48. struct sm501_gpio {
  49. /* no gpio support, empty definition for sm501_devdata. */
  50. };
  51. #endif
  52. struct sm501_devdata {
  53. spinlock_t reg_lock;
  54. struct mutex clock_lock;
  55. struct list_head devices;
  56. struct sm501_gpio gpio;
  57. struct device *dev;
  58. struct resource *io_res;
  59. struct resource *mem_res;
  60. struct resource *regs_claim;
  61. struct sm501_platdata *platdata;
  62. unsigned int in_suspend;
  63. unsigned long pm_misc;
  64. int unit_power[20];
  65. unsigned int pdev_id;
  66. unsigned int irq;
  67. void __iomem *regs;
  68. unsigned int rev;
  69. };
  70. #define MHZ (1000 * 1000)
  71. #ifdef DEBUG
  72. static const unsigned int div_tab[] = {
  73. [0] = 1,
  74. [1] = 2,
  75. [2] = 4,
  76. [3] = 8,
  77. [4] = 16,
  78. [5] = 32,
  79. [6] = 64,
  80. [7] = 128,
  81. [8] = 3,
  82. [9] = 6,
  83. [10] = 12,
  84. [11] = 24,
  85. [12] = 48,
  86. [13] = 96,
  87. [14] = 192,
  88. [15] = 384,
  89. [16] = 5,
  90. [17] = 10,
  91. [18] = 20,
  92. [19] = 40,
  93. [20] = 80,
  94. [21] = 160,
  95. [22] = 320,
  96. [23] = 604,
  97. };
  98. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  99. unsigned int lshft, unsigned int selbit,
  100. unsigned long mask)
  101. {
  102. if (val & selbit)
  103. pll2 = 288 * MHZ;
  104. return pll2 / div_tab[(val >> lshft) & mask];
  105. }
  106. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  107. /* sm501_dump_clk
  108. *
  109. * Print out the current clock configuration for the device
  110. */
  111. static void sm501_dump_clk(struct sm501_devdata *sm)
  112. {
  113. unsigned long misct = readl(sm->regs + SM501_MISC_TIMING);
  114. unsigned long pm0 = readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  115. unsigned long pm1 = readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  116. unsigned long pmc = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  117. unsigned long sdclk0, sdclk1;
  118. unsigned long pll2 = 0;
  119. switch (misct & 0x30) {
  120. case 0x00:
  121. pll2 = 336 * MHZ;
  122. break;
  123. case 0x10:
  124. pll2 = 288 * MHZ;
  125. break;
  126. case 0x20:
  127. pll2 = 240 * MHZ;
  128. break;
  129. case 0x30:
  130. pll2 = 192 * MHZ;
  131. break;
  132. }
  133. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  134. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  135. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  136. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  137. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  138. misct, pm0, pm1);
  139. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  140. fmt_freq(pll2), sdclk0, sdclk1);
  141. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  142. dev_dbg(sm->dev, "PM0[%c]: "
  143. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  144. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  145. (pmc & 3 ) == 0 ? '*' : '-',
  146. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  147. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  148. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  149. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  150. dev_dbg(sm->dev, "PM1[%c]: "
  151. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  152. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  153. (pmc & 3 ) == 1 ? '*' : '-',
  154. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  155. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  156. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  157. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  158. }
  159. static void sm501_dump_regs(struct sm501_devdata *sm)
  160. {
  161. void __iomem *regs = sm->regs;
  162. dev_info(sm->dev, "System Control %08x\n",
  163. readl(regs + SM501_SYSTEM_CONTROL));
  164. dev_info(sm->dev, "Misc Control %08x\n",
  165. readl(regs + SM501_MISC_CONTROL));
  166. dev_info(sm->dev, "GPIO Control Low %08x\n",
  167. readl(regs + SM501_GPIO31_0_CONTROL));
  168. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  169. readl(regs + SM501_GPIO63_32_CONTROL));
  170. dev_info(sm->dev, "DRAM Control %08x\n",
  171. readl(regs + SM501_DRAM_CONTROL));
  172. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  173. readl(regs + SM501_ARBTRTN_CONTROL));
  174. dev_info(sm->dev, "Misc Timing %08x\n",
  175. readl(regs + SM501_MISC_TIMING));
  176. }
  177. static void sm501_dump_gate(struct sm501_devdata *sm)
  178. {
  179. dev_info(sm->dev, "CurrentGate %08x\n",
  180. readl(sm->regs + SM501_CURRENT_GATE));
  181. dev_info(sm->dev, "CurrentClock %08x\n",
  182. readl(sm->regs + SM501_CURRENT_CLOCK));
  183. dev_info(sm->dev, "PowerModeControl %08x\n",
  184. readl(sm->regs + SM501_POWER_MODE_CONTROL));
  185. }
  186. #else
  187. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  188. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  189. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  190. #endif
  191. /* sm501_sync_regs
  192. *
  193. * ensure the
  194. */
  195. static void sm501_sync_regs(struct sm501_devdata *sm)
  196. {
  197. readl(sm->regs);
  198. }
  199. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  200. {
  201. /* during suspend/resume, we are currently not allowed to sleep,
  202. * so change to using mdelay() instead of msleep() if we
  203. * are in one of these paths */
  204. if (sm->in_suspend)
  205. mdelay(delay);
  206. else
  207. msleep(delay);
  208. }
  209. /* sm501_misc_control
  210. *
  211. * alters the miscellaneous control parameters
  212. */
  213. int sm501_misc_control(struct device *dev,
  214. unsigned long set, unsigned long clear)
  215. {
  216. struct sm501_devdata *sm = dev_get_drvdata(dev);
  217. unsigned long misc;
  218. unsigned long save;
  219. unsigned long to;
  220. spin_lock_irqsave(&sm->reg_lock, save);
  221. misc = readl(sm->regs + SM501_MISC_CONTROL);
  222. to = (misc & ~clear) | set;
  223. if (to != misc) {
  224. writel(to, sm->regs + SM501_MISC_CONTROL);
  225. sm501_sync_regs(sm);
  226. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  227. }
  228. spin_unlock_irqrestore(&sm->reg_lock, save);
  229. return to;
  230. }
  231. EXPORT_SYMBOL_GPL(sm501_misc_control);
  232. /* sm501_modify_reg
  233. *
  234. * Modify a register in the SM501 which may be shared with other
  235. * drivers.
  236. */
  237. unsigned long sm501_modify_reg(struct device *dev,
  238. unsigned long reg,
  239. unsigned long set,
  240. unsigned long clear)
  241. {
  242. struct sm501_devdata *sm = dev_get_drvdata(dev);
  243. unsigned long data;
  244. unsigned long save;
  245. spin_lock_irqsave(&sm->reg_lock, save);
  246. data = readl(sm->regs + reg);
  247. data |= set;
  248. data &= ~clear;
  249. writel(data, sm->regs + reg);
  250. sm501_sync_regs(sm);
  251. spin_unlock_irqrestore(&sm->reg_lock, save);
  252. return data;
  253. }
  254. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  255. /* sm501_unit_power
  256. *
  257. * alters the power active gate to set specific units on or off
  258. */
  259. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  260. {
  261. struct sm501_devdata *sm = dev_get_drvdata(dev);
  262. unsigned long mode;
  263. unsigned long gate;
  264. unsigned long clock;
  265. mutex_lock(&sm->clock_lock);
  266. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  267. gate = readl(sm->regs + SM501_CURRENT_GATE);
  268. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  269. mode &= 3; /* get current power mode */
  270. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  271. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  272. goto already;
  273. }
  274. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  275. sm->unit_power[unit], to);
  276. if (to == 0 && sm->unit_power[unit] == 0) {
  277. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  278. goto already;
  279. }
  280. sm->unit_power[unit] += to ? 1 : -1;
  281. to = sm->unit_power[unit] ? 1 : 0;
  282. if (to) {
  283. if (gate & (1 << unit))
  284. goto already;
  285. gate |= (1 << unit);
  286. } else {
  287. if (!(gate & (1 << unit)))
  288. goto already;
  289. gate &= ~(1 << unit);
  290. }
  291. switch (mode) {
  292. case 1:
  293. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  294. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  295. mode = 0;
  296. break;
  297. case 2:
  298. case 0:
  299. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  300. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  301. mode = 1;
  302. break;
  303. default:
  304. gate = -1;
  305. goto already;
  306. }
  307. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  308. sm501_sync_regs(sm);
  309. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  310. gate, clock, mode);
  311. sm501_mdelay(sm, 16);
  312. already:
  313. mutex_unlock(&sm->clock_lock);
  314. return gate;
  315. }
  316. EXPORT_SYMBOL_GPL(sm501_unit_power);
  317. /* Perform a rounded division. */
  318. static long sm501fb_round_div(long num, long denom)
  319. {
  320. /* n / d + 1 / 2 = (2n + d) / 2d */
  321. return (2 * num + denom) / (2 * denom);
  322. }
  323. /* clock value structure. */
  324. struct sm501_clock {
  325. unsigned long mclk;
  326. int divider;
  327. int shift;
  328. unsigned int m, n, k;
  329. };
  330. /* sm501_calc_clock
  331. *
  332. * Calculates the nearest discrete clock frequency that
  333. * can be achieved with the specified input clock.
  334. * the maximum divisor is 3 or 5
  335. */
  336. static int sm501_calc_clock(unsigned long freq,
  337. struct sm501_clock *clock,
  338. int max_div,
  339. unsigned long mclk,
  340. long *best_diff)
  341. {
  342. int ret = 0;
  343. int divider;
  344. int shift;
  345. long diff;
  346. /* try dividers 1 and 3 for CRT and for panel,
  347. try divider 5 for panel only.*/
  348. for (divider = 1; divider <= max_div; divider += 2) {
  349. /* try all 8 shift values.*/
  350. for (shift = 0; shift < 8; shift++) {
  351. /* Calculate difference to requested clock */
  352. diff = sm501fb_round_div(mclk, divider << shift) - freq;
  353. if (diff < 0)
  354. diff = -diff;
  355. /* If it is less than the current, use it */
  356. if (diff < *best_diff) {
  357. *best_diff = diff;
  358. clock->mclk = mclk;
  359. clock->divider = divider;
  360. clock->shift = shift;
  361. ret = 1;
  362. }
  363. }
  364. }
  365. return ret;
  366. }
  367. /* sm501_calc_pll
  368. *
  369. * Calculates the nearest discrete clock frequency that can be
  370. * achieved using the programmable PLL.
  371. * the maximum divisor is 3 or 5
  372. */
  373. static unsigned long sm501_calc_pll(unsigned long freq,
  374. struct sm501_clock *clock,
  375. int max_div)
  376. {
  377. unsigned long mclk;
  378. unsigned int m, n, k;
  379. long best_diff = 999999999;
  380. /*
  381. * The SM502 datasheet doesn't specify the min/max values for M and N.
  382. * N = 1 at least doesn't work in practice.
  383. */
  384. for (m = 2; m <= 255; m++) {
  385. for (n = 2; n <= 127; n++) {
  386. for (k = 0; k <= 1; k++) {
  387. mclk = (24000000UL * m / n) >> k;
  388. if (sm501_calc_clock(freq, clock, max_div,
  389. mclk, &best_diff)) {
  390. clock->m = m;
  391. clock->n = n;
  392. clock->k = k;
  393. }
  394. }
  395. }
  396. }
  397. /* Return best clock. */
  398. return clock->mclk / (clock->divider << clock->shift);
  399. }
  400. /* sm501_select_clock
  401. *
  402. * Calculates the nearest discrete clock frequency that can be
  403. * achieved using the 288MHz and 336MHz PLLs.
  404. * the maximum divisor is 3 or 5
  405. */
  406. static unsigned long sm501_select_clock(unsigned long freq,
  407. struct sm501_clock *clock,
  408. int max_div)
  409. {
  410. unsigned long mclk;
  411. long best_diff = 999999999;
  412. /* Try 288MHz and 336MHz clocks. */
  413. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  414. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  415. }
  416. /* Return best clock. */
  417. return clock->mclk / (clock->divider << clock->shift);
  418. }
  419. /* sm501_set_clock
  420. *
  421. * set one of the four clock sources to the closest available frequency to
  422. * the one specified
  423. */
  424. unsigned long sm501_set_clock(struct device *dev,
  425. int clksrc,
  426. unsigned long req_freq)
  427. {
  428. struct sm501_devdata *sm = dev_get_drvdata(dev);
  429. unsigned long mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  430. unsigned long gate = readl(sm->regs + SM501_CURRENT_GATE);
  431. unsigned long clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  432. unsigned char reg;
  433. unsigned int pll_reg = 0;
  434. unsigned long sm501_freq; /* the actual frequency acheived */
  435. struct sm501_clock to;
  436. /* find achivable discrete frequency and setup register value
  437. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  438. * has an extra bit for the divider */
  439. switch (clksrc) {
  440. case SM501_CLOCK_P2XCLK:
  441. /* This clock is divided in half so to achive the
  442. * requested frequency the value must be multiplied by
  443. * 2. This clock also has an additional pre divisor */
  444. if (sm->rev >= 0xC0) {
  445. /* SM502 -> use the programmable PLL */
  446. sm501_freq = (sm501_calc_pll(2 * req_freq,
  447. &to, 5) / 2);
  448. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  449. if (to.divider == 3)
  450. reg |= 0x08; /* /3 divider required */
  451. else if (to.divider == 5)
  452. reg |= 0x10; /* /5 divider required */
  453. reg |= 0x40; /* select the programmable PLL */
  454. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  455. } else {
  456. sm501_freq = (sm501_select_clock(2 * req_freq,
  457. &to, 5) / 2);
  458. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  459. if (to.divider == 3)
  460. reg |= 0x08; /* /3 divider required */
  461. else if (to.divider == 5)
  462. reg |= 0x10; /* /5 divider required */
  463. if (to.mclk != 288000000)
  464. reg |= 0x20; /* which mclk pll is source */
  465. }
  466. break;
  467. case SM501_CLOCK_V2XCLK:
  468. /* This clock is divided in half so to achive the
  469. * requested frequency the value must be multiplied by 2. */
  470. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  471. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  472. if (to.divider == 3)
  473. reg |= 0x08; /* /3 divider required */
  474. if (to.mclk != 288000000)
  475. reg |= 0x10; /* which mclk pll is source */
  476. break;
  477. case SM501_CLOCK_MCLK:
  478. case SM501_CLOCK_M1XCLK:
  479. /* These clocks are the same and not further divided */
  480. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  481. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  482. if (to.divider == 3)
  483. reg |= 0x08; /* /3 divider required */
  484. if (to.mclk != 288000000)
  485. reg |= 0x10; /* which mclk pll is source */
  486. break;
  487. default:
  488. return 0; /* this is bad */
  489. }
  490. mutex_lock(&sm->clock_lock);
  491. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  492. gate = readl(sm->regs + SM501_CURRENT_GATE);
  493. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  494. clock = clock & ~(0xFF << clksrc);
  495. clock |= reg<<clksrc;
  496. mode &= 3; /* find current mode */
  497. switch (mode) {
  498. case 1:
  499. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  500. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  501. mode = 0;
  502. break;
  503. case 2:
  504. case 0:
  505. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  506. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  507. mode = 1;
  508. break;
  509. default:
  510. mutex_unlock(&sm->clock_lock);
  511. return -1;
  512. }
  513. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  514. if (pll_reg)
  515. writel(pll_reg, sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  516. sm501_sync_regs(sm);
  517. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  518. gate, clock, mode);
  519. sm501_mdelay(sm, 16);
  520. mutex_unlock(&sm->clock_lock);
  521. sm501_dump_clk(sm);
  522. return sm501_freq;
  523. }
  524. EXPORT_SYMBOL_GPL(sm501_set_clock);
  525. /* sm501_find_clock
  526. *
  527. * finds the closest available frequency for a given clock
  528. */
  529. unsigned long sm501_find_clock(struct device *dev,
  530. int clksrc,
  531. unsigned long req_freq)
  532. {
  533. struct sm501_devdata *sm = dev_get_drvdata(dev);
  534. unsigned long sm501_freq; /* the frequency achiveable by the 501 */
  535. struct sm501_clock to;
  536. switch (clksrc) {
  537. case SM501_CLOCK_P2XCLK:
  538. if (sm->rev >= 0xC0) {
  539. /* SM502 -> use the programmable PLL */
  540. sm501_freq = (sm501_calc_pll(2 * req_freq,
  541. &to, 5) / 2);
  542. } else {
  543. sm501_freq = (sm501_select_clock(2 * req_freq,
  544. &to, 5) / 2);
  545. }
  546. break;
  547. case SM501_CLOCK_V2XCLK:
  548. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  549. break;
  550. case SM501_CLOCK_MCLK:
  551. case SM501_CLOCK_M1XCLK:
  552. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  553. break;
  554. default:
  555. sm501_freq = 0; /* error */
  556. }
  557. return sm501_freq;
  558. }
  559. EXPORT_SYMBOL_GPL(sm501_find_clock);
  560. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  561. {
  562. return container_of(pdev, struct sm501_device, pdev);
  563. }
  564. /* sm501_device_release
  565. *
  566. * A release function for the platform devices we create to allow us to
  567. * free any items we allocated
  568. */
  569. static void sm501_device_release(struct device *dev)
  570. {
  571. kfree(to_sm_device(to_platform_device(dev)));
  572. }
  573. /* sm501_create_subdev
  574. *
  575. * Create a skeleton platform device with resources for passing to a
  576. * sub-driver
  577. */
  578. static struct platform_device *
  579. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  580. unsigned int res_count, unsigned int platform_data_size)
  581. {
  582. struct sm501_device *smdev;
  583. smdev = kzalloc(sizeof(struct sm501_device) +
  584. (sizeof(struct resource) * res_count) +
  585. platform_data_size, GFP_KERNEL);
  586. if (!smdev)
  587. return NULL;
  588. smdev->pdev.dev.release = sm501_device_release;
  589. smdev->pdev.name = name;
  590. smdev->pdev.id = sm->pdev_id;
  591. smdev->pdev.dev.parent = sm->dev;
  592. if (res_count) {
  593. smdev->pdev.resource = (struct resource *)(smdev+1);
  594. smdev->pdev.num_resources = res_count;
  595. }
  596. if (platform_data_size)
  597. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  598. return &smdev->pdev;
  599. }
  600. /* sm501_register_device
  601. *
  602. * Register a platform device created with sm501_create_subdev()
  603. */
  604. static int sm501_register_device(struct sm501_devdata *sm,
  605. struct platform_device *pdev)
  606. {
  607. struct sm501_device *smdev = to_sm_device(pdev);
  608. int ptr;
  609. int ret;
  610. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  611. printk(KERN_DEBUG "%s[%d] flags %08lx: %08llx..%08llx\n",
  612. pdev->name, ptr,
  613. pdev->resource[ptr].flags,
  614. (unsigned long long)pdev->resource[ptr].start,
  615. (unsigned long long)pdev->resource[ptr].end);
  616. }
  617. ret = platform_device_register(pdev);
  618. if (ret >= 0) {
  619. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  620. list_add_tail(&smdev->list, &sm->devices);
  621. } else
  622. dev_err(sm->dev, "error registering %s (%d)\n",
  623. pdev->name, ret);
  624. return ret;
  625. }
  626. /* sm501_create_subio
  627. *
  628. * Fill in an IO resource for a sub device
  629. */
  630. static void sm501_create_subio(struct sm501_devdata *sm,
  631. struct resource *res,
  632. resource_size_t offs,
  633. resource_size_t size)
  634. {
  635. res->flags = IORESOURCE_MEM;
  636. res->parent = sm->io_res;
  637. res->start = sm->io_res->start + offs;
  638. res->end = res->start + size - 1;
  639. }
  640. /* sm501_create_mem
  641. *
  642. * Fill in an MEM resource for a sub device
  643. */
  644. static void sm501_create_mem(struct sm501_devdata *sm,
  645. struct resource *res,
  646. resource_size_t *offs,
  647. resource_size_t size)
  648. {
  649. *offs -= size; /* adjust memory size */
  650. res->flags = IORESOURCE_MEM;
  651. res->parent = sm->mem_res;
  652. res->start = sm->mem_res->start + *offs;
  653. res->end = res->start + size - 1;
  654. }
  655. /* sm501_create_irq
  656. *
  657. * Fill in an IRQ resource for a sub device
  658. */
  659. static void sm501_create_irq(struct sm501_devdata *sm,
  660. struct resource *res)
  661. {
  662. res->flags = IORESOURCE_IRQ;
  663. res->parent = NULL;
  664. res->start = res->end = sm->irq;
  665. }
  666. static int sm501_register_usbhost(struct sm501_devdata *sm,
  667. resource_size_t *mem_avail)
  668. {
  669. struct platform_device *pdev;
  670. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  671. if (!pdev)
  672. return -ENOMEM;
  673. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  674. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  675. sm501_create_irq(sm, &pdev->resource[2]);
  676. return sm501_register_device(sm, pdev);
  677. }
  678. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  679. struct plat_serial8250_port *uart_data,
  680. unsigned int offset)
  681. {
  682. uart_data->membase = sm->regs + offset;
  683. uart_data->mapbase = sm->io_res->start + offset;
  684. uart_data->iotype = UPIO_MEM;
  685. uart_data->irq = sm->irq;
  686. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  687. uart_data->regshift = 2;
  688. uart_data->uartclk = (9600 * 16);
  689. }
  690. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  691. {
  692. struct platform_device *pdev;
  693. struct plat_serial8250_port *uart_data;
  694. pdev = sm501_create_subdev(sm, "serial8250", 0,
  695. sizeof(struct plat_serial8250_port) * 3);
  696. if (!pdev)
  697. return -ENOMEM;
  698. uart_data = pdev->dev.platform_data;
  699. if (devices & SM501_USE_UART0) {
  700. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  701. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  702. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  703. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  704. }
  705. if (devices & SM501_USE_UART1) {
  706. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  707. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  708. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  709. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  710. }
  711. pdev->id = PLAT8250_DEV_SM501;
  712. return sm501_register_device(sm, pdev);
  713. }
  714. static int sm501_register_display(struct sm501_devdata *sm,
  715. resource_size_t *mem_avail)
  716. {
  717. struct platform_device *pdev;
  718. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  719. if (!pdev)
  720. return -ENOMEM;
  721. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  722. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  723. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  724. sm501_create_irq(sm, &pdev->resource[3]);
  725. return sm501_register_device(sm, pdev);
  726. }
  727. #ifdef CONFIG_MFD_SM501_GPIO
  728. static inline struct sm501_gpio_chip *to_sm501_gpio(struct gpio_chip *gc)
  729. {
  730. return container_of(gc, struct sm501_gpio_chip, gpio);
  731. }
  732. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  733. {
  734. return container_of(gpio, struct sm501_devdata, gpio);
  735. }
  736. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  737. {
  738. struct sm501_gpio_chip *smgpio = to_sm501_gpio(chip);
  739. unsigned long result;
  740. result = readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  741. result >>= offset;
  742. return result & 1UL;
  743. }
  744. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  745. unsigned long bit)
  746. {
  747. unsigned long ctrl;
  748. /* check and modify if this pin is not set as gpio. */
  749. if (readl(smchip->control) & bit) {
  750. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  751. "changing mode of gpio, bit %08lx\n", bit);
  752. ctrl = readl(smchip->control);
  753. ctrl &= ~bit;
  754. writel(ctrl, smchip->control);
  755. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  756. }
  757. }
  758. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  759. {
  760. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  761. struct sm501_gpio *smgpio = smchip->ourgpio;
  762. unsigned long bit = 1 << offset;
  763. void __iomem *regs = smchip->regbase;
  764. unsigned long save;
  765. unsigned long val;
  766. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  767. __func__, chip, offset);
  768. spin_lock_irqsave(&smgpio->lock, save);
  769. val = readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  770. if (value)
  771. val |= bit;
  772. writel(val, regs);
  773. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  774. sm501_gpio_ensure_gpio(smchip, bit);
  775. spin_unlock_irqrestore(&smgpio->lock, save);
  776. }
  777. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  778. {
  779. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  780. struct sm501_gpio *smgpio = smchip->ourgpio;
  781. void __iomem *regs = smchip->regbase;
  782. unsigned long bit = 1 << offset;
  783. unsigned long save;
  784. unsigned long ddr;
  785. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  786. __func__, chip, offset);
  787. spin_lock_irqsave(&smgpio->lock, save);
  788. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  789. writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  790. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  791. sm501_gpio_ensure_gpio(smchip, bit);
  792. spin_unlock_irqrestore(&smgpio->lock, save);
  793. return 0;
  794. }
  795. static int sm501_gpio_output(struct gpio_chip *chip,
  796. unsigned offset, int value)
  797. {
  798. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  799. struct sm501_gpio *smgpio = smchip->ourgpio;
  800. unsigned long bit = 1 << offset;
  801. void __iomem *regs = smchip->regbase;
  802. unsigned long save;
  803. unsigned long val;
  804. unsigned long ddr;
  805. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  806. __func__, chip, offset, value);
  807. spin_lock_irqsave(&smgpio->lock, save);
  808. val = readl(regs + SM501_GPIO_DATA_LOW);
  809. if (value)
  810. val |= bit;
  811. else
  812. val &= ~bit;
  813. writel(val, regs);
  814. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  815. writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  816. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  817. writel(val, regs + SM501_GPIO_DATA_LOW);
  818. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  819. spin_unlock_irqrestore(&smgpio->lock, save);
  820. return 0;
  821. }
  822. static struct gpio_chip gpio_chip_template = {
  823. .ngpio = 32,
  824. .direction_input = sm501_gpio_input,
  825. .direction_output = sm501_gpio_output,
  826. .set = sm501_gpio_set,
  827. .get = sm501_gpio_get,
  828. };
  829. static int __devinit sm501_gpio_register_chip(struct sm501_devdata *sm,
  830. struct sm501_gpio *gpio,
  831. struct sm501_gpio_chip *chip)
  832. {
  833. struct sm501_platdata *pdata = sm->platdata;
  834. struct gpio_chip *gchip = &chip->gpio;
  835. int base = pdata->gpio_base;
  836. chip->gpio = gpio_chip_template;
  837. if (chip == &gpio->high) {
  838. if (base > 0)
  839. base += 32;
  840. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  841. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  842. gchip->label = "SM501-HIGH";
  843. } else {
  844. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  845. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  846. gchip->label = "SM501-LOW";
  847. }
  848. gchip->base = base;
  849. chip->ourgpio = gpio;
  850. return gpiochip_add(gchip);
  851. }
  852. static int __devinit sm501_register_gpio(struct sm501_devdata *sm)
  853. {
  854. struct sm501_gpio *gpio = &sm->gpio;
  855. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  856. int ret;
  857. int tmp;
  858. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  859. (unsigned long long)iobase);
  860. spin_lock_init(&gpio->lock);
  861. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  862. if (gpio->regs_res == NULL) {
  863. dev_err(sm->dev, "gpio: failed to request region\n");
  864. return -ENXIO;
  865. }
  866. gpio->regs = ioremap(iobase, 0x20);
  867. if (gpio->regs == NULL) {
  868. dev_err(sm->dev, "gpio: failed to remap registers\n");
  869. ret = -ENXIO;
  870. goto err_claimed;
  871. }
  872. /* Register both our chips. */
  873. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  874. if (ret) {
  875. dev_err(sm->dev, "failed to add low chip\n");
  876. goto err_mapped;
  877. }
  878. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  879. if (ret) {
  880. dev_err(sm->dev, "failed to add high chip\n");
  881. goto err_low_chip;
  882. }
  883. gpio->registered = 1;
  884. return 0;
  885. err_low_chip:
  886. tmp = gpiochip_remove(&gpio->low.gpio);
  887. if (tmp) {
  888. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  889. return ret;
  890. }
  891. err_mapped:
  892. iounmap(gpio->regs);
  893. err_claimed:
  894. release_resource(gpio->regs_res);
  895. kfree(gpio->regs_res);
  896. return ret;
  897. }
  898. static void sm501_gpio_remove(struct sm501_devdata *sm)
  899. {
  900. struct sm501_gpio *gpio = &sm->gpio;
  901. int ret;
  902. if (!sm->gpio.registered)
  903. return;
  904. ret = gpiochip_remove(&gpio->low.gpio);
  905. if (ret)
  906. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  907. ret = gpiochip_remove(&gpio->high.gpio);
  908. if (ret)
  909. dev_err(sm->dev, "cannot remove high chip, cannot tidy up\n");
  910. iounmap(gpio->regs);
  911. release_resource(gpio->regs_res);
  912. kfree(gpio->regs_res);
  913. }
  914. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  915. {
  916. struct sm501_gpio *gpio = &sm->gpio;
  917. int base = (pin < 32) ? gpio->low.gpio.base : gpio->high.gpio.base;
  918. return (pin % 32) + base;
  919. }
  920. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  921. {
  922. return sm->gpio.registered;
  923. }
  924. #else
  925. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  926. {
  927. return 0;
  928. }
  929. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  930. {
  931. }
  932. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  933. {
  934. return -1;
  935. }
  936. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  937. {
  938. return 0;
  939. }
  940. #endif
  941. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  942. struct sm501_platdata_gpio_i2c *iic)
  943. {
  944. struct i2c_gpio_platform_data *icd;
  945. struct platform_device *pdev;
  946. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  947. sizeof(struct i2c_gpio_platform_data));
  948. if (!pdev)
  949. return -ENOMEM;
  950. icd = pdev->dev.platform_data;
  951. /* We keep the pin_sda and pin_scl fields relative in case the
  952. * same platform data is passed to >1 SM501.
  953. */
  954. icd->sda_pin = sm501_gpio_pin2nr(sm, iic->pin_sda);
  955. icd->scl_pin = sm501_gpio_pin2nr(sm, iic->pin_scl);
  956. icd->timeout = iic->timeout;
  957. icd->udelay = iic->udelay;
  958. /* note, we can't use either of the pin numbers, as the i2c-gpio
  959. * driver uses the platform.id field to generate the bus number
  960. * to register with the i2c core; The i2c core doesn't have enough
  961. * entries to deal with anything we currently use.
  962. */
  963. pdev->id = iic->bus_num;
  964. dev_info(sm->dev, "registering i2c-%d: sda=%d (%d), scl=%d (%d)\n",
  965. iic->bus_num,
  966. icd->sda_pin, iic->pin_sda, icd->scl_pin, iic->pin_scl);
  967. return sm501_register_device(sm, pdev);
  968. }
  969. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  970. struct sm501_platdata *pdata)
  971. {
  972. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  973. int index;
  974. int ret;
  975. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  976. ret = sm501_register_gpio_i2c_instance(sm, iic);
  977. if (ret < 0)
  978. return ret;
  979. }
  980. return 0;
  981. }
  982. /* sm501_dbg_regs
  983. *
  984. * Debug attribute to attach to parent device to show core registers
  985. */
  986. static ssize_t sm501_dbg_regs(struct device *dev,
  987. struct device_attribute *attr, char *buff)
  988. {
  989. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  990. unsigned int reg;
  991. char *ptr = buff;
  992. int ret;
  993. for (reg = 0x00; reg < 0x70; reg += 4) {
  994. ret = sprintf(ptr, "%08x = %08x\n",
  995. reg, readl(sm->regs + reg));
  996. ptr += ret;
  997. }
  998. return ptr - buff;
  999. }
  1000. static DEVICE_ATTR(dbg_regs, 0666, sm501_dbg_regs, NULL);
  1001. /* sm501_init_reg
  1002. *
  1003. * Helper function for the init code to setup a register
  1004. *
  1005. * clear the bits which are set in r->mask, and then set
  1006. * the bits set in r->set.
  1007. */
  1008. static inline void sm501_init_reg(struct sm501_devdata *sm,
  1009. unsigned long reg,
  1010. struct sm501_reg_init *r)
  1011. {
  1012. unsigned long tmp;
  1013. tmp = readl(sm->regs + reg);
  1014. tmp &= ~r->mask;
  1015. tmp |= r->set;
  1016. writel(tmp, sm->regs + reg);
  1017. }
  1018. /* sm501_init_regs
  1019. *
  1020. * Setup core register values
  1021. */
  1022. static void sm501_init_regs(struct sm501_devdata *sm,
  1023. struct sm501_initdata *init)
  1024. {
  1025. sm501_misc_control(sm->dev,
  1026. init->misc_control.set,
  1027. init->misc_control.mask);
  1028. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1029. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1030. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1031. if (init->m1xclk) {
  1032. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1033. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1034. }
  1035. if (init->mclk) {
  1036. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1037. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1038. }
  1039. }
  1040. /* Check the PLL sources for the M1CLK and M1XCLK
  1041. *
  1042. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1043. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1044. * function. If this happens, then it is likely the SM501 will
  1045. * hang the system.
  1046. */
  1047. static int sm501_check_clocks(struct sm501_devdata *sm)
  1048. {
  1049. unsigned long pwrmode = readl(sm->regs + SM501_CURRENT_CLOCK);
  1050. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1051. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1052. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1053. }
  1054. static unsigned int sm501_mem_local[] = {
  1055. [0] = 4*1024*1024,
  1056. [1] = 8*1024*1024,
  1057. [2] = 16*1024*1024,
  1058. [3] = 32*1024*1024,
  1059. [4] = 64*1024*1024,
  1060. [5] = 2*1024*1024,
  1061. };
  1062. /* sm501_init_dev
  1063. *
  1064. * Common init code for an SM501
  1065. */
  1066. static int __devinit sm501_init_dev(struct sm501_devdata *sm)
  1067. {
  1068. struct sm501_initdata *idata;
  1069. struct sm501_platdata *pdata;
  1070. resource_size_t mem_avail;
  1071. unsigned long dramctrl;
  1072. unsigned long devid;
  1073. int ret;
  1074. mutex_init(&sm->clock_lock);
  1075. spin_lock_init(&sm->reg_lock);
  1076. INIT_LIST_HEAD(&sm->devices);
  1077. devid = readl(sm->regs + SM501_DEVICEID);
  1078. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1079. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1080. return -EINVAL;
  1081. }
  1082. /* disable irqs */
  1083. writel(0, sm->regs + SM501_IRQ_MASK);
  1084. dramctrl = readl(sm->regs + SM501_DRAM_CONTROL);
  1085. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1086. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1087. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1088. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1089. sm501_dump_gate(sm);
  1090. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1091. if (ret)
  1092. dev_err(sm->dev, "failed to create debug regs file\n");
  1093. sm501_dump_clk(sm);
  1094. /* check to see if we have some device initialisation */
  1095. pdata = sm->platdata;
  1096. idata = pdata ? pdata->init : NULL;
  1097. if (idata) {
  1098. sm501_init_regs(sm, idata);
  1099. if (idata->devices & SM501_USE_USB_HOST)
  1100. sm501_register_usbhost(sm, &mem_avail);
  1101. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1102. sm501_register_uart(sm, idata->devices);
  1103. if (idata->devices & SM501_USE_GPIO)
  1104. sm501_register_gpio(sm);
  1105. }
  1106. if (pdata->gpio_i2c != NULL && pdata->gpio_i2c_nr > 0) {
  1107. if (!sm501_gpio_isregistered(sm))
  1108. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1109. else
  1110. sm501_register_gpio_i2c(sm, pdata);
  1111. }
  1112. ret = sm501_check_clocks(sm);
  1113. if (ret) {
  1114. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1115. "PLLs\n");
  1116. return -EINVAL;
  1117. }
  1118. /* always create a framebuffer */
  1119. sm501_register_display(sm, &mem_avail);
  1120. return 0;
  1121. }
  1122. static int __devinit sm501_plat_probe(struct platform_device *dev)
  1123. {
  1124. struct sm501_devdata *sm;
  1125. int ret;
  1126. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1127. if (sm == NULL) {
  1128. dev_err(&dev->dev, "no memory for device data\n");
  1129. ret = -ENOMEM;
  1130. goto err1;
  1131. }
  1132. sm->dev = &dev->dev;
  1133. sm->pdev_id = dev->id;
  1134. sm->platdata = dev->dev.platform_data;
  1135. ret = platform_get_irq(dev, 0);
  1136. if (ret < 0) {
  1137. dev_err(&dev->dev, "failed to get irq resource\n");
  1138. goto err_res;
  1139. }
  1140. sm->irq = ret;
  1141. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1142. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1143. if (sm->io_res == NULL || sm->mem_res == NULL) {
  1144. dev_err(&dev->dev, "failed to get IO resource\n");
  1145. ret = -ENOENT;
  1146. goto err_res;
  1147. }
  1148. sm->regs_claim = request_mem_region(sm->io_res->start,
  1149. 0x100, "sm501");
  1150. if (sm->regs_claim == NULL) {
  1151. dev_err(&dev->dev, "cannot claim registers\n");
  1152. ret = -EBUSY;
  1153. goto err_res;
  1154. }
  1155. platform_set_drvdata(dev, sm);
  1156. sm->regs = ioremap(sm->io_res->start,
  1157. (sm->io_res->end - sm->io_res->start) - 1);
  1158. if (sm->regs == NULL) {
  1159. dev_err(&dev->dev, "cannot remap registers\n");
  1160. ret = -EIO;
  1161. goto err_claim;
  1162. }
  1163. return sm501_init_dev(sm);
  1164. err_claim:
  1165. release_resource(sm->regs_claim);
  1166. kfree(sm->regs_claim);
  1167. err_res:
  1168. kfree(sm);
  1169. err1:
  1170. return ret;
  1171. }
  1172. #ifdef CONFIG_PM
  1173. /* power management support */
  1174. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1175. {
  1176. struct sm501_platdata *pd = sm->platdata;
  1177. if (pd == NULL)
  1178. return;
  1179. if (pd->get_power) {
  1180. if (pd->get_power(sm->dev) == on) {
  1181. dev_dbg(sm->dev, "is already %d\n", on);
  1182. return;
  1183. }
  1184. }
  1185. if (pd->set_power) {
  1186. dev_dbg(sm->dev, "setting power to %d\n", on);
  1187. pd->set_power(sm->dev, on);
  1188. sm501_mdelay(sm, 10);
  1189. }
  1190. }
  1191. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1192. {
  1193. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1194. sm->in_suspend = 1;
  1195. sm->pm_misc = readl(sm->regs + SM501_MISC_CONTROL);
  1196. sm501_dump_regs(sm);
  1197. if (sm->platdata) {
  1198. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1199. sm501_set_power(sm, 0);
  1200. }
  1201. return 0;
  1202. }
  1203. static int sm501_plat_resume(struct platform_device *pdev)
  1204. {
  1205. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1206. sm501_set_power(sm, 1);
  1207. sm501_dump_regs(sm);
  1208. sm501_dump_gate(sm);
  1209. sm501_dump_clk(sm);
  1210. /* check to see if we are in the same state as when suspended */
  1211. if (readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1212. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1213. writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1214. /* our suspend causes the controller state to change,
  1215. * either by something attempting setup, power loss,
  1216. * or an external reset event on power change */
  1217. if (sm->platdata && sm->platdata->init) {
  1218. sm501_init_regs(sm, sm->platdata->init);
  1219. }
  1220. }
  1221. /* dump our state from resume */
  1222. sm501_dump_regs(sm);
  1223. sm501_dump_clk(sm);
  1224. sm->in_suspend = 0;
  1225. return 0;
  1226. }
  1227. #else
  1228. #define sm501_plat_suspend NULL
  1229. #define sm501_plat_resume NULL
  1230. #endif
  1231. /* Initialisation data for PCI devices */
  1232. static struct sm501_initdata sm501_pci_initdata = {
  1233. .gpio_high = {
  1234. .set = 0x3F000000, /* 24bit panel */
  1235. .mask = 0x0,
  1236. },
  1237. .misc_timing = {
  1238. .set = 0x010100, /* SDRAM timing */
  1239. .mask = 0x1F1F00,
  1240. },
  1241. .misc_control = {
  1242. .set = SM501_MISC_PNL_24BIT,
  1243. .mask = 0,
  1244. },
  1245. .devices = SM501_USE_ALL,
  1246. /* Errata AB-3 says that 72MHz is the fastest available
  1247. * for 33MHZ PCI with proper bus-mastering operation */
  1248. .mclk = 72 * MHZ,
  1249. .m1xclk = 144 * MHZ,
  1250. };
  1251. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1252. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1253. SM501FB_FLAG_USE_HWCURSOR |
  1254. SM501FB_FLAG_USE_HWACCEL |
  1255. SM501FB_FLAG_DISABLE_AT_EXIT),
  1256. };
  1257. static struct sm501_platdata_fb sm501_fb_pdata = {
  1258. .fb_route = SM501_FB_OWN,
  1259. .fb_crt = &sm501_pdata_fbsub,
  1260. .fb_pnl = &sm501_pdata_fbsub,
  1261. };
  1262. static struct sm501_platdata sm501_pci_platdata = {
  1263. .init = &sm501_pci_initdata,
  1264. .fb = &sm501_fb_pdata,
  1265. .gpio_base = -1,
  1266. };
  1267. static int __devinit sm501_pci_probe(struct pci_dev *dev,
  1268. const struct pci_device_id *id)
  1269. {
  1270. struct sm501_devdata *sm;
  1271. int err;
  1272. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1273. if (sm == NULL) {
  1274. dev_err(&dev->dev, "no memory for device data\n");
  1275. err = -ENOMEM;
  1276. goto err1;
  1277. }
  1278. /* set a default set of platform data */
  1279. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1280. /* set a hopefully unique id for our child platform devices */
  1281. sm->pdev_id = 32 + dev->devfn;
  1282. pci_set_drvdata(dev, sm);
  1283. err = pci_enable_device(dev);
  1284. if (err) {
  1285. dev_err(&dev->dev, "cannot enable device\n");
  1286. goto err2;
  1287. }
  1288. sm->dev = &dev->dev;
  1289. sm->irq = dev->irq;
  1290. #ifdef __BIG_ENDIAN
  1291. /* if the system is big-endian, we most probably have a
  1292. * translation in the IO layer making the PCI bus little endian
  1293. * so make the framebuffer swapped pixels */
  1294. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1295. #endif
  1296. /* check our resources */
  1297. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1298. dev_err(&dev->dev, "region #0 is not memory?\n");
  1299. err = -EINVAL;
  1300. goto err3;
  1301. }
  1302. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1303. dev_err(&dev->dev, "region #1 is not memory?\n");
  1304. err = -EINVAL;
  1305. goto err3;
  1306. }
  1307. /* make our resources ready for sharing */
  1308. sm->io_res = &dev->resource[1];
  1309. sm->mem_res = &dev->resource[0];
  1310. sm->regs_claim = request_mem_region(sm->io_res->start,
  1311. 0x100, "sm501");
  1312. if (sm->regs_claim == NULL) {
  1313. dev_err(&dev->dev, "cannot claim registers\n");
  1314. err= -EBUSY;
  1315. goto err3;
  1316. }
  1317. sm->regs = pci_ioremap_bar(dev, 1);
  1318. if (sm->regs == NULL) {
  1319. dev_err(&dev->dev, "cannot remap registers\n");
  1320. err = -EIO;
  1321. goto err4;
  1322. }
  1323. sm501_init_dev(sm);
  1324. return 0;
  1325. err4:
  1326. release_resource(sm->regs_claim);
  1327. kfree(sm->regs_claim);
  1328. err3:
  1329. pci_disable_device(dev);
  1330. err2:
  1331. pci_set_drvdata(dev, NULL);
  1332. kfree(sm);
  1333. err1:
  1334. return err;
  1335. }
  1336. static void sm501_remove_sub(struct sm501_devdata *sm,
  1337. struct sm501_device *smdev)
  1338. {
  1339. list_del(&smdev->list);
  1340. platform_device_unregister(&smdev->pdev);
  1341. }
  1342. static void sm501_dev_remove(struct sm501_devdata *sm)
  1343. {
  1344. struct sm501_device *smdev, *tmp;
  1345. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1346. sm501_remove_sub(sm, smdev);
  1347. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1348. sm501_gpio_remove(sm);
  1349. }
  1350. static void __devexit sm501_pci_remove(struct pci_dev *dev)
  1351. {
  1352. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1353. sm501_dev_remove(sm);
  1354. iounmap(sm->regs);
  1355. release_resource(sm->regs_claim);
  1356. kfree(sm->regs_claim);
  1357. pci_set_drvdata(dev, NULL);
  1358. pci_disable_device(dev);
  1359. }
  1360. static int sm501_plat_remove(struct platform_device *dev)
  1361. {
  1362. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1363. sm501_dev_remove(sm);
  1364. iounmap(sm->regs);
  1365. release_resource(sm->regs_claim);
  1366. kfree(sm->regs_claim);
  1367. return 0;
  1368. }
  1369. static struct pci_device_id sm501_pci_tbl[] = {
  1370. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1371. { 0, },
  1372. };
  1373. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1374. static struct pci_driver sm501_pci_driver = {
  1375. .name = "sm501",
  1376. .id_table = sm501_pci_tbl,
  1377. .probe = sm501_pci_probe,
  1378. .remove = __devexit_p(sm501_pci_remove),
  1379. };
  1380. MODULE_ALIAS("platform:sm501");
  1381. static struct platform_driver sm501_plat_driver = {
  1382. .driver = {
  1383. .name = "sm501",
  1384. .owner = THIS_MODULE,
  1385. },
  1386. .probe = sm501_plat_probe,
  1387. .remove = sm501_plat_remove,
  1388. .suspend = sm501_plat_suspend,
  1389. .resume = sm501_plat_resume,
  1390. };
  1391. static int __init sm501_base_init(void)
  1392. {
  1393. platform_driver_register(&sm501_plat_driver);
  1394. return pci_register_driver(&sm501_pci_driver);
  1395. }
  1396. static void __exit sm501_base_exit(void)
  1397. {
  1398. platform_driver_unregister(&sm501_plat_driver);
  1399. pci_unregister_driver(&sm501_pci_driver);
  1400. }
  1401. module_init(sm501_base_init);
  1402. module_exit(sm501_base_exit);
  1403. MODULE_DESCRIPTION("SM501 Core Driver");
  1404. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1405. MODULE_LICENSE("GPL v2");