asic3.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /*
  2. * driver/mfd/asic3.c
  3. *
  4. * Compaq ASIC3 support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2004-2005 Phil Blundell
  12. * Copyright 2007-2008 OpenedHand Ltd.
  13. *
  14. * Authors: Phil Blundell <pb@handhelds.org>,
  15. * Samuel Ortiz <sameo@openedhand.com>
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <linux/io.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mfd/asic3.h>
  26. #include <linux/mfd/core.h>
  27. #include <linux/mfd/ds1wm.h>
  28. #include <linux/mfd/tmio.h>
  29. enum {
  30. ASIC3_CLOCK_SPI,
  31. ASIC3_CLOCK_OWM,
  32. ASIC3_CLOCK_PWM0,
  33. ASIC3_CLOCK_PWM1,
  34. ASIC3_CLOCK_LED0,
  35. ASIC3_CLOCK_LED1,
  36. ASIC3_CLOCK_LED2,
  37. ASIC3_CLOCK_SD_HOST,
  38. ASIC3_CLOCK_SD_BUS,
  39. ASIC3_CLOCK_SMBUS,
  40. ASIC3_CLOCK_EX0,
  41. ASIC3_CLOCK_EX1,
  42. };
  43. struct asic3_clk {
  44. int enabled;
  45. unsigned int cdex;
  46. unsigned long rate;
  47. };
  48. #define INIT_CDEX(_name, _rate) \
  49. [ASIC3_CLOCK_##_name] = { \
  50. .cdex = CLOCK_CDEX_##_name, \
  51. .rate = _rate, \
  52. }
  53. struct asic3_clk asic3_clk_init[] __initdata = {
  54. INIT_CDEX(SPI, 0),
  55. INIT_CDEX(OWM, 5000000),
  56. INIT_CDEX(PWM0, 0),
  57. INIT_CDEX(PWM1, 0),
  58. INIT_CDEX(LED0, 0),
  59. INIT_CDEX(LED1, 0),
  60. INIT_CDEX(LED2, 0),
  61. INIT_CDEX(SD_HOST, 24576000),
  62. INIT_CDEX(SD_BUS, 12288000),
  63. INIT_CDEX(SMBUS, 0),
  64. INIT_CDEX(EX0, 32768),
  65. INIT_CDEX(EX1, 24576000),
  66. };
  67. struct asic3 {
  68. void __iomem *mapping;
  69. unsigned int bus_shift;
  70. unsigned int irq_nr;
  71. unsigned int irq_base;
  72. spinlock_t lock;
  73. u16 irq_bothedge[4];
  74. struct gpio_chip gpio;
  75. struct device *dev;
  76. struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)];
  77. };
  78. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  79. static inline void asic3_write_register(struct asic3 *asic,
  80. unsigned int reg, u32 value)
  81. {
  82. iowrite16(value, asic->mapping +
  83. (reg >> asic->bus_shift));
  84. }
  85. static inline u32 asic3_read_register(struct asic3 *asic,
  86. unsigned int reg)
  87. {
  88. return ioread16(asic->mapping +
  89. (reg >> asic->bus_shift));
  90. }
  91. void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set)
  92. {
  93. unsigned long flags;
  94. u32 val;
  95. spin_lock_irqsave(&asic->lock, flags);
  96. val = asic3_read_register(asic, reg);
  97. if (set)
  98. val |= bits;
  99. else
  100. val &= ~bits;
  101. asic3_write_register(asic, reg, val);
  102. spin_unlock_irqrestore(&asic->lock, flags);
  103. }
  104. /* IRQs */
  105. #define MAX_ASIC_ISR_LOOPS 20
  106. #define ASIC3_GPIO_BASE_INCR \
  107. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  108. static void asic3_irq_flip_edge(struct asic3 *asic,
  109. u32 base, int bit)
  110. {
  111. u16 edge;
  112. unsigned long flags;
  113. spin_lock_irqsave(&asic->lock, flags);
  114. edge = asic3_read_register(asic,
  115. base + ASIC3_GPIO_EDGE_TRIGGER);
  116. edge ^= bit;
  117. asic3_write_register(asic,
  118. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  119. spin_unlock_irqrestore(&asic->lock, flags);
  120. }
  121. static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
  122. {
  123. int iter, i;
  124. unsigned long flags;
  125. struct asic3 *asic;
  126. desc->chip->ack(irq);
  127. asic = desc->handler_data;
  128. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  129. u32 status;
  130. int bank;
  131. spin_lock_irqsave(&asic->lock, flags);
  132. status = asic3_read_register(asic,
  133. ASIC3_OFFSET(INTR, P_INT_STAT));
  134. spin_unlock_irqrestore(&asic->lock, flags);
  135. /* Check all ten register bits */
  136. if ((status & 0x3ff) == 0)
  137. break;
  138. /* Handle GPIO IRQs */
  139. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  140. if (status & (1 << bank)) {
  141. unsigned long base, istat;
  142. base = ASIC3_GPIO_A_BASE
  143. + bank * ASIC3_GPIO_BASE_INCR;
  144. spin_lock_irqsave(&asic->lock, flags);
  145. istat = asic3_read_register(asic,
  146. base +
  147. ASIC3_GPIO_INT_STATUS);
  148. /* Clearing IntStatus */
  149. asic3_write_register(asic,
  150. base +
  151. ASIC3_GPIO_INT_STATUS, 0);
  152. spin_unlock_irqrestore(&asic->lock, flags);
  153. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  154. int bit = (1 << i);
  155. unsigned int irqnr;
  156. if (!(istat & bit))
  157. continue;
  158. irqnr = asic->irq_base +
  159. (ASIC3_GPIOS_PER_BANK * bank)
  160. + i;
  161. desc = irq_to_desc(irqnr);
  162. desc->handle_irq(irqnr, desc);
  163. if (asic->irq_bothedge[bank] & bit)
  164. asic3_irq_flip_edge(asic, base,
  165. bit);
  166. }
  167. }
  168. }
  169. /* Handle remaining IRQs in the status register */
  170. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  171. /* They start at bit 4 and go up */
  172. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) {
  173. desc = irq_to_desc(asic->irq_base + i);
  174. desc->handle_irq(asic->irq_base + i,
  175. desc);
  176. }
  177. }
  178. }
  179. if (iter >= MAX_ASIC_ISR_LOOPS)
  180. dev_err(asic->dev, "interrupt processing overrun\n");
  181. }
  182. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  183. {
  184. int n;
  185. n = (irq - asic->irq_base) >> 4;
  186. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  187. }
  188. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  189. {
  190. return (irq - asic->irq_base) & 0xf;
  191. }
  192. static void asic3_mask_gpio_irq(unsigned int irq)
  193. {
  194. struct asic3 *asic = get_irq_chip_data(irq);
  195. u32 val, bank, index;
  196. unsigned long flags;
  197. bank = asic3_irq_to_bank(asic, irq);
  198. index = asic3_irq_to_index(asic, irq);
  199. spin_lock_irqsave(&asic->lock, flags);
  200. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  201. val |= 1 << index;
  202. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  203. spin_unlock_irqrestore(&asic->lock, flags);
  204. }
  205. static void asic3_mask_irq(unsigned int irq)
  206. {
  207. struct asic3 *asic = get_irq_chip_data(irq);
  208. int regval;
  209. unsigned long flags;
  210. spin_lock_irqsave(&asic->lock, flags);
  211. regval = asic3_read_register(asic,
  212. ASIC3_INTR_BASE +
  213. ASIC3_INTR_INT_MASK);
  214. regval &= ~(ASIC3_INTMASK_MASK0 <<
  215. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  216. asic3_write_register(asic,
  217. ASIC3_INTR_BASE +
  218. ASIC3_INTR_INT_MASK,
  219. regval);
  220. spin_unlock_irqrestore(&asic->lock, flags);
  221. }
  222. static void asic3_unmask_gpio_irq(unsigned int irq)
  223. {
  224. struct asic3 *asic = get_irq_chip_data(irq);
  225. u32 val, bank, index;
  226. unsigned long flags;
  227. bank = asic3_irq_to_bank(asic, irq);
  228. index = asic3_irq_to_index(asic, irq);
  229. spin_lock_irqsave(&asic->lock, flags);
  230. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  231. val &= ~(1 << index);
  232. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  233. spin_unlock_irqrestore(&asic->lock, flags);
  234. }
  235. static void asic3_unmask_irq(unsigned int irq)
  236. {
  237. struct asic3 *asic = get_irq_chip_data(irq);
  238. int regval;
  239. unsigned long flags;
  240. spin_lock_irqsave(&asic->lock, flags);
  241. regval = asic3_read_register(asic,
  242. ASIC3_INTR_BASE +
  243. ASIC3_INTR_INT_MASK);
  244. regval |= (ASIC3_INTMASK_MASK0 <<
  245. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  246. asic3_write_register(asic,
  247. ASIC3_INTR_BASE +
  248. ASIC3_INTR_INT_MASK,
  249. regval);
  250. spin_unlock_irqrestore(&asic->lock, flags);
  251. }
  252. static int asic3_gpio_irq_type(unsigned int irq, unsigned int type)
  253. {
  254. struct asic3 *asic = get_irq_chip_data(irq);
  255. u32 bank, index;
  256. u16 trigger, level, edge, bit;
  257. unsigned long flags;
  258. bank = asic3_irq_to_bank(asic, irq);
  259. index = asic3_irq_to_index(asic, irq);
  260. bit = 1<<index;
  261. spin_lock_irqsave(&asic->lock, flags);
  262. level = asic3_read_register(asic,
  263. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  264. edge = asic3_read_register(asic,
  265. bank + ASIC3_GPIO_EDGE_TRIGGER);
  266. trigger = asic3_read_register(asic,
  267. bank + ASIC3_GPIO_TRIGGER_TYPE);
  268. asic->irq_bothedge[(irq - asic->irq_base) >> 4] &= ~bit;
  269. if (type == IRQ_TYPE_EDGE_RISING) {
  270. trigger |= bit;
  271. edge |= bit;
  272. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  273. trigger |= bit;
  274. edge &= ~bit;
  275. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  276. trigger |= bit;
  277. if (asic3_gpio_get(&asic->gpio, irq - asic->irq_base))
  278. edge &= ~bit;
  279. else
  280. edge |= bit;
  281. asic->irq_bothedge[(irq - asic->irq_base) >> 4] |= bit;
  282. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  283. trigger &= ~bit;
  284. level &= ~bit;
  285. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  286. trigger &= ~bit;
  287. level |= bit;
  288. } else {
  289. /*
  290. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  291. * be careful to not unmask them if mask was also called.
  292. * Probably need internal state for mask.
  293. */
  294. dev_notice(asic->dev, "irq type not changed\n");
  295. }
  296. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  297. level);
  298. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  299. edge);
  300. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  301. trigger);
  302. spin_unlock_irqrestore(&asic->lock, flags);
  303. return 0;
  304. }
  305. static struct irq_chip asic3_gpio_irq_chip = {
  306. .name = "ASIC3-GPIO",
  307. .ack = asic3_mask_gpio_irq,
  308. .mask = asic3_mask_gpio_irq,
  309. .unmask = asic3_unmask_gpio_irq,
  310. .set_type = asic3_gpio_irq_type,
  311. };
  312. static struct irq_chip asic3_irq_chip = {
  313. .name = "ASIC3",
  314. .ack = asic3_mask_irq,
  315. .mask = asic3_mask_irq,
  316. .unmask = asic3_unmask_irq,
  317. };
  318. static int __init asic3_irq_probe(struct platform_device *pdev)
  319. {
  320. struct asic3 *asic = platform_get_drvdata(pdev);
  321. unsigned long clksel = 0;
  322. unsigned int irq, irq_base;
  323. int ret;
  324. ret = platform_get_irq(pdev, 0);
  325. if (ret < 0)
  326. return ret;
  327. asic->irq_nr = ret;
  328. /* turn on clock to IRQ controller */
  329. clksel |= CLOCK_SEL_CX;
  330. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  331. clksel);
  332. irq_base = asic->irq_base;
  333. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  334. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  335. set_irq_chip(irq, &asic3_gpio_irq_chip);
  336. else
  337. set_irq_chip(irq, &asic3_irq_chip);
  338. set_irq_chip_data(irq, asic);
  339. set_irq_handler(irq, handle_level_irq);
  340. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  341. }
  342. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  343. ASIC3_INTMASK_GINTMASK);
  344. set_irq_chained_handler(asic->irq_nr, asic3_irq_demux);
  345. set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  346. set_irq_data(asic->irq_nr, asic);
  347. return 0;
  348. }
  349. static void asic3_irq_remove(struct platform_device *pdev)
  350. {
  351. struct asic3 *asic = platform_get_drvdata(pdev);
  352. unsigned int irq, irq_base;
  353. irq_base = asic->irq_base;
  354. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  355. set_irq_flags(irq, 0);
  356. set_irq_handler(irq, NULL);
  357. set_irq_chip(irq, NULL);
  358. set_irq_chip_data(irq, NULL);
  359. }
  360. set_irq_chained_handler(asic->irq_nr, NULL);
  361. }
  362. /* GPIOs */
  363. static int asic3_gpio_direction(struct gpio_chip *chip,
  364. unsigned offset, int out)
  365. {
  366. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  367. unsigned int gpio_base;
  368. unsigned long flags;
  369. struct asic3 *asic;
  370. asic = container_of(chip, struct asic3, gpio);
  371. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  372. if (gpio_base > ASIC3_GPIO_D_BASE) {
  373. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  374. gpio_base, offset);
  375. return -EINVAL;
  376. }
  377. spin_lock_irqsave(&asic->lock, flags);
  378. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  379. /* Input is 0, Output is 1 */
  380. if (out)
  381. out_reg |= mask;
  382. else
  383. out_reg &= ~mask;
  384. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  385. spin_unlock_irqrestore(&asic->lock, flags);
  386. return 0;
  387. }
  388. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  389. unsigned offset)
  390. {
  391. return asic3_gpio_direction(chip, offset, 0);
  392. }
  393. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  394. unsigned offset, int value)
  395. {
  396. return asic3_gpio_direction(chip, offset, 1);
  397. }
  398. static int asic3_gpio_get(struct gpio_chip *chip,
  399. unsigned offset)
  400. {
  401. unsigned int gpio_base;
  402. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  403. struct asic3 *asic;
  404. asic = container_of(chip, struct asic3, gpio);
  405. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  406. if (gpio_base > ASIC3_GPIO_D_BASE) {
  407. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  408. gpio_base, offset);
  409. return -EINVAL;
  410. }
  411. return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
  412. }
  413. static void asic3_gpio_set(struct gpio_chip *chip,
  414. unsigned offset, int value)
  415. {
  416. u32 mask, out_reg;
  417. unsigned int gpio_base;
  418. unsigned long flags;
  419. struct asic3 *asic;
  420. asic = container_of(chip, struct asic3, gpio);
  421. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  422. if (gpio_base > ASIC3_GPIO_D_BASE) {
  423. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  424. gpio_base, offset);
  425. return;
  426. }
  427. mask = ASIC3_GPIO_TO_MASK(offset);
  428. spin_lock_irqsave(&asic->lock, flags);
  429. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  430. if (value)
  431. out_reg |= mask;
  432. else
  433. out_reg &= ~mask;
  434. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  435. spin_unlock_irqrestore(&asic->lock, flags);
  436. return;
  437. }
  438. static __init int asic3_gpio_probe(struct platform_device *pdev,
  439. u16 *gpio_config, int num)
  440. {
  441. struct asic3 *asic = platform_get_drvdata(pdev);
  442. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  443. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  444. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  445. int i;
  446. memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  447. memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  448. memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  449. /* Enable all GPIOs */
  450. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  451. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  452. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  453. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  454. for (i = 0; i < num; i++) {
  455. u8 alt, pin, dir, init, bank_num, bit_num;
  456. u16 config = gpio_config[i];
  457. pin = ASIC3_CONFIG_GPIO_PIN(config);
  458. alt = ASIC3_CONFIG_GPIO_ALT(config);
  459. dir = ASIC3_CONFIG_GPIO_DIR(config);
  460. init = ASIC3_CONFIG_GPIO_INIT(config);
  461. bank_num = ASIC3_GPIO_TO_BANK(pin);
  462. bit_num = ASIC3_GPIO_TO_BIT(pin);
  463. alt_reg[bank_num] |= (alt << bit_num);
  464. out_reg[bank_num] |= (init << bit_num);
  465. dir_reg[bank_num] |= (dir << bit_num);
  466. }
  467. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  468. asic3_write_register(asic,
  469. ASIC3_BANK_TO_BASE(i) +
  470. ASIC3_GPIO_DIRECTION,
  471. dir_reg[i]);
  472. asic3_write_register(asic,
  473. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  474. out_reg[i]);
  475. asic3_write_register(asic,
  476. ASIC3_BANK_TO_BASE(i) +
  477. ASIC3_GPIO_ALT_FUNCTION,
  478. alt_reg[i]);
  479. }
  480. return gpiochip_add(&asic->gpio);
  481. }
  482. static int asic3_gpio_remove(struct platform_device *pdev)
  483. {
  484. struct asic3 *asic = platform_get_drvdata(pdev);
  485. return gpiochip_remove(&asic->gpio);
  486. }
  487. static int asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk)
  488. {
  489. unsigned long flags;
  490. u32 cdex;
  491. spin_lock_irqsave(&asic->lock, flags);
  492. if (clk->enabled++ == 0) {
  493. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  494. cdex |= clk->cdex;
  495. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  496. }
  497. spin_unlock_irqrestore(&asic->lock, flags);
  498. return 0;
  499. }
  500. static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
  501. {
  502. unsigned long flags;
  503. u32 cdex;
  504. WARN_ON(clk->enabled == 0);
  505. spin_lock_irqsave(&asic->lock, flags);
  506. if (--clk->enabled == 0) {
  507. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  508. cdex &= ~clk->cdex;
  509. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  510. }
  511. spin_unlock_irqrestore(&asic->lock, flags);
  512. }
  513. /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
  514. static struct ds1wm_driver_data ds1wm_pdata = {
  515. .active_high = 1,
  516. };
  517. static struct resource ds1wm_resources[] = {
  518. {
  519. .start = ASIC3_OWM_BASE,
  520. .end = ASIC3_OWM_BASE + 0x13,
  521. .flags = IORESOURCE_MEM,
  522. },
  523. {
  524. .start = ASIC3_IRQ_OWM,
  525. .start = ASIC3_IRQ_OWM,
  526. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  527. },
  528. };
  529. static int ds1wm_enable(struct platform_device *pdev)
  530. {
  531. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  532. /* Turn on external clocks and the OWM clock */
  533. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  534. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  535. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  536. msleep(1);
  537. /* Reset and enable DS1WM */
  538. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  539. ASIC3_EXTCF_OWM_RESET, 1);
  540. msleep(1);
  541. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  542. ASIC3_EXTCF_OWM_RESET, 0);
  543. msleep(1);
  544. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  545. ASIC3_EXTCF_OWM_EN, 1);
  546. msleep(1);
  547. return 0;
  548. }
  549. static int ds1wm_disable(struct platform_device *pdev)
  550. {
  551. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  552. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  553. ASIC3_EXTCF_OWM_EN, 0);
  554. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  555. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  556. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  557. return 0;
  558. }
  559. static struct mfd_cell asic3_cell_ds1wm = {
  560. .name = "ds1wm",
  561. .enable = ds1wm_enable,
  562. .disable = ds1wm_disable,
  563. .driver_data = &ds1wm_pdata,
  564. .num_resources = ARRAY_SIZE(ds1wm_resources),
  565. .resources = ds1wm_resources,
  566. };
  567. static struct tmio_mmc_data asic3_mmc_data = {
  568. .hclk = 24576000,
  569. };
  570. static struct resource asic3_mmc_resources[] = {
  571. {
  572. .start = ASIC3_SD_CTRL_BASE,
  573. .end = ASIC3_SD_CTRL_BASE + 0x3ff,
  574. .flags = IORESOURCE_MEM,
  575. },
  576. {
  577. .start = ASIC3_SD_CONFIG_BASE,
  578. .end = ASIC3_SD_CONFIG_BASE + 0x1ff,
  579. .flags = IORESOURCE_MEM,
  580. },
  581. {
  582. .start = 0,
  583. .end = 0,
  584. .flags = IORESOURCE_IRQ,
  585. },
  586. };
  587. static int asic3_mmc_enable(struct platform_device *pdev)
  588. {
  589. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  590. /* Not sure if it must be done bit by bit, but leaving as-is */
  591. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  592. ASIC3_SDHWCTRL_LEVCD, 1);
  593. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  594. ASIC3_SDHWCTRL_LEVWP, 1);
  595. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  596. ASIC3_SDHWCTRL_SUSPEND, 0);
  597. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  598. ASIC3_SDHWCTRL_PCLR, 0);
  599. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  600. /* CLK32 used for card detection and for interruption detection
  601. * when HCLK is stopped.
  602. */
  603. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  604. msleep(1);
  605. /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
  606. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  607. CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL);
  608. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  609. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  610. msleep(1);
  611. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  612. ASIC3_EXTCF_SD_MEM_ENABLE, 1);
  613. /* Enable SD card slot 3.3V power supply */
  614. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  615. ASIC3_SDHWCTRL_SDPWR, 1);
  616. return 0;
  617. }
  618. static int asic3_mmc_disable(struct platform_device *pdev)
  619. {
  620. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  621. /* Put in suspend mode */
  622. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  623. ASIC3_SDHWCTRL_SUSPEND, 1);
  624. /* Disable clocks */
  625. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  626. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  627. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  628. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  629. return 0;
  630. }
  631. static struct mfd_cell asic3_cell_mmc = {
  632. .name = "tmio-mmc",
  633. .enable = asic3_mmc_enable,
  634. .disable = asic3_mmc_disable,
  635. .driver_data = &asic3_mmc_data,
  636. .num_resources = ARRAY_SIZE(asic3_mmc_resources),
  637. .resources = asic3_mmc_resources,
  638. };
  639. static int __init asic3_mfd_probe(struct platform_device *pdev,
  640. struct resource *mem)
  641. {
  642. struct asic3 *asic = platform_get_drvdata(pdev);
  643. struct resource *mem_sdio;
  644. int irq, ret;
  645. mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  646. if (!mem_sdio)
  647. dev_dbg(asic->dev, "no SDIO MEM resource\n");
  648. irq = platform_get_irq(pdev, 1);
  649. if (irq < 0)
  650. dev_dbg(asic->dev, "no SDIO IRQ resource\n");
  651. /* DS1WM */
  652. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  653. ASIC3_EXTCF_OWM_SMB, 0);
  654. ds1wm_resources[0].start >>= asic->bus_shift;
  655. ds1wm_resources[0].end >>= asic->bus_shift;
  656. asic3_cell_ds1wm.platform_data = &asic3_cell_ds1wm;
  657. asic3_cell_ds1wm.data_size = sizeof(asic3_cell_ds1wm);
  658. /* MMC */
  659. asic3_mmc_resources[0].start >>= asic->bus_shift;
  660. asic3_mmc_resources[0].end >>= asic->bus_shift;
  661. asic3_mmc_resources[1].start >>= asic->bus_shift;
  662. asic3_mmc_resources[1].end >>= asic->bus_shift;
  663. asic3_cell_mmc.platform_data = &asic3_cell_mmc;
  664. asic3_cell_mmc.data_size = sizeof(asic3_cell_mmc);
  665. ret = mfd_add_devices(&pdev->dev, pdev->id,
  666. &asic3_cell_ds1wm, 1, mem, asic->irq_base);
  667. if (ret < 0)
  668. goto out;
  669. if (mem_sdio && (irq >= 0))
  670. ret = mfd_add_devices(&pdev->dev, pdev->id,
  671. &asic3_cell_mmc, 1, mem_sdio, irq);
  672. out:
  673. return ret;
  674. }
  675. static void asic3_mfd_remove(struct platform_device *pdev)
  676. {
  677. mfd_remove_devices(&pdev->dev);
  678. }
  679. /* Core */
  680. static int __init asic3_probe(struct platform_device *pdev)
  681. {
  682. struct asic3_platform_data *pdata = pdev->dev.platform_data;
  683. struct asic3 *asic;
  684. struct resource *mem;
  685. unsigned long clksel;
  686. int ret = 0;
  687. asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
  688. if (asic == NULL) {
  689. printk(KERN_ERR "kzalloc failed\n");
  690. return -ENOMEM;
  691. }
  692. spin_lock_init(&asic->lock);
  693. platform_set_drvdata(pdev, asic);
  694. asic->dev = &pdev->dev;
  695. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  696. if (!mem) {
  697. ret = -ENOMEM;
  698. dev_err(asic->dev, "no MEM resource\n");
  699. goto out_free;
  700. }
  701. asic->mapping = ioremap(mem->start, resource_size(mem));
  702. if (!asic->mapping) {
  703. ret = -ENOMEM;
  704. dev_err(asic->dev, "Couldn't ioremap\n");
  705. goto out_free;
  706. }
  707. asic->irq_base = pdata->irq_base;
  708. /* calculate bus shift from mem resource */
  709. asic->bus_shift = 2 - (resource_size(mem) >> 12);
  710. clksel = 0;
  711. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  712. ret = asic3_irq_probe(pdev);
  713. if (ret < 0) {
  714. dev_err(asic->dev, "Couldn't probe IRQs\n");
  715. goto out_unmap;
  716. }
  717. asic->gpio.base = pdata->gpio_base;
  718. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  719. asic->gpio.get = asic3_gpio_get;
  720. asic->gpio.set = asic3_gpio_set;
  721. asic->gpio.direction_input = asic3_gpio_direction_input;
  722. asic->gpio.direction_output = asic3_gpio_direction_output;
  723. ret = asic3_gpio_probe(pdev,
  724. pdata->gpio_config,
  725. pdata->gpio_config_num);
  726. if (ret < 0) {
  727. dev_err(asic->dev, "GPIO probe failed\n");
  728. goto out_irq;
  729. }
  730. /* Making a per-device copy is only needed for the
  731. * theoretical case of multiple ASIC3s on one board:
  732. */
  733. memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init));
  734. asic3_mfd_probe(pdev, mem);
  735. dev_info(asic->dev, "ASIC3 Core driver\n");
  736. return 0;
  737. out_irq:
  738. asic3_irq_remove(pdev);
  739. out_unmap:
  740. iounmap(asic->mapping);
  741. out_free:
  742. kfree(asic);
  743. return ret;
  744. }
  745. static int asic3_remove(struct platform_device *pdev)
  746. {
  747. int ret;
  748. struct asic3 *asic = platform_get_drvdata(pdev);
  749. asic3_mfd_remove(pdev);
  750. ret = asic3_gpio_remove(pdev);
  751. if (ret < 0)
  752. return ret;
  753. asic3_irq_remove(pdev);
  754. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  755. iounmap(asic->mapping);
  756. kfree(asic);
  757. return 0;
  758. }
  759. static void asic3_shutdown(struct platform_device *pdev)
  760. {
  761. }
  762. static struct platform_driver asic3_device_driver = {
  763. .driver = {
  764. .name = "asic3",
  765. },
  766. .remove = __devexit_p(asic3_remove),
  767. .shutdown = asic3_shutdown,
  768. };
  769. static int __init asic3_init(void)
  770. {
  771. int retval = 0;
  772. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  773. return retval;
  774. }
  775. subsys_initcall(asic3_init);