mthca_cmd.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/completion.h>
  35. #include <linux/pci.h>
  36. #include <linux/errno.h>
  37. #include <linux/sched.h>
  38. #include <asm/io.h>
  39. #include <rdma/ib_mad.h>
  40. #include "mthca_dev.h"
  41. #include "mthca_config_reg.h"
  42. #include "mthca_cmd.h"
  43. #include "mthca_memfree.h"
  44. #define CMD_POLL_TOKEN 0xffff
  45. enum {
  46. HCR_IN_PARAM_OFFSET = 0x00,
  47. HCR_IN_MODIFIER_OFFSET = 0x08,
  48. HCR_OUT_PARAM_OFFSET = 0x0c,
  49. HCR_TOKEN_OFFSET = 0x14,
  50. HCR_STATUS_OFFSET = 0x18,
  51. HCR_OPMOD_SHIFT = 12,
  52. HCA_E_BIT = 22,
  53. HCR_GO_BIT = 23
  54. };
  55. enum {
  56. /* initialization and general commands */
  57. CMD_SYS_EN = 0x1,
  58. CMD_SYS_DIS = 0x2,
  59. CMD_MAP_FA = 0xfff,
  60. CMD_UNMAP_FA = 0xffe,
  61. CMD_RUN_FW = 0xff6,
  62. CMD_MOD_STAT_CFG = 0x34,
  63. CMD_QUERY_DEV_LIM = 0x3,
  64. CMD_QUERY_FW = 0x4,
  65. CMD_ENABLE_LAM = 0xff8,
  66. CMD_DISABLE_LAM = 0xff7,
  67. CMD_QUERY_DDR = 0x5,
  68. CMD_QUERY_ADAPTER = 0x6,
  69. CMD_INIT_HCA = 0x7,
  70. CMD_CLOSE_HCA = 0x8,
  71. CMD_INIT_IB = 0x9,
  72. CMD_CLOSE_IB = 0xa,
  73. CMD_QUERY_HCA = 0xb,
  74. CMD_SET_IB = 0xc,
  75. CMD_ACCESS_DDR = 0x2e,
  76. CMD_MAP_ICM = 0xffa,
  77. CMD_UNMAP_ICM = 0xff9,
  78. CMD_MAP_ICM_AUX = 0xffc,
  79. CMD_UNMAP_ICM_AUX = 0xffb,
  80. CMD_SET_ICM_SIZE = 0xffd,
  81. /* TPT commands */
  82. CMD_SW2HW_MPT = 0xd,
  83. CMD_QUERY_MPT = 0xe,
  84. CMD_HW2SW_MPT = 0xf,
  85. CMD_READ_MTT = 0x10,
  86. CMD_WRITE_MTT = 0x11,
  87. CMD_SYNC_TPT = 0x2f,
  88. /* EQ commands */
  89. CMD_MAP_EQ = 0x12,
  90. CMD_SW2HW_EQ = 0x13,
  91. CMD_HW2SW_EQ = 0x14,
  92. CMD_QUERY_EQ = 0x15,
  93. /* CQ commands */
  94. CMD_SW2HW_CQ = 0x16,
  95. CMD_HW2SW_CQ = 0x17,
  96. CMD_QUERY_CQ = 0x18,
  97. CMD_RESIZE_CQ = 0x2c,
  98. /* SRQ commands */
  99. CMD_SW2HW_SRQ = 0x35,
  100. CMD_HW2SW_SRQ = 0x36,
  101. CMD_QUERY_SRQ = 0x37,
  102. CMD_ARM_SRQ = 0x40,
  103. /* QP/EE commands */
  104. CMD_RST2INIT_QPEE = 0x19,
  105. CMD_INIT2RTR_QPEE = 0x1a,
  106. CMD_RTR2RTS_QPEE = 0x1b,
  107. CMD_RTS2RTS_QPEE = 0x1c,
  108. CMD_SQERR2RTS_QPEE = 0x1d,
  109. CMD_2ERR_QPEE = 0x1e,
  110. CMD_RTS2SQD_QPEE = 0x1f,
  111. CMD_SQD2SQD_QPEE = 0x38,
  112. CMD_SQD2RTS_QPEE = 0x20,
  113. CMD_ERR2RST_QPEE = 0x21,
  114. CMD_QUERY_QPEE = 0x22,
  115. CMD_INIT2INIT_QPEE = 0x2d,
  116. CMD_SUSPEND_QPEE = 0x32,
  117. CMD_UNSUSPEND_QPEE = 0x33,
  118. /* special QPs and management commands */
  119. CMD_CONF_SPECIAL_QP = 0x23,
  120. CMD_MAD_IFC = 0x24,
  121. /* multicast commands */
  122. CMD_READ_MGM = 0x25,
  123. CMD_WRITE_MGM = 0x26,
  124. CMD_MGID_HASH = 0x27,
  125. /* miscellaneous commands */
  126. CMD_DIAG_RPRT = 0x30,
  127. CMD_NOP = 0x31,
  128. /* debug commands */
  129. CMD_QUERY_DEBUG_MSG = 0x2a,
  130. CMD_SET_DEBUG_MSG = 0x2b,
  131. };
  132. /*
  133. * According to Mellanox code, FW may be starved and never complete
  134. * commands. So we can't use strict timeouts described in PRM -- we
  135. * just arbitrarily select 60 seconds for now.
  136. */
  137. #if 0
  138. /*
  139. * Round up and add 1 to make sure we get the full wait time (since we
  140. * will be starting in the middle of a jiffy)
  141. */
  142. enum {
  143. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  144. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  145. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1,
  146. CMD_TIME_CLASS_D = 60 * HZ
  147. };
  148. #else
  149. enum {
  150. CMD_TIME_CLASS_A = 60 * HZ,
  151. CMD_TIME_CLASS_B = 60 * HZ,
  152. CMD_TIME_CLASS_C = 60 * HZ,
  153. CMD_TIME_CLASS_D = 60 * HZ
  154. };
  155. #endif
  156. enum {
  157. GO_BIT_TIMEOUT = HZ * 10
  158. };
  159. struct mthca_cmd_context {
  160. struct completion done;
  161. int result;
  162. int next;
  163. u64 out_param;
  164. u16 token;
  165. u8 status;
  166. };
  167. static int fw_cmd_doorbell = 0;
  168. module_param(fw_cmd_doorbell, int, 0644);
  169. MODULE_PARM_DESC(fw_cmd_doorbell, "post FW commands through doorbell page if nonzero "
  170. "(and supported by FW)");
  171. static inline int go_bit(struct mthca_dev *dev)
  172. {
  173. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  174. swab32(1 << HCR_GO_BIT);
  175. }
  176. static void mthca_cmd_post_dbell(struct mthca_dev *dev,
  177. u64 in_param,
  178. u64 out_param,
  179. u32 in_modifier,
  180. u8 op_modifier,
  181. u16 op,
  182. u16 token)
  183. {
  184. void __iomem *ptr = dev->cmd.dbell_map;
  185. u16 *offs = dev->cmd.dbell_offsets;
  186. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), ptr + offs[0]);
  187. wmb();
  188. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), ptr + offs[1]);
  189. wmb();
  190. __raw_writel((__force u32) cpu_to_be32(in_modifier), ptr + offs[2]);
  191. wmb();
  192. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), ptr + offs[3]);
  193. wmb();
  194. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), ptr + offs[4]);
  195. wmb();
  196. __raw_writel((__force u32) cpu_to_be32(token << 16), ptr + offs[5]);
  197. wmb();
  198. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  199. (1 << HCA_E_BIT) |
  200. (op_modifier << HCR_OPMOD_SHIFT) |
  201. op), ptr + offs[6]);
  202. wmb();
  203. __raw_writel((__force u32) 0, ptr + offs[7]);
  204. wmb();
  205. }
  206. static int mthca_cmd_post_hcr(struct mthca_dev *dev,
  207. u64 in_param,
  208. u64 out_param,
  209. u32 in_modifier,
  210. u8 op_modifier,
  211. u16 op,
  212. u16 token,
  213. int event)
  214. {
  215. if (event) {
  216. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  217. while (go_bit(dev) && time_before(jiffies, end)) {
  218. set_current_state(TASK_RUNNING);
  219. schedule();
  220. }
  221. }
  222. if (go_bit(dev))
  223. return -EAGAIN;
  224. /*
  225. * We use writel (instead of something like memcpy_toio)
  226. * because writes of less than 32 bits to the HCR don't work
  227. * (and some architectures such as ia64 implement memcpy_toio
  228. * in terms of writeb).
  229. */
  230. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  231. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  232. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  233. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  234. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  235. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  236. /* __raw_writel may not order writes. */
  237. wmb();
  238. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  239. (event ? (1 << HCA_E_BIT) : 0) |
  240. (op_modifier << HCR_OPMOD_SHIFT) |
  241. op), dev->hcr + 6 * 4);
  242. return 0;
  243. }
  244. static int mthca_cmd_post(struct mthca_dev *dev,
  245. u64 in_param,
  246. u64 out_param,
  247. u32 in_modifier,
  248. u8 op_modifier,
  249. u16 op,
  250. u16 token,
  251. int event)
  252. {
  253. int err = 0;
  254. mutex_lock(&dev->cmd.hcr_mutex);
  255. if (event && dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS && fw_cmd_doorbell)
  256. mthca_cmd_post_dbell(dev, in_param, out_param, in_modifier,
  257. op_modifier, op, token);
  258. else
  259. err = mthca_cmd_post_hcr(dev, in_param, out_param, in_modifier,
  260. op_modifier, op, token, event);
  261. /*
  262. * Make sure that our HCR writes don't get mixed in with
  263. * writes from another CPU starting a FW command.
  264. */
  265. mmiowb();
  266. mutex_unlock(&dev->cmd.hcr_mutex);
  267. return err;
  268. }
  269. static int mthca_cmd_poll(struct mthca_dev *dev,
  270. u64 in_param,
  271. u64 *out_param,
  272. int out_is_imm,
  273. u32 in_modifier,
  274. u8 op_modifier,
  275. u16 op,
  276. unsigned long timeout,
  277. u8 *status)
  278. {
  279. int err = 0;
  280. unsigned long end;
  281. down(&dev->cmd.poll_sem);
  282. err = mthca_cmd_post(dev, in_param,
  283. out_param ? *out_param : 0,
  284. in_modifier, op_modifier,
  285. op, CMD_POLL_TOKEN, 0);
  286. if (err)
  287. goto out;
  288. end = timeout + jiffies;
  289. while (go_bit(dev) && time_before(jiffies, end)) {
  290. set_current_state(TASK_RUNNING);
  291. schedule();
  292. }
  293. if (go_bit(dev)) {
  294. err = -EBUSY;
  295. goto out;
  296. }
  297. if (out_is_imm)
  298. *out_param =
  299. (u64) be32_to_cpu((__force __be32)
  300. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  301. (u64) be32_to_cpu((__force __be32)
  302. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  303. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  304. out:
  305. up(&dev->cmd.poll_sem);
  306. return err;
  307. }
  308. void mthca_cmd_event(struct mthca_dev *dev,
  309. u16 token,
  310. u8 status,
  311. u64 out_param)
  312. {
  313. struct mthca_cmd_context *context =
  314. &dev->cmd.context[token & dev->cmd.token_mask];
  315. /* previously timed out command completing at long last */
  316. if (token != context->token)
  317. return;
  318. context->result = 0;
  319. context->status = status;
  320. context->out_param = out_param;
  321. complete(&context->done);
  322. }
  323. static int mthca_cmd_wait(struct mthca_dev *dev,
  324. u64 in_param,
  325. u64 *out_param,
  326. int out_is_imm,
  327. u32 in_modifier,
  328. u8 op_modifier,
  329. u16 op,
  330. unsigned long timeout,
  331. u8 *status)
  332. {
  333. int err = 0;
  334. struct mthca_cmd_context *context;
  335. down(&dev->cmd.event_sem);
  336. spin_lock(&dev->cmd.context_lock);
  337. BUG_ON(dev->cmd.free_head < 0);
  338. context = &dev->cmd.context[dev->cmd.free_head];
  339. context->token += dev->cmd.token_mask + 1;
  340. dev->cmd.free_head = context->next;
  341. spin_unlock(&dev->cmd.context_lock);
  342. init_completion(&context->done);
  343. err = mthca_cmd_post(dev, in_param,
  344. out_param ? *out_param : 0,
  345. in_modifier, op_modifier,
  346. op, context->token, 1);
  347. if (err)
  348. goto out;
  349. if (!wait_for_completion_timeout(&context->done, timeout)) {
  350. err = -EBUSY;
  351. goto out;
  352. }
  353. err = context->result;
  354. if (err)
  355. goto out;
  356. *status = context->status;
  357. if (*status)
  358. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  359. op, *status);
  360. if (out_is_imm)
  361. *out_param = context->out_param;
  362. out:
  363. spin_lock(&dev->cmd.context_lock);
  364. context->next = dev->cmd.free_head;
  365. dev->cmd.free_head = context - dev->cmd.context;
  366. spin_unlock(&dev->cmd.context_lock);
  367. up(&dev->cmd.event_sem);
  368. return err;
  369. }
  370. /* Invoke a command with an output mailbox */
  371. static int mthca_cmd_box(struct mthca_dev *dev,
  372. u64 in_param,
  373. u64 out_param,
  374. u32 in_modifier,
  375. u8 op_modifier,
  376. u16 op,
  377. unsigned long timeout,
  378. u8 *status)
  379. {
  380. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  381. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  382. in_modifier, op_modifier, op,
  383. timeout, status);
  384. else
  385. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  386. in_modifier, op_modifier, op,
  387. timeout, status);
  388. }
  389. /* Invoke a command with no output parameter */
  390. static int mthca_cmd(struct mthca_dev *dev,
  391. u64 in_param,
  392. u32 in_modifier,
  393. u8 op_modifier,
  394. u16 op,
  395. unsigned long timeout,
  396. u8 *status)
  397. {
  398. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  399. op_modifier, op, timeout, status);
  400. }
  401. /*
  402. * Invoke a command with an immediate output parameter (and copy the
  403. * output into the caller's out_param pointer after the command
  404. * executes).
  405. */
  406. static int mthca_cmd_imm(struct mthca_dev *dev,
  407. u64 in_param,
  408. u64 *out_param,
  409. u32 in_modifier,
  410. u8 op_modifier,
  411. u16 op,
  412. unsigned long timeout,
  413. u8 *status)
  414. {
  415. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  416. return mthca_cmd_wait(dev, in_param, out_param, 1,
  417. in_modifier, op_modifier, op,
  418. timeout, status);
  419. else
  420. return mthca_cmd_poll(dev, in_param, out_param, 1,
  421. in_modifier, op_modifier, op,
  422. timeout, status);
  423. }
  424. int mthca_cmd_init(struct mthca_dev *dev)
  425. {
  426. mutex_init(&dev->cmd.hcr_mutex);
  427. sema_init(&dev->cmd.poll_sem, 1);
  428. dev->cmd.flags = 0;
  429. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  430. MTHCA_HCR_SIZE);
  431. if (!dev->hcr) {
  432. mthca_err(dev, "Couldn't map command register.");
  433. return -ENOMEM;
  434. }
  435. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  436. MTHCA_MAILBOX_SIZE,
  437. MTHCA_MAILBOX_SIZE, 0);
  438. if (!dev->cmd.pool) {
  439. iounmap(dev->hcr);
  440. return -ENOMEM;
  441. }
  442. return 0;
  443. }
  444. void mthca_cmd_cleanup(struct mthca_dev *dev)
  445. {
  446. pci_pool_destroy(dev->cmd.pool);
  447. iounmap(dev->hcr);
  448. if (dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS)
  449. iounmap(dev->cmd.dbell_map);
  450. }
  451. /*
  452. * Switch to using events to issue FW commands (should be called after
  453. * event queue to command events has been initialized).
  454. */
  455. int mthca_cmd_use_events(struct mthca_dev *dev)
  456. {
  457. int i;
  458. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  459. sizeof (struct mthca_cmd_context),
  460. GFP_KERNEL);
  461. if (!dev->cmd.context)
  462. return -ENOMEM;
  463. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  464. dev->cmd.context[i].token = i;
  465. dev->cmd.context[i].next = i + 1;
  466. }
  467. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  468. dev->cmd.free_head = 0;
  469. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  470. spin_lock_init(&dev->cmd.context_lock);
  471. for (dev->cmd.token_mask = 1;
  472. dev->cmd.token_mask < dev->cmd.max_cmds;
  473. dev->cmd.token_mask <<= 1)
  474. ; /* nothing */
  475. --dev->cmd.token_mask;
  476. dev->cmd.flags |= MTHCA_CMD_USE_EVENTS;
  477. down(&dev->cmd.poll_sem);
  478. return 0;
  479. }
  480. /*
  481. * Switch back to polling (used when shutting down the device)
  482. */
  483. void mthca_cmd_use_polling(struct mthca_dev *dev)
  484. {
  485. int i;
  486. dev->cmd.flags &= ~MTHCA_CMD_USE_EVENTS;
  487. for (i = 0; i < dev->cmd.max_cmds; ++i)
  488. down(&dev->cmd.event_sem);
  489. kfree(dev->cmd.context);
  490. up(&dev->cmd.poll_sem);
  491. }
  492. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  493. gfp_t gfp_mask)
  494. {
  495. struct mthca_mailbox *mailbox;
  496. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  497. if (!mailbox)
  498. return ERR_PTR(-ENOMEM);
  499. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  500. if (!mailbox->buf) {
  501. kfree(mailbox);
  502. return ERR_PTR(-ENOMEM);
  503. }
  504. return mailbox;
  505. }
  506. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  507. {
  508. if (!mailbox)
  509. return;
  510. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  511. kfree(mailbox);
  512. }
  513. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  514. {
  515. u64 out;
  516. int ret;
  517. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, CMD_TIME_CLASS_D, status);
  518. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  519. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  520. "sladdr=%d, SPD source=%s\n",
  521. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  522. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  523. return ret;
  524. }
  525. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  526. {
  527. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  528. }
  529. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  530. u64 virt, u8 *status)
  531. {
  532. struct mthca_mailbox *mailbox;
  533. struct mthca_icm_iter iter;
  534. __be64 *pages;
  535. int lg;
  536. int nent = 0;
  537. int i;
  538. int err = 0;
  539. int ts = 0, tc = 0;
  540. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  541. if (IS_ERR(mailbox))
  542. return PTR_ERR(mailbox);
  543. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  544. pages = mailbox->buf;
  545. for (mthca_icm_first(icm, &iter);
  546. !mthca_icm_last(&iter);
  547. mthca_icm_next(&iter)) {
  548. /*
  549. * We have to pass pages that are aligned to their
  550. * size, so find the least significant 1 in the
  551. * address or size and use that as our log2 size.
  552. */
  553. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  554. if (lg < MTHCA_ICM_PAGE_SHIFT) {
  555. mthca_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  556. MTHCA_ICM_PAGE_SIZE,
  557. (unsigned long long) mthca_icm_addr(&iter),
  558. mthca_icm_size(&iter));
  559. err = -EINVAL;
  560. goto out;
  561. }
  562. for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {
  563. if (virt != -1) {
  564. pages[nent * 2] = cpu_to_be64(virt);
  565. virt += 1 << lg;
  566. }
  567. pages[nent * 2 + 1] =
  568. cpu_to_be64((mthca_icm_addr(&iter) + (i << lg)) |
  569. (lg - MTHCA_ICM_PAGE_SHIFT));
  570. ts += 1 << (lg - 10);
  571. ++tc;
  572. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  573. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  574. CMD_TIME_CLASS_B, status);
  575. if (err || *status)
  576. goto out;
  577. nent = 0;
  578. }
  579. }
  580. }
  581. if (nent)
  582. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  583. CMD_TIME_CLASS_B, status);
  584. switch (op) {
  585. case CMD_MAP_FA:
  586. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  587. break;
  588. case CMD_MAP_ICM_AUX:
  589. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  590. break;
  591. case CMD_MAP_ICM:
  592. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  593. tc, ts, (unsigned long long) virt - (ts << 10));
  594. break;
  595. }
  596. out:
  597. mthca_free_mailbox(dev, mailbox);
  598. return err;
  599. }
  600. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  601. {
  602. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  603. }
  604. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  605. {
  606. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  607. }
  608. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  609. {
  610. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  611. }
  612. static void mthca_setup_cmd_doorbells(struct mthca_dev *dev, u64 base)
  613. {
  614. unsigned long addr;
  615. u16 max_off = 0;
  616. int i;
  617. for (i = 0; i < 8; ++i)
  618. max_off = max(max_off, dev->cmd.dbell_offsets[i]);
  619. if ((base & PAGE_MASK) != ((base + max_off) & PAGE_MASK)) {
  620. mthca_warn(dev, "Firmware doorbell region at 0x%016llx, "
  621. "length 0x%x crosses a page boundary\n",
  622. (unsigned long long) base, max_off);
  623. return;
  624. }
  625. addr = pci_resource_start(dev->pdev, 2) +
  626. ((pci_resource_len(dev->pdev, 2) - 1) & base);
  627. dev->cmd.dbell_map = ioremap(addr, max_off + sizeof(u32));
  628. if (!dev->cmd.dbell_map)
  629. return;
  630. dev->cmd.flags |= MTHCA_CMD_POST_DOORBELLS;
  631. mthca_dbg(dev, "Mapped doorbell page for posting FW commands\n");
  632. }
  633. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  634. {
  635. struct mthca_mailbox *mailbox;
  636. u32 *outbox;
  637. u64 base;
  638. u32 tmp;
  639. int err = 0;
  640. u8 lg;
  641. int i;
  642. #define QUERY_FW_OUT_SIZE 0x100
  643. #define QUERY_FW_VER_OFFSET 0x00
  644. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  645. #define QUERY_FW_ERR_START_OFFSET 0x30
  646. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  647. #define QUERY_FW_CMD_DB_EN_OFFSET 0x10
  648. #define QUERY_FW_CMD_DB_OFFSET 0x50
  649. #define QUERY_FW_CMD_DB_BASE 0x60
  650. #define QUERY_FW_START_OFFSET 0x20
  651. #define QUERY_FW_END_OFFSET 0x28
  652. #define QUERY_FW_SIZE_OFFSET 0x00
  653. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  654. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  655. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  656. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  657. if (IS_ERR(mailbox))
  658. return PTR_ERR(mailbox);
  659. outbox = mailbox->buf;
  660. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  661. CMD_TIME_CLASS_A, status);
  662. if (err)
  663. goto out;
  664. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  665. /*
  666. * FW subminor version is at more significant bits than minor
  667. * version, so swap here.
  668. */
  669. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  670. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  671. ((dev->fw_ver & 0x0000ffffull) << 16);
  672. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  673. dev->cmd.max_cmds = 1 << lg;
  674. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  675. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  676. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  677. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  678. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  679. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  680. MTHCA_GET(tmp, outbox, QUERY_FW_CMD_DB_EN_OFFSET);
  681. if (tmp & 0x1) {
  682. mthca_dbg(dev, "FW supports commands through doorbells\n");
  683. MTHCA_GET(base, outbox, QUERY_FW_CMD_DB_BASE);
  684. for (i = 0; i < MTHCA_CMD_NUM_DBELL_DWORDS; ++i)
  685. MTHCA_GET(dev->cmd.dbell_offsets[i], outbox,
  686. QUERY_FW_CMD_DB_OFFSET + (i << 1));
  687. mthca_setup_cmd_doorbells(dev, base);
  688. }
  689. if (mthca_is_memfree(dev)) {
  690. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  691. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  692. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  693. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  694. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  695. /*
  696. * Round up number of system pages needed in case
  697. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  698. */
  699. dev->fw.arbel.fw_pages =
  700. ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  701. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  702. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  703. (unsigned long long) dev->fw.arbel.clr_int_base,
  704. (unsigned long long) dev->fw.arbel.eq_arm_base,
  705. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  706. } else {
  707. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  708. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  709. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  710. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  711. (unsigned long long) dev->fw.tavor.fw_start,
  712. (unsigned long long) dev->fw.tavor.fw_end);
  713. }
  714. out:
  715. mthca_free_mailbox(dev, mailbox);
  716. return err;
  717. }
  718. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  719. {
  720. struct mthca_mailbox *mailbox;
  721. u8 info;
  722. u32 *outbox;
  723. int err = 0;
  724. #define ENABLE_LAM_OUT_SIZE 0x100
  725. #define ENABLE_LAM_START_OFFSET 0x00
  726. #define ENABLE_LAM_END_OFFSET 0x08
  727. #define ENABLE_LAM_INFO_OFFSET 0x13
  728. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  729. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  730. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  731. if (IS_ERR(mailbox))
  732. return PTR_ERR(mailbox);
  733. outbox = mailbox->buf;
  734. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  735. CMD_TIME_CLASS_C, status);
  736. if (err)
  737. goto out;
  738. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  739. goto out;
  740. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  741. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  742. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  743. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  744. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  745. mthca_info(dev, "FW reports that HCA-attached memory "
  746. "is %s hidden; does not match PCI config\n",
  747. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  748. "" : "not");
  749. }
  750. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  751. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  752. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  753. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  754. (unsigned long long) dev->ddr_start,
  755. (unsigned long long) dev->ddr_end);
  756. out:
  757. mthca_free_mailbox(dev, mailbox);
  758. return err;
  759. }
  760. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  761. {
  762. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  763. }
  764. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  765. {
  766. struct mthca_mailbox *mailbox;
  767. u8 info;
  768. u32 *outbox;
  769. int err = 0;
  770. #define QUERY_DDR_OUT_SIZE 0x100
  771. #define QUERY_DDR_START_OFFSET 0x00
  772. #define QUERY_DDR_END_OFFSET 0x08
  773. #define QUERY_DDR_INFO_OFFSET 0x13
  774. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  775. #define QUERY_DDR_INFO_ECC_MASK 0x3
  776. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  777. if (IS_ERR(mailbox))
  778. return PTR_ERR(mailbox);
  779. outbox = mailbox->buf;
  780. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  781. CMD_TIME_CLASS_A, status);
  782. if (err)
  783. goto out;
  784. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  785. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  786. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  787. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  788. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  789. mthca_info(dev, "FW reports that HCA-attached memory "
  790. "is %s hidden; does not match PCI config\n",
  791. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  792. "" : "not");
  793. }
  794. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  795. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  796. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  797. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  798. (unsigned long long) dev->ddr_start,
  799. (unsigned long long) dev->ddr_end);
  800. out:
  801. mthca_free_mailbox(dev, mailbox);
  802. return err;
  803. }
  804. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  805. struct mthca_dev_lim *dev_lim, u8 *status)
  806. {
  807. struct mthca_mailbox *mailbox;
  808. u32 *outbox;
  809. u8 field;
  810. u16 size;
  811. u16 stat_rate;
  812. int err;
  813. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  814. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  815. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  816. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  817. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  818. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  819. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  820. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  821. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  822. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  823. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  824. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  825. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  826. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  827. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  828. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  829. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  830. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  831. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  832. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  833. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  834. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  835. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  836. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  837. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  838. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  839. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  840. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  841. #define QUERY_DEV_LIM_RATE_SUPPORT_OFFSET 0x3c
  842. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  843. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  844. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  845. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  846. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  847. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  848. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  849. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  850. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  851. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  852. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  853. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  854. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  855. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  856. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  857. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  858. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  859. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  860. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  861. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  862. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  863. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  864. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  865. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  866. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  867. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  868. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  869. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  870. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  871. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  872. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  873. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  874. if (IS_ERR(mailbox))
  875. return PTR_ERR(mailbox);
  876. outbox = mailbox->buf;
  877. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  878. CMD_TIME_CLASS_A, status);
  879. if (err)
  880. goto out;
  881. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  882. dev_lim->reserved_qps = 1 << (field & 0xf);
  883. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  884. dev_lim->max_qps = 1 << (field & 0x1f);
  885. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  886. dev_lim->reserved_srqs = 1 << (field >> 4);
  887. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  888. dev_lim->max_srqs = 1 << (field & 0x1f);
  889. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  890. dev_lim->reserved_eecs = 1 << (field & 0xf);
  891. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  892. dev_lim->max_eecs = 1 << (field & 0x1f);
  893. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  894. dev_lim->max_cq_sz = 1 << field;
  895. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  896. dev_lim->reserved_cqs = 1 << (field & 0xf);
  897. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  898. dev_lim->max_cqs = 1 << (field & 0x1f);
  899. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  900. dev_lim->max_mpts = 1 << (field & 0x3f);
  901. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  902. dev_lim->reserved_eqs = 1 << (field & 0xf);
  903. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  904. dev_lim->max_eqs = 1 << (field & 0x7);
  905. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  906. if (mthca_is_memfree(dev))
  907. dev_lim->reserved_mtts = ALIGN((1 << (field >> 4)) * sizeof(u64),
  908. dev->limits.mtt_seg_size) / dev->limits.mtt_seg_size;
  909. else
  910. dev_lim->reserved_mtts = 1 << (field >> 4);
  911. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  912. dev_lim->max_mrw_sz = 1 << field;
  913. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  914. dev_lim->reserved_mrws = 1 << (field & 0xf);
  915. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  916. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  917. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  918. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  919. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  920. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  921. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  922. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  923. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  924. dev_lim->local_ca_ack_delay = field & 0x1f;
  925. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  926. dev_lim->max_mtu = field >> 4;
  927. dev_lim->max_port_width = field & 0xf;
  928. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  929. dev_lim->max_vl = field >> 4;
  930. dev_lim->num_ports = field & 0xf;
  931. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  932. dev_lim->max_gids = 1 << (field & 0xf);
  933. MTHCA_GET(stat_rate, outbox, QUERY_DEV_LIM_RATE_SUPPORT_OFFSET);
  934. dev_lim->stat_rate_support = stat_rate;
  935. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  936. dev_lim->max_pkeys = 1 << (field & 0xf);
  937. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  938. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  939. dev_lim->reserved_uars = field >> 4;
  940. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  941. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  942. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  943. dev_lim->min_page_sz = 1 << field;
  944. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  945. dev_lim->max_sg = field;
  946. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  947. dev_lim->max_desc_sz = size;
  948. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  949. dev_lim->max_qp_per_mcg = 1 << field;
  950. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  951. dev_lim->reserved_mgms = field & 0xf;
  952. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  953. dev_lim->max_mcgs = 1 << field;
  954. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  955. dev_lim->reserved_pds = field >> 4;
  956. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  957. dev_lim->max_pds = 1 << (field & 0x3f);
  958. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  959. dev_lim->reserved_rdds = field >> 4;
  960. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  961. dev_lim->max_rdds = 1 << (field & 0x3f);
  962. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  963. dev_lim->eec_entry_sz = size;
  964. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  965. dev_lim->qpc_entry_sz = size;
  966. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  967. dev_lim->eeec_entry_sz = size;
  968. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  969. dev_lim->eqpc_entry_sz = size;
  970. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  971. dev_lim->eqc_entry_sz = size;
  972. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  973. dev_lim->cqc_entry_sz = size;
  974. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  975. dev_lim->srq_entry_sz = size;
  976. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  977. dev_lim->uar_scratch_entry_sz = size;
  978. if (mthca_is_memfree(dev)) {
  979. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  980. dev_lim->max_srq_sz = 1 << field;
  981. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  982. dev_lim->max_qp_sz = 1 << field;
  983. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  984. dev_lim->hca.arbel.resize_srq = field & 1;
  985. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  986. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  987. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  988. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  989. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  990. dev_lim->mpt_entry_sz = size;
  991. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  992. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  993. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  994. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  995. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  996. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  997. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  998. dev_lim->hca.arbel.lam_required = field & 1;
  999. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  1000. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  1001. if (dev_lim->hca.arbel.bmme_flags & 1)
  1002. mthca_dbg(dev, "Base MM extensions: yes "
  1003. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  1004. dev_lim->hca.arbel.bmme_flags,
  1005. dev_lim->hca.arbel.max_pbl_sz,
  1006. dev_lim->hca.arbel.reserved_lkey);
  1007. else
  1008. mthca_dbg(dev, "Base MM extensions: no\n");
  1009. mthca_dbg(dev, "Max ICM size %lld MB\n",
  1010. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  1011. } else {
  1012. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1013. dev_lim->max_srq_sz = (1 << field) - 1;
  1014. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1015. dev_lim->max_qp_sz = (1 << field) - 1;
  1016. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  1017. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  1018. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  1019. }
  1020. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  1021. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  1022. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  1023. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  1024. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  1025. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  1026. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  1027. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  1028. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  1029. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  1030. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  1031. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  1032. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  1033. dev_lim->max_pds, dev_lim->reserved_mgms);
  1034. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  1035. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  1036. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  1037. out:
  1038. mthca_free_mailbox(dev, mailbox);
  1039. return err;
  1040. }
  1041. static void get_board_id(void *vsd, char *board_id)
  1042. {
  1043. int i;
  1044. #define VSD_OFFSET_SIG1 0x00
  1045. #define VSD_OFFSET_SIG2 0xde
  1046. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1047. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1048. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1049. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  1050. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1051. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1052. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  1053. } else {
  1054. /*
  1055. * The board ID is a string but the firmware byte
  1056. * swaps each 4-byte word before passing it back to
  1057. * us. Therefore we need to swab it before printing.
  1058. */
  1059. for (i = 0; i < 4; ++i)
  1060. ((u32 *) board_id)[i] =
  1061. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1062. }
  1063. }
  1064. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  1065. struct mthca_adapter *adapter, u8 *status)
  1066. {
  1067. struct mthca_mailbox *mailbox;
  1068. u32 *outbox;
  1069. int err;
  1070. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1071. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  1072. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  1073. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  1074. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1075. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1076. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1077. if (IS_ERR(mailbox))
  1078. return PTR_ERR(mailbox);
  1079. outbox = mailbox->buf;
  1080. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  1081. CMD_TIME_CLASS_A, status);
  1082. if (err)
  1083. goto out;
  1084. if (!mthca_is_memfree(dev)) {
  1085. MTHCA_GET(adapter->vendor_id, outbox,
  1086. QUERY_ADAPTER_VENDOR_ID_OFFSET);
  1087. MTHCA_GET(adapter->device_id, outbox,
  1088. QUERY_ADAPTER_DEVICE_ID_OFFSET);
  1089. MTHCA_GET(adapter->revision_id, outbox,
  1090. QUERY_ADAPTER_REVISION_ID_OFFSET);
  1091. }
  1092. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1093. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1094. adapter->board_id);
  1095. out:
  1096. mthca_free_mailbox(dev, mailbox);
  1097. return err;
  1098. }
  1099. int mthca_INIT_HCA(struct mthca_dev *dev,
  1100. struct mthca_init_hca_param *param,
  1101. u8 *status)
  1102. {
  1103. struct mthca_mailbox *mailbox;
  1104. __be32 *inbox;
  1105. int err;
  1106. #define INIT_HCA_IN_SIZE 0x200
  1107. #define INIT_HCA_FLAGS1_OFFSET 0x00c
  1108. #define INIT_HCA_FLAGS2_OFFSET 0x014
  1109. #define INIT_HCA_QPC_OFFSET 0x020
  1110. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1111. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1112. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1113. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1114. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1115. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1116. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1117. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1118. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1119. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1120. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1121. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1122. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1123. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1124. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1125. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1126. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1127. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1128. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1129. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1130. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1131. #define INIT_HCA_TPT_OFFSET 0x0f0
  1132. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1133. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1134. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1135. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1136. #define INIT_HCA_UAR_OFFSET 0x120
  1137. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1138. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1139. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1140. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1141. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1142. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1143. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1144. if (IS_ERR(mailbox))
  1145. return PTR_ERR(mailbox);
  1146. inbox = mailbox->buf;
  1147. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1148. if (dev->mthca_flags & MTHCA_FLAG_SINAI_OPT)
  1149. MTHCA_PUT(inbox, 0x1, INIT_HCA_FLAGS1_OFFSET);
  1150. #if defined(__LITTLE_ENDIAN)
  1151. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1152. #elif defined(__BIG_ENDIAN)
  1153. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1154. #else
  1155. #error Host endianness not defined
  1156. #endif
  1157. /* Check port for UD address vector: */
  1158. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1);
  1159. /* Enable IPoIB checksumming if we can: */
  1160. if (dev->device_cap_flags & IB_DEVICE_UD_IP_CSUM)
  1161. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(7 << 3);
  1162. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1163. /* QPC/EEC/CQC/EQC/RDB attributes */
  1164. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1165. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1166. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1167. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1168. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1169. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1170. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1171. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1172. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1173. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1174. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1175. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1176. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1177. /* UD AV attributes */
  1178. /* multicast attributes */
  1179. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1180. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1181. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1182. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1183. /* TPT attributes */
  1184. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1185. if (!mthca_is_memfree(dev))
  1186. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1187. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1188. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1189. /* UAR attributes */
  1190. {
  1191. u8 uar_page_sz = PAGE_SHIFT - 12;
  1192. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1193. }
  1194. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1195. if (mthca_is_memfree(dev)) {
  1196. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1197. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1198. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1199. }
  1200. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, CMD_TIME_CLASS_D, status);
  1201. mthca_free_mailbox(dev, mailbox);
  1202. return err;
  1203. }
  1204. int mthca_INIT_IB(struct mthca_dev *dev,
  1205. struct mthca_init_ib_param *param,
  1206. int port, u8 *status)
  1207. {
  1208. struct mthca_mailbox *mailbox;
  1209. u32 *inbox;
  1210. int err;
  1211. u32 flags;
  1212. #define INIT_IB_IN_SIZE 56
  1213. #define INIT_IB_FLAGS_OFFSET 0x00
  1214. #define INIT_IB_FLAG_SIG (1 << 18)
  1215. #define INIT_IB_FLAG_NG (1 << 17)
  1216. #define INIT_IB_FLAG_G0 (1 << 16)
  1217. #define INIT_IB_VL_SHIFT 4
  1218. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1219. #define INIT_IB_MTU_SHIFT 12
  1220. #define INIT_IB_MAX_GID_OFFSET 0x06
  1221. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1222. #define INIT_IB_GUID0_OFFSET 0x10
  1223. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1224. #define INIT_IB_SI_GUID_OFFSET 0x20
  1225. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1226. if (IS_ERR(mailbox))
  1227. return PTR_ERR(mailbox);
  1228. inbox = mailbox->buf;
  1229. memset(inbox, 0, INIT_IB_IN_SIZE);
  1230. flags = 0;
  1231. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1232. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1233. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1234. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1235. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1236. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1237. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1238. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1239. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1240. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1241. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1242. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1243. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1244. CMD_TIME_CLASS_A, status);
  1245. mthca_free_mailbox(dev, mailbox);
  1246. return err;
  1247. }
  1248. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1249. {
  1250. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, CMD_TIME_CLASS_A, status);
  1251. }
  1252. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1253. {
  1254. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, CMD_TIME_CLASS_C, status);
  1255. }
  1256. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1257. int port, u8 *status)
  1258. {
  1259. struct mthca_mailbox *mailbox;
  1260. u32 *inbox;
  1261. int err;
  1262. u32 flags = 0;
  1263. #define SET_IB_IN_SIZE 0x40
  1264. #define SET_IB_FLAGS_OFFSET 0x00
  1265. #define SET_IB_FLAG_SIG (1 << 18)
  1266. #define SET_IB_FLAG_RQK (1 << 0)
  1267. #define SET_IB_CAP_MASK_OFFSET 0x04
  1268. #define SET_IB_SI_GUID_OFFSET 0x08
  1269. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1270. if (IS_ERR(mailbox))
  1271. return PTR_ERR(mailbox);
  1272. inbox = mailbox->buf;
  1273. memset(inbox, 0, SET_IB_IN_SIZE);
  1274. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1275. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1276. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1277. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1278. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1279. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1280. CMD_TIME_CLASS_B, status);
  1281. mthca_free_mailbox(dev, mailbox);
  1282. return err;
  1283. }
  1284. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1285. {
  1286. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1287. }
  1288. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1289. {
  1290. struct mthca_mailbox *mailbox;
  1291. __be64 *inbox;
  1292. int err;
  1293. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1294. if (IS_ERR(mailbox))
  1295. return PTR_ERR(mailbox);
  1296. inbox = mailbox->buf;
  1297. inbox[0] = cpu_to_be64(virt);
  1298. inbox[1] = cpu_to_be64(dma_addr);
  1299. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1300. CMD_TIME_CLASS_B, status);
  1301. mthca_free_mailbox(dev, mailbox);
  1302. if (!err)
  1303. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1304. (unsigned long long) dma_addr, (unsigned long long) virt);
  1305. return err;
  1306. }
  1307. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1308. {
  1309. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1310. page_count, (unsigned long long) virt);
  1311. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1312. }
  1313. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1314. {
  1315. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1316. }
  1317. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1318. {
  1319. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1320. }
  1321. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1322. u8 *status)
  1323. {
  1324. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1325. CMD_TIME_CLASS_A, status);
  1326. if (ret || status)
  1327. return ret;
  1328. /*
  1329. * Round up number of system pages needed in case
  1330. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  1331. */
  1332. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  1333. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  1334. return 0;
  1335. }
  1336. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1337. int mpt_index, u8 *status)
  1338. {
  1339. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1340. CMD_TIME_CLASS_B, status);
  1341. }
  1342. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1343. int mpt_index, u8 *status)
  1344. {
  1345. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1346. !mailbox, CMD_HW2SW_MPT,
  1347. CMD_TIME_CLASS_B, status);
  1348. }
  1349. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1350. int num_mtt, u8 *status)
  1351. {
  1352. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1353. CMD_TIME_CLASS_B, status);
  1354. }
  1355. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1356. {
  1357. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1358. }
  1359. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1360. int eq_num, u8 *status)
  1361. {
  1362. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1363. unmap ? "Clearing" : "Setting",
  1364. (unsigned long long) event_mask, eq_num);
  1365. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1366. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1367. }
  1368. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1369. int eq_num, u8 *status)
  1370. {
  1371. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1372. CMD_TIME_CLASS_A, status);
  1373. }
  1374. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1375. int eq_num, u8 *status)
  1376. {
  1377. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1378. CMD_HW2SW_EQ,
  1379. CMD_TIME_CLASS_A, status);
  1380. }
  1381. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1382. int cq_num, u8 *status)
  1383. {
  1384. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1385. CMD_TIME_CLASS_A, status);
  1386. }
  1387. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1388. int cq_num, u8 *status)
  1389. {
  1390. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1391. CMD_HW2SW_CQ,
  1392. CMD_TIME_CLASS_A, status);
  1393. }
  1394. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,
  1395. u8 *status)
  1396. {
  1397. struct mthca_mailbox *mailbox;
  1398. __be32 *inbox;
  1399. int err;
  1400. #define RESIZE_CQ_IN_SIZE 0x40
  1401. #define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c
  1402. #define RESIZE_CQ_LKEY_OFFSET 0x1c
  1403. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1404. if (IS_ERR(mailbox))
  1405. return PTR_ERR(mailbox);
  1406. inbox = mailbox->buf;
  1407. memset(inbox, 0, RESIZE_CQ_IN_SIZE);
  1408. /*
  1409. * Leave start address fields zeroed out -- mthca assumes that
  1410. * MRs for CQs always start at virtual address 0.
  1411. */
  1412. MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);
  1413. MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);
  1414. err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,
  1415. CMD_TIME_CLASS_B, status);
  1416. mthca_free_mailbox(dev, mailbox);
  1417. return err;
  1418. }
  1419. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1420. int srq_num, u8 *status)
  1421. {
  1422. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1423. CMD_TIME_CLASS_A, status);
  1424. }
  1425. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1426. int srq_num, u8 *status)
  1427. {
  1428. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1429. CMD_HW2SW_SRQ,
  1430. CMD_TIME_CLASS_A, status);
  1431. }
  1432. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  1433. struct mthca_mailbox *mailbox, u8 *status)
  1434. {
  1435. return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,
  1436. CMD_QUERY_SRQ, CMD_TIME_CLASS_A, status);
  1437. }
  1438. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)
  1439. {
  1440. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1441. CMD_TIME_CLASS_B, status);
  1442. }
  1443. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  1444. enum ib_qp_state next, u32 num, int is_ee,
  1445. struct mthca_mailbox *mailbox, u32 optmask,
  1446. u8 *status)
  1447. {
  1448. static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  1449. [IB_QPS_RESET] = {
  1450. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1451. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1452. [IB_QPS_INIT] = CMD_RST2INIT_QPEE,
  1453. },
  1454. [IB_QPS_INIT] = {
  1455. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1456. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1457. [IB_QPS_INIT] = CMD_INIT2INIT_QPEE,
  1458. [IB_QPS_RTR] = CMD_INIT2RTR_QPEE,
  1459. },
  1460. [IB_QPS_RTR] = {
  1461. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1462. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1463. [IB_QPS_RTS] = CMD_RTR2RTS_QPEE,
  1464. },
  1465. [IB_QPS_RTS] = {
  1466. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1467. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1468. [IB_QPS_RTS] = CMD_RTS2RTS_QPEE,
  1469. [IB_QPS_SQD] = CMD_RTS2SQD_QPEE,
  1470. },
  1471. [IB_QPS_SQD] = {
  1472. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1473. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1474. [IB_QPS_RTS] = CMD_SQD2RTS_QPEE,
  1475. [IB_QPS_SQD] = CMD_SQD2SQD_QPEE,
  1476. },
  1477. [IB_QPS_SQE] = {
  1478. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1479. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1480. [IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,
  1481. },
  1482. [IB_QPS_ERR] = {
  1483. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1484. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1485. }
  1486. };
  1487. u8 op_mod = 0;
  1488. int my_mailbox = 0;
  1489. int err;
  1490. if (op[cur][next] == CMD_ERR2RST_QPEE) {
  1491. op_mod = 3; /* don't write outbox, any->reset */
  1492. /* For debugging */
  1493. if (!mailbox) {
  1494. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1495. if (!IS_ERR(mailbox)) {
  1496. my_mailbox = 1;
  1497. op_mod = 2; /* write outbox, any->reset */
  1498. } else
  1499. mailbox = NULL;
  1500. }
  1501. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1502. (!!is_ee << 24) | num, op_mod,
  1503. op[cur][next], CMD_TIME_CLASS_C, status);
  1504. if (0 && mailbox) {
  1505. int i;
  1506. mthca_dbg(dev, "Dumping QP context:\n");
  1507. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1508. for (i = 0; i < 0x100 / 4; ++i) {
  1509. if (i % 8 == 0)
  1510. printk("[%02x] ", i * 4);
  1511. printk(" %08x",
  1512. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1513. if ((i + 1) % 8 == 0)
  1514. printk("\n");
  1515. }
  1516. }
  1517. if (my_mailbox)
  1518. mthca_free_mailbox(dev, mailbox);
  1519. } else {
  1520. if (0) {
  1521. int i;
  1522. mthca_dbg(dev, "Dumping QP context:\n");
  1523. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1524. for (i = 0; i < 0x100 / 4; ++i) {
  1525. if (i % 8 == 0)
  1526. printk(" [%02x] ", i * 4);
  1527. printk(" %08x",
  1528. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1529. if ((i + 1) % 8 == 0)
  1530. printk("\n");
  1531. }
  1532. }
  1533. err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,
  1534. op_mod, op[cur][next], CMD_TIME_CLASS_C, status);
  1535. }
  1536. return err;
  1537. }
  1538. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1539. struct mthca_mailbox *mailbox, u8 *status)
  1540. {
  1541. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1542. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1543. }
  1544. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1545. u8 *status)
  1546. {
  1547. u8 op_mod;
  1548. switch (type) {
  1549. case IB_QPT_SMI:
  1550. op_mod = 0;
  1551. break;
  1552. case IB_QPT_GSI:
  1553. op_mod = 1;
  1554. break;
  1555. case IB_QPT_RAW_IPV6:
  1556. op_mod = 2;
  1557. break;
  1558. case IB_QPT_RAW_ETY:
  1559. op_mod = 3;
  1560. break;
  1561. default:
  1562. return -EINVAL;
  1563. }
  1564. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1565. CMD_TIME_CLASS_B, status);
  1566. }
  1567. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1568. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1569. void *in_mad, void *response_mad, u8 *status)
  1570. {
  1571. struct mthca_mailbox *inmailbox, *outmailbox;
  1572. void *inbox;
  1573. int err;
  1574. u32 in_modifier = port;
  1575. u8 op_modifier = 0;
  1576. #define MAD_IFC_BOX_SIZE 0x400
  1577. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1578. #define MAD_IFC_RQPN_OFFSET 0x108
  1579. #define MAD_IFC_SL_OFFSET 0x10c
  1580. #define MAD_IFC_G_PATH_OFFSET 0x10d
  1581. #define MAD_IFC_RLID_OFFSET 0x10e
  1582. #define MAD_IFC_PKEY_OFFSET 0x112
  1583. #define MAD_IFC_GRH_OFFSET 0x140
  1584. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1585. if (IS_ERR(inmailbox))
  1586. return PTR_ERR(inmailbox);
  1587. inbox = inmailbox->buf;
  1588. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1589. if (IS_ERR(outmailbox)) {
  1590. mthca_free_mailbox(dev, inmailbox);
  1591. return PTR_ERR(outmailbox);
  1592. }
  1593. memcpy(inbox, in_mad, 256);
  1594. /*
  1595. * Key check traps can't be generated unless we have in_wc to
  1596. * tell us where to send the trap.
  1597. */
  1598. if (ignore_mkey || !in_wc)
  1599. op_modifier |= 0x1;
  1600. if (ignore_bkey || !in_wc)
  1601. op_modifier |= 0x2;
  1602. if (in_wc) {
  1603. u8 val;
  1604. memset(inbox + 256, 0, 256);
  1605. MTHCA_PUT(inbox, in_wc->qp->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1606. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1607. val = in_wc->sl << 4;
  1608. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1609. val = in_wc->dlid_path_bits |
  1610. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1611. MTHCA_PUT(inbox, val, MAD_IFC_G_PATH_OFFSET);
  1612. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1613. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1614. if (in_grh)
  1615. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1616. op_modifier |= 0x4;
  1617. in_modifier |= in_wc->slid << 16;
  1618. }
  1619. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1620. in_modifier, op_modifier,
  1621. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1622. if (!err && !*status)
  1623. memcpy(response_mad, outmailbox->buf, 256);
  1624. mthca_free_mailbox(dev, inmailbox);
  1625. mthca_free_mailbox(dev, outmailbox);
  1626. return err;
  1627. }
  1628. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1629. struct mthca_mailbox *mailbox, u8 *status)
  1630. {
  1631. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1632. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1633. }
  1634. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1635. struct mthca_mailbox *mailbox, u8 *status)
  1636. {
  1637. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1638. CMD_TIME_CLASS_A, status);
  1639. }
  1640. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1641. u16 *hash, u8 *status)
  1642. {
  1643. u64 imm;
  1644. int err;
  1645. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1646. CMD_TIME_CLASS_A, status);
  1647. *hash = imm;
  1648. return err;
  1649. }
  1650. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1651. {
  1652. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1653. }