csr.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. #ifndef _IEEE1394_CSR_H
  2. #define _IEEE1394_CSR_H
  3. #include <linux/spinlock_types.h>
  4. #include "csr1212.h"
  5. #include "ieee1394_types.h"
  6. #define CSR_REGISTER_BASE 0xfffff0000000ULL
  7. /* register offsets relative to CSR_REGISTER_BASE */
  8. #define CSR_STATE_CLEAR 0x0
  9. #define CSR_STATE_SET 0x4
  10. #define CSR_NODE_IDS 0x8
  11. #define CSR_RESET_START 0xc
  12. #define CSR_SPLIT_TIMEOUT_HI 0x18
  13. #define CSR_SPLIT_TIMEOUT_LO 0x1c
  14. #define CSR_CYCLE_TIME 0x200
  15. #define CSR_BUS_TIME 0x204
  16. #define CSR_BUSY_TIMEOUT 0x210
  17. #define CSR_BUS_MANAGER_ID 0x21c
  18. #define CSR_BANDWIDTH_AVAILABLE 0x220
  19. #define CSR_CHANNELS_AVAILABLE 0x224
  20. #define CSR_CHANNELS_AVAILABLE_HI 0x224
  21. #define CSR_CHANNELS_AVAILABLE_LO 0x228
  22. #define CSR_BROADCAST_CHANNEL 0x234
  23. #define CSR_CONFIG_ROM 0x400
  24. #define CSR_CONFIG_ROM_END 0x800
  25. #define CSR_FCP_COMMAND 0xB00
  26. #define CSR_FCP_RESPONSE 0xD00
  27. #define CSR_FCP_END 0xF00
  28. #define CSR_TOPOLOGY_MAP 0x1000
  29. #define CSR_TOPOLOGY_MAP_END 0x1400
  30. #define CSR_SPEED_MAP 0x2000
  31. #define CSR_SPEED_MAP_END 0x3000
  32. /* IEEE 1394 bus specific Configuration ROM Key IDs */
  33. #define IEEE1394_KV_ID_POWER_REQUIREMENTS (0x30)
  34. /* IEEE 1394 Bus Information Block specifics */
  35. #define CSR_BUS_INFO_SIZE (5 * sizeof(quadlet_t))
  36. #define CSR_IRMC_SHIFT 31
  37. #define CSR_CMC_SHIFT 30
  38. #define CSR_ISC_SHIFT 29
  39. #define CSR_BMC_SHIFT 28
  40. #define CSR_PMC_SHIFT 27
  41. #define CSR_CYC_CLK_ACC_SHIFT 16
  42. #define CSR_MAX_REC_SHIFT 12
  43. #define CSR_MAX_ROM_SHIFT 8
  44. #define CSR_GENERATION_SHIFT 4
  45. static inline void csr_set_bus_info_generation(struct csr1212_csr *csr, u8 gen)
  46. {
  47. csr->bus_info_data[2] &= ~cpu_to_be32(0xf << CSR_GENERATION_SHIFT);
  48. csr->bus_info_data[2] |= cpu_to_be32((u32)gen << CSR_GENERATION_SHIFT);
  49. }
  50. struct csr_control {
  51. spinlock_t lock;
  52. quadlet_t state;
  53. quadlet_t node_ids;
  54. quadlet_t split_timeout_hi, split_timeout_lo;
  55. unsigned long expire; /* Calculated from split_timeout */
  56. quadlet_t cycle_time;
  57. quadlet_t bus_time;
  58. quadlet_t bus_manager_id;
  59. quadlet_t bandwidth_available;
  60. quadlet_t channels_available_hi, channels_available_lo;
  61. quadlet_t broadcast_channel;
  62. /* Bus Info */
  63. quadlet_t guid_hi, guid_lo;
  64. u8 cyc_clk_acc;
  65. u8 max_rec;
  66. u8 max_rom;
  67. u8 generation; /* Only use values between 0x2 and 0xf */
  68. u8 lnk_spd;
  69. unsigned long gen_timestamp[16];
  70. struct csr1212_csr *rom;
  71. quadlet_t topology_map[256];
  72. quadlet_t speed_map[1024];
  73. };
  74. extern struct csr1212_bus_ops csr_bus_ops;
  75. int init_csr(void);
  76. void cleanup_csr(void);
  77. /* hpsb_update_config_rom() is deprecated */
  78. struct hpsb_host;
  79. int hpsb_update_config_rom(struct hpsb_host *host, const quadlet_t *new_rom,
  80. size_t size, unsigned char rom_version);
  81. #endif /* _IEEE1394_CSR_H */