csr.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * IEEE 1394 for Linux
  3. *
  4. * CSR implementation, iso/bus manager implementation.
  5. *
  6. * Copyright (C) 1999 Andreas E. Bombe
  7. * 2002 Manfred Weihs <weihs@ict.tuwien.ac.at>
  8. *
  9. * This code is licensed under the GPL. See the file COPYING in the root
  10. * directory of the kernel sources for details.
  11. *
  12. *
  13. * Contributions:
  14. *
  15. * Manfred Weihs <weihs@ict.tuwien.ac.at>
  16. * configuration ROM manipulation
  17. *
  18. */
  19. #include <linux/jiffies.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/param.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/string.h>
  26. #include "csr1212.h"
  27. #include "ieee1394_types.h"
  28. #include "hosts.h"
  29. #include "ieee1394.h"
  30. #include "highlevel.h"
  31. #include "ieee1394_core.h"
  32. /* Module Parameters */
  33. /* this module parameter can be used to disable mapping of the FCP registers */
  34. static int fcp = 1;
  35. module_param(fcp, int, 0444);
  36. MODULE_PARM_DESC(fcp, "Map FCP registers (default = 1, disable = 0).");
  37. static struct csr1212_keyval *node_cap = NULL;
  38. static void add_host(struct hpsb_host *host);
  39. static void remove_host(struct hpsb_host *host);
  40. static void host_reset(struct hpsb_host *host);
  41. static int read_maps(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  42. u64 addr, size_t length, u16 fl);
  43. static int write_fcp(struct hpsb_host *host, int nodeid, int dest,
  44. quadlet_t *data, u64 addr, size_t length, u16 flags);
  45. static int read_regs(struct hpsb_host *host, int nodeid, quadlet_t *buf,
  46. u64 addr, size_t length, u16 flags);
  47. static int write_regs(struct hpsb_host *host, int nodeid, int destid,
  48. quadlet_t *data, u64 addr, size_t length, u16 flags);
  49. static int lock_regs(struct hpsb_host *host, int nodeid, quadlet_t *store,
  50. u64 addr, quadlet_t data, quadlet_t arg, int extcode, u16 fl);
  51. static int lock64_regs(struct hpsb_host *host, int nodeid, octlet_t * store,
  52. u64 addr, octlet_t data, octlet_t arg, int extcode, u16 fl);
  53. static int read_config_rom(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  54. u64 addr, size_t length, u16 fl);
  55. static u64 allocate_addr_range(u64 size, u32 alignment, void *__host);
  56. static void release_addr_range(u64 addr, void *__host);
  57. static struct hpsb_highlevel csr_highlevel = {
  58. .name = "standard registers",
  59. .add_host = add_host,
  60. .remove_host = remove_host,
  61. .host_reset = host_reset,
  62. };
  63. static const struct hpsb_address_ops map_ops = {
  64. .read = read_maps,
  65. };
  66. static const struct hpsb_address_ops fcp_ops = {
  67. .write = write_fcp,
  68. };
  69. static const struct hpsb_address_ops reg_ops = {
  70. .read = read_regs,
  71. .write = write_regs,
  72. .lock = lock_regs,
  73. .lock64 = lock64_regs,
  74. };
  75. static const struct hpsb_address_ops config_rom_ops = {
  76. .read = read_config_rom,
  77. };
  78. struct csr1212_bus_ops csr_bus_ops = {
  79. .allocate_addr_range = allocate_addr_range,
  80. .release_addr = release_addr_range,
  81. };
  82. static u16 csr_crc16(unsigned *data, int length)
  83. {
  84. int check=0, i;
  85. int shift, sum, next=0;
  86. for (i = length; i; i--) {
  87. for (next = check, shift = 28; shift >= 0; shift -= 4 ) {
  88. sum = ((next >> 12) ^ (be32_to_cpu(*data) >> shift)) & 0xf;
  89. next = (next << 4) ^ (sum << 12) ^ (sum << 5) ^ (sum);
  90. }
  91. check = next & 0xffff;
  92. data++;
  93. }
  94. return check;
  95. }
  96. static void host_reset(struct hpsb_host *host)
  97. {
  98. host->csr.state &= 0x300;
  99. host->csr.bus_manager_id = 0x3f;
  100. host->csr.bandwidth_available = 4915;
  101. host->csr.channels_available_hi = 0xfffffffe; /* pre-alloc ch 31 per 1394a-2000 */
  102. host->csr.channels_available_lo = ~0;
  103. host->csr.broadcast_channel = 0x80000000 | 31;
  104. if (host->is_irm) {
  105. if (host->driver->hw_csr_reg) {
  106. host->driver->hw_csr_reg(host, 2, 0xfffffffe, ~0);
  107. }
  108. }
  109. host->csr.node_ids = host->node_id << 16;
  110. if (!host->is_root) {
  111. /* clear cmstr bit */
  112. host->csr.state &= ~0x100;
  113. }
  114. be32_add_cpu(&host->csr.topology_map[1], 1);
  115. host->csr.topology_map[2] = cpu_to_be32(host->node_count << 16
  116. | host->selfid_count);
  117. host->csr.topology_map[0] =
  118. cpu_to_be32((host->selfid_count + 2) << 16
  119. | csr_crc16(host->csr.topology_map + 1,
  120. host->selfid_count + 2));
  121. be32_add_cpu(&host->csr.speed_map[1], 1);
  122. host->csr.speed_map[0] = cpu_to_be32(0x3f1 << 16
  123. | csr_crc16(host->csr.speed_map+1,
  124. 0x3f1));
  125. }
  126. /*
  127. * HI == seconds (bits 0:2)
  128. * LO == fractions of a second in units of 125usec (bits 19:31)
  129. *
  130. * Convert SPLIT_TIMEOUT to jiffies.
  131. * The default and minimum as per 1394a-2000 clause 8.3.2.2.6 is 100ms.
  132. */
  133. static inline void calculate_expire(struct csr_control *csr)
  134. {
  135. unsigned int usecs = (csr->split_timeout_hi & 7) * 1000000 +
  136. (csr->split_timeout_lo >> 19) * 125;
  137. csr->expire = usecs_to_jiffies(usecs > 100000 ? usecs : 100000);
  138. HPSB_VERBOSE("CSR: setting expire to %lu, HZ=%u", csr->expire, HZ);
  139. }
  140. static void add_host(struct hpsb_host *host)
  141. {
  142. struct csr1212_keyval *root;
  143. quadlet_t bus_info[CSR_BUS_INFO_SIZE];
  144. hpsb_register_addrspace(&csr_highlevel, host, &reg_ops,
  145. CSR_REGISTER_BASE,
  146. CSR_REGISTER_BASE + CSR_CONFIG_ROM);
  147. hpsb_register_addrspace(&csr_highlevel, host, &config_rom_ops,
  148. CSR_REGISTER_BASE + CSR_CONFIG_ROM,
  149. CSR_REGISTER_BASE + CSR_CONFIG_ROM_END);
  150. if (fcp) {
  151. hpsb_register_addrspace(&csr_highlevel, host, &fcp_ops,
  152. CSR_REGISTER_BASE + CSR_FCP_COMMAND,
  153. CSR_REGISTER_BASE + CSR_FCP_END);
  154. }
  155. hpsb_register_addrspace(&csr_highlevel, host, &map_ops,
  156. CSR_REGISTER_BASE + CSR_TOPOLOGY_MAP,
  157. CSR_REGISTER_BASE + CSR_TOPOLOGY_MAP_END);
  158. hpsb_register_addrspace(&csr_highlevel, host, &map_ops,
  159. CSR_REGISTER_BASE + CSR_SPEED_MAP,
  160. CSR_REGISTER_BASE + CSR_SPEED_MAP_END);
  161. spin_lock_init(&host->csr.lock);
  162. host->csr.state = 0;
  163. host->csr.node_ids = 0;
  164. host->csr.split_timeout_hi = 0;
  165. host->csr.split_timeout_lo = 800 << 19;
  166. calculate_expire(&host->csr);
  167. host->csr.cycle_time = 0;
  168. host->csr.bus_time = 0;
  169. host->csr.bus_manager_id = 0x3f;
  170. host->csr.bandwidth_available = 4915;
  171. host->csr.channels_available_hi = 0xfffffffe; /* pre-alloc ch 31 per 1394a-2000 */
  172. host->csr.channels_available_lo = ~0;
  173. host->csr.broadcast_channel = 0x80000000 | 31;
  174. if (host->is_irm) {
  175. if (host->driver->hw_csr_reg) {
  176. host->driver->hw_csr_reg(host, 2, 0xfffffffe, ~0);
  177. }
  178. }
  179. if (host->csr.max_rec >= 9)
  180. host->csr.max_rom = 2;
  181. else if (host->csr.max_rec >= 5)
  182. host->csr.max_rom = 1;
  183. else
  184. host->csr.max_rom = 0;
  185. host->csr.generation = 2;
  186. bus_info[1] = IEEE1394_BUSID_MAGIC;
  187. bus_info[2] = cpu_to_be32((hpsb_disable_irm ? 0 : 1 << CSR_IRMC_SHIFT) |
  188. (1 << CSR_CMC_SHIFT) |
  189. (1 << CSR_ISC_SHIFT) |
  190. (0 << CSR_BMC_SHIFT) |
  191. (0 << CSR_PMC_SHIFT) |
  192. (host->csr.cyc_clk_acc << CSR_CYC_CLK_ACC_SHIFT) |
  193. (host->csr.max_rec << CSR_MAX_REC_SHIFT) |
  194. (host->csr.max_rom << CSR_MAX_ROM_SHIFT) |
  195. (host->csr.generation << CSR_GENERATION_SHIFT) |
  196. host->csr.lnk_spd);
  197. bus_info[3] = cpu_to_be32(host->csr.guid_hi);
  198. bus_info[4] = cpu_to_be32(host->csr.guid_lo);
  199. /* The hardware copy of the bus info block will be set later when a
  200. * bus reset is issued. */
  201. csr1212_init_local_csr(host->csr.rom, bus_info, host->csr.max_rom);
  202. root = host->csr.rom->root_kv;
  203. if(csr1212_attach_keyval_to_directory(root, node_cap) != CSR1212_SUCCESS) {
  204. HPSB_ERR("Failed to attach Node Capabilities to root directory");
  205. }
  206. host->update_config_rom = 1;
  207. }
  208. static void remove_host(struct hpsb_host *host)
  209. {
  210. quadlet_t bus_info[CSR_BUS_INFO_SIZE];
  211. bus_info[1] = IEEE1394_BUSID_MAGIC;
  212. bus_info[2] = cpu_to_be32((0 << CSR_IRMC_SHIFT) |
  213. (0 << CSR_CMC_SHIFT) |
  214. (0 << CSR_ISC_SHIFT) |
  215. (0 << CSR_BMC_SHIFT) |
  216. (0 << CSR_PMC_SHIFT) |
  217. (host->csr.cyc_clk_acc << CSR_CYC_CLK_ACC_SHIFT) |
  218. (host->csr.max_rec << CSR_MAX_REC_SHIFT) |
  219. (0 << CSR_MAX_ROM_SHIFT) |
  220. (0 << CSR_GENERATION_SHIFT) |
  221. host->csr.lnk_spd);
  222. bus_info[3] = cpu_to_be32(host->csr.guid_hi);
  223. bus_info[4] = cpu_to_be32(host->csr.guid_lo);
  224. csr1212_detach_keyval_from_directory(host->csr.rom->root_kv, node_cap);
  225. csr1212_init_local_csr(host->csr.rom, bus_info, 0);
  226. host->update_config_rom = 1;
  227. }
  228. int hpsb_update_config_rom(struct hpsb_host *host, const quadlet_t *new_rom,
  229. size_t buffersize, unsigned char rom_version)
  230. {
  231. unsigned long flags;
  232. int ret;
  233. HPSB_NOTICE("hpsb_update_config_rom() is deprecated");
  234. spin_lock_irqsave(&host->csr.lock, flags);
  235. if (rom_version != host->csr.generation)
  236. ret = -1;
  237. else if (buffersize > host->csr.rom->cache_head->size)
  238. ret = -2;
  239. else {
  240. /* Just overwrite the generated ConfigROM image with new data,
  241. * it can be regenerated later. */
  242. memcpy(host->csr.rom->cache_head->data, new_rom, buffersize);
  243. host->csr.rom->cache_head->len = buffersize;
  244. if (host->driver->set_hw_config_rom)
  245. host->driver->set_hw_config_rom(host, host->csr.rom->bus_info_data);
  246. /* Increment the generation number to keep some sort of sync
  247. * with the newer ConfigROM manipulation method. */
  248. host->csr.generation++;
  249. if (host->csr.generation > 0xf || host->csr.generation < 2)
  250. host->csr.generation = 2;
  251. ret=0;
  252. }
  253. spin_unlock_irqrestore(&host->csr.lock, flags);
  254. return ret;
  255. }
  256. /* Read topology / speed maps and configuration ROM */
  257. static int read_maps(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  258. u64 addr, size_t length, u16 fl)
  259. {
  260. unsigned long flags;
  261. int csraddr = addr - CSR_REGISTER_BASE;
  262. const char *src;
  263. spin_lock_irqsave(&host->csr.lock, flags);
  264. if (csraddr < CSR_SPEED_MAP) {
  265. src = ((char *)host->csr.topology_map) + csraddr
  266. - CSR_TOPOLOGY_MAP;
  267. } else {
  268. src = ((char *)host->csr.speed_map) + csraddr - CSR_SPEED_MAP;
  269. }
  270. memcpy(buffer, src, length);
  271. spin_unlock_irqrestore(&host->csr.lock, flags);
  272. return RCODE_COMPLETE;
  273. }
  274. #define out if (--length == 0) break
  275. static int read_regs(struct hpsb_host *host, int nodeid, quadlet_t *buf,
  276. u64 addr, size_t length, u16 flags)
  277. {
  278. int csraddr = addr - CSR_REGISTER_BASE;
  279. int oldcycle;
  280. quadlet_t ret;
  281. if ((csraddr | length) & 0x3)
  282. return RCODE_TYPE_ERROR;
  283. length /= 4;
  284. switch (csraddr) {
  285. case CSR_STATE_CLEAR:
  286. *(buf++) = cpu_to_be32(host->csr.state);
  287. out;
  288. case CSR_STATE_SET:
  289. *(buf++) = cpu_to_be32(host->csr.state);
  290. out;
  291. case CSR_NODE_IDS:
  292. *(buf++) = cpu_to_be32(host->csr.node_ids);
  293. out;
  294. case CSR_RESET_START:
  295. return RCODE_TYPE_ERROR;
  296. /* address gap - handled by default below */
  297. case CSR_SPLIT_TIMEOUT_HI:
  298. *(buf++) = cpu_to_be32(host->csr.split_timeout_hi);
  299. out;
  300. case CSR_SPLIT_TIMEOUT_LO:
  301. *(buf++) = cpu_to_be32(host->csr.split_timeout_lo);
  302. out;
  303. /* address gap */
  304. return RCODE_ADDRESS_ERROR;
  305. case CSR_CYCLE_TIME:
  306. oldcycle = host->csr.cycle_time;
  307. host->csr.cycle_time =
  308. host->driver->devctl(host, GET_CYCLE_COUNTER, 0);
  309. if (oldcycle > host->csr.cycle_time) {
  310. /* cycle time wrapped around */
  311. host->csr.bus_time += 1 << 7;
  312. }
  313. *(buf++) = cpu_to_be32(host->csr.cycle_time);
  314. out;
  315. case CSR_BUS_TIME:
  316. oldcycle = host->csr.cycle_time;
  317. host->csr.cycle_time =
  318. host->driver->devctl(host, GET_CYCLE_COUNTER, 0);
  319. if (oldcycle > host->csr.cycle_time) {
  320. /* cycle time wrapped around */
  321. host->csr.bus_time += (1 << 7);
  322. }
  323. *(buf++) = cpu_to_be32(host->csr.bus_time
  324. | (host->csr.cycle_time >> 25));
  325. out;
  326. /* address gap */
  327. return RCODE_ADDRESS_ERROR;
  328. case CSR_BUSY_TIMEOUT:
  329. /* not yet implemented */
  330. return RCODE_ADDRESS_ERROR;
  331. case CSR_BUS_MANAGER_ID:
  332. if (host->driver->hw_csr_reg)
  333. ret = host->driver->hw_csr_reg(host, 0, 0, 0);
  334. else
  335. ret = host->csr.bus_manager_id;
  336. *(buf++) = cpu_to_be32(ret);
  337. out;
  338. case CSR_BANDWIDTH_AVAILABLE:
  339. if (host->driver->hw_csr_reg)
  340. ret = host->driver->hw_csr_reg(host, 1, 0, 0);
  341. else
  342. ret = host->csr.bandwidth_available;
  343. *(buf++) = cpu_to_be32(ret);
  344. out;
  345. case CSR_CHANNELS_AVAILABLE_HI:
  346. if (host->driver->hw_csr_reg)
  347. ret = host->driver->hw_csr_reg(host, 2, 0, 0);
  348. else
  349. ret = host->csr.channels_available_hi;
  350. *(buf++) = cpu_to_be32(ret);
  351. out;
  352. case CSR_CHANNELS_AVAILABLE_LO:
  353. if (host->driver->hw_csr_reg)
  354. ret = host->driver->hw_csr_reg(host, 3, 0, 0);
  355. else
  356. ret = host->csr.channels_available_lo;
  357. *(buf++) = cpu_to_be32(ret);
  358. out;
  359. case CSR_BROADCAST_CHANNEL:
  360. *(buf++) = cpu_to_be32(host->csr.broadcast_channel);
  361. out;
  362. /* address gap to end - fall through to default */
  363. default:
  364. return RCODE_ADDRESS_ERROR;
  365. }
  366. return RCODE_COMPLETE;
  367. }
  368. static int write_regs(struct hpsb_host *host, int nodeid, int destid,
  369. quadlet_t *data, u64 addr, size_t length, u16 flags)
  370. {
  371. int csraddr = addr - CSR_REGISTER_BASE;
  372. if ((csraddr | length) & 0x3)
  373. return RCODE_TYPE_ERROR;
  374. length /= 4;
  375. switch (csraddr) {
  376. case CSR_STATE_CLEAR:
  377. /* FIXME FIXME FIXME */
  378. printk("doh, someone wants to mess with state clear\n");
  379. out;
  380. case CSR_STATE_SET:
  381. printk("doh, someone wants to mess with state set\n");
  382. out;
  383. case CSR_NODE_IDS:
  384. host->csr.node_ids &= NODE_MASK << 16;
  385. host->csr.node_ids |= be32_to_cpu(*(data++)) & (BUS_MASK << 16);
  386. host->node_id = host->csr.node_ids >> 16;
  387. host->driver->devctl(host, SET_BUS_ID, host->node_id >> 6);
  388. out;
  389. case CSR_RESET_START:
  390. /* FIXME - perform command reset */
  391. out;
  392. /* address gap */
  393. return RCODE_ADDRESS_ERROR;
  394. case CSR_SPLIT_TIMEOUT_HI:
  395. host->csr.split_timeout_hi =
  396. be32_to_cpu(*(data++)) & 0x00000007;
  397. calculate_expire(&host->csr);
  398. out;
  399. case CSR_SPLIT_TIMEOUT_LO:
  400. host->csr.split_timeout_lo =
  401. be32_to_cpu(*(data++)) & 0xfff80000;
  402. calculate_expire(&host->csr);
  403. out;
  404. /* address gap */
  405. return RCODE_ADDRESS_ERROR;
  406. case CSR_CYCLE_TIME:
  407. /* should only be set by cycle start packet, automatically */
  408. host->csr.cycle_time = be32_to_cpu(*data);
  409. host->driver->devctl(host, SET_CYCLE_COUNTER,
  410. be32_to_cpu(*(data++)));
  411. out;
  412. case CSR_BUS_TIME:
  413. host->csr.bus_time = be32_to_cpu(*(data++)) & 0xffffff80;
  414. out;
  415. /* address gap */
  416. return RCODE_ADDRESS_ERROR;
  417. case CSR_BUSY_TIMEOUT:
  418. /* not yet implemented */
  419. return RCODE_ADDRESS_ERROR;
  420. case CSR_BUS_MANAGER_ID:
  421. case CSR_BANDWIDTH_AVAILABLE:
  422. case CSR_CHANNELS_AVAILABLE_HI:
  423. case CSR_CHANNELS_AVAILABLE_LO:
  424. /* these are not writable, only lockable */
  425. return RCODE_TYPE_ERROR;
  426. case CSR_BROADCAST_CHANNEL:
  427. /* only the valid bit can be written */
  428. host->csr.broadcast_channel = (host->csr.broadcast_channel & ~0x40000000)
  429. | (be32_to_cpu(*data) & 0x40000000);
  430. out;
  431. /* address gap to end - fall through */
  432. default:
  433. return RCODE_ADDRESS_ERROR;
  434. }
  435. return RCODE_COMPLETE;
  436. }
  437. #undef out
  438. static int lock_regs(struct hpsb_host *host, int nodeid, quadlet_t *store,
  439. u64 addr, quadlet_t data, quadlet_t arg, int extcode, u16 fl)
  440. {
  441. int csraddr = addr - CSR_REGISTER_BASE;
  442. unsigned long flags;
  443. quadlet_t *regptr = NULL;
  444. if (csraddr & 0x3)
  445. return RCODE_TYPE_ERROR;
  446. if (csraddr < CSR_BUS_MANAGER_ID || csraddr > CSR_CHANNELS_AVAILABLE_LO
  447. || extcode != EXTCODE_COMPARE_SWAP)
  448. goto unsupported_lockreq;
  449. data = be32_to_cpu(data);
  450. arg = be32_to_cpu(arg);
  451. /* Is somebody releasing the broadcast_channel on us? */
  452. if (csraddr == CSR_CHANNELS_AVAILABLE_HI && (data & 0x1)) {
  453. /* Note: this is may not be the right way to handle
  454. * the problem, so we should look into the proper way
  455. * eventually. */
  456. HPSB_WARN("Node [" NODE_BUS_FMT "] wants to release "
  457. "broadcast channel 31. Ignoring.",
  458. NODE_BUS_ARGS(host, nodeid));
  459. data &= ~0x1; /* keep broadcast channel allocated */
  460. }
  461. if (host->driver->hw_csr_reg) {
  462. quadlet_t old;
  463. old = host->driver->
  464. hw_csr_reg(host, (csraddr - CSR_BUS_MANAGER_ID) >> 2,
  465. data, arg);
  466. *store = cpu_to_be32(old);
  467. return RCODE_COMPLETE;
  468. }
  469. spin_lock_irqsave(&host->csr.lock, flags);
  470. switch (csraddr) {
  471. case CSR_BUS_MANAGER_ID:
  472. regptr = &host->csr.bus_manager_id;
  473. *store = cpu_to_be32(*regptr);
  474. if (*regptr == arg)
  475. *regptr = data;
  476. break;
  477. case CSR_BANDWIDTH_AVAILABLE:
  478. {
  479. quadlet_t bandwidth;
  480. quadlet_t old;
  481. quadlet_t new;
  482. regptr = &host->csr.bandwidth_available;
  483. old = *regptr;
  484. /* bandwidth available algorithm adapted from IEEE 1394a-2000 spec */
  485. if (arg > 0x1fff) {
  486. *store = cpu_to_be32(old); /* change nothing */
  487. break;
  488. }
  489. data &= 0x1fff;
  490. if (arg >= data) {
  491. /* allocate bandwidth */
  492. bandwidth = arg - data;
  493. if (old >= bandwidth) {
  494. new = old - bandwidth;
  495. *store = cpu_to_be32(arg);
  496. *regptr = new;
  497. } else {
  498. *store = cpu_to_be32(old);
  499. }
  500. } else {
  501. /* deallocate bandwidth */
  502. bandwidth = data - arg;
  503. if (old + bandwidth < 0x2000) {
  504. new = old + bandwidth;
  505. *store = cpu_to_be32(arg);
  506. *regptr = new;
  507. } else {
  508. *store = cpu_to_be32(old);
  509. }
  510. }
  511. break;
  512. }
  513. case CSR_CHANNELS_AVAILABLE_HI:
  514. {
  515. /* Lock algorithm for CHANNELS_AVAILABLE as recommended by 1394a-2000 */
  516. quadlet_t affected_channels = arg ^ data;
  517. regptr = &host->csr.channels_available_hi;
  518. if ((arg & affected_channels) == (*regptr & affected_channels)) {
  519. *regptr ^= affected_channels;
  520. *store = cpu_to_be32(arg);
  521. } else {
  522. *store = cpu_to_be32(*regptr);
  523. }
  524. break;
  525. }
  526. case CSR_CHANNELS_AVAILABLE_LO:
  527. {
  528. /* Lock algorithm for CHANNELS_AVAILABLE as recommended by 1394a-2000 */
  529. quadlet_t affected_channels = arg ^ data;
  530. regptr = &host->csr.channels_available_lo;
  531. if ((arg & affected_channels) == (*regptr & affected_channels)) {
  532. *regptr ^= affected_channels;
  533. *store = cpu_to_be32(arg);
  534. } else {
  535. *store = cpu_to_be32(*regptr);
  536. }
  537. break;
  538. }
  539. }
  540. spin_unlock_irqrestore(&host->csr.lock, flags);
  541. return RCODE_COMPLETE;
  542. unsupported_lockreq:
  543. switch (csraddr) {
  544. case CSR_STATE_CLEAR:
  545. case CSR_STATE_SET:
  546. case CSR_RESET_START:
  547. case CSR_NODE_IDS:
  548. case CSR_SPLIT_TIMEOUT_HI:
  549. case CSR_SPLIT_TIMEOUT_LO:
  550. case CSR_CYCLE_TIME:
  551. case CSR_BUS_TIME:
  552. case CSR_BROADCAST_CHANNEL:
  553. return RCODE_TYPE_ERROR;
  554. case CSR_BUSY_TIMEOUT:
  555. /* not yet implemented - fall through */
  556. default:
  557. return RCODE_ADDRESS_ERROR;
  558. }
  559. }
  560. static int lock64_regs(struct hpsb_host *host, int nodeid, octlet_t * store,
  561. u64 addr, octlet_t data, octlet_t arg, int extcode, u16 fl)
  562. {
  563. int csraddr = addr - CSR_REGISTER_BASE;
  564. unsigned long flags;
  565. data = be64_to_cpu(data);
  566. arg = be64_to_cpu(arg);
  567. if (csraddr & 0x3)
  568. return RCODE_TYPE_ERROR;
  569. if (csraddr != CSR_CHANNELS_AVAILABLE
  570. || extcode != EXTCODE_COMPARE_SWAP)
  571. goto unsupported_lock64req;
  572. /* Is somebody releasing the broadcast_channel on us? */
  573. if (csraddr == CSR_CHANNELS_AVAILABLE_HI && (data & 0x100000000ULL)) {
  574. /* Note: this is may not be the right way to handle
  575. * the problem, so we should look into the proper way
  576. * eventually. */
  577. HPSB_WARN("Node [" NODE_BUS_FMT "] wants to release "
  578. "broadcast channel 31. Ignoring.",
  579. NODE_BUS_ARGS(host, nodeid));
  580. data &= ~0x100000000ULL; /* keep broadcast channel allocated */
  581. }
  582. if (host->driver->hw_csr_reg) {
  583. quadlet_t data_hi, data_lo;
  584. quadlet_t arg_hi, arg_lo;
  585. quadlet_t old_hi, old_lo;
  586. data_hi = data >> 32;
  587. data_lo = data & 0xFFFFFFFF;
  588. arg_hi = arg >> 32;
  589. arg_lo = arg & 0xFFFFFFFF;
  590. old_hi = host->driver->hw_csr_reg(host, (csraddr - CSR_BUS_MANAGER_ID) >> 2,
  591. data_hi, arg_hi);
  592. old_lo = host->driver->hw_csr_reg(host, ((csraddr + 4) - CSR_BUS_MANAGER_ID) >> 2,
  593. data_lo, arg_lo);
  594. *store = cpu_to_be64(((octlet_t)old_hi << 32) | old_lo);
  595. } else {
  596. octlet_t old;
  597. octlet_t affected_channels = arg ^ data;
  598. spin_lock_irqsave(&host->csr.lock, flags);
  599. old = ((octlet_t)host->csr.channels_available_hi << 32) | host->csr.channels_available_lo;
  600. if ((arg & affected_channels) == (old & affected_channels)) {
  601. host->csr.channels_available_hi ^= (affected_channels >> 32);
  602. host->csr.channels_available_lo ^= (affected_channels & 0xffffffff);
  603. *store = cpu_to_be64(arg);
  604. } else {
  605. *store = cpu_to_be64(old);
  606. }
  607. spin_unlock_irqrestore(&host->csr.lock, flags);
  608. }
  609. /* Is somebody erroneously releasing the broadcast_channel on us? */
  610. if (host->csr.channels_available_hi & 0x1)
  611. host->csr.channels_available_hi &= ~0x1;
  612. return RCODE_COMPLETE;
  613. unsupported_lock64req:
  614. switch (csraddr) {
  615. case CSR_STATE_CLEAR:
  616. case CSR_STATE_SET:
  617. case CSR_RESET_START:
  618. case CSR_NODE_IDS:
  619. case CSR_SPLIT_TIMEOUT_HI:
  620. case CSR_SPLIT_TIMEOUT_LO:
  621. case CSR_CYCLE_TIME:
  622. case CSR_BUS_TIME:
  623. case CSR_BUS_MANAGER_ID:
  624. case CSR_BROADCAST_CHANNEL:
  625. case CSR_BUSY_TIMEOUT:
  626. case CSR_BANDWIDTH_AVAILABLE:
  627. return RCODE_TYPE_ERROR;
  628. default:
  629. return RCODE_ADDRESS_ERROR;
  630. }
  631. }
  632. static int write_fcp(struct hpsb_host *host, int nodeid, int dest,
  633. quadlet_t *data, u64 addr, size_t length, u16 flags)
  634. {
  635. int csraddr = addr - CSR_REGISTER_BASE;
  636. if (length > 512)
  637. return RCODE_TYPE_ERROR;
  638. switch (csraddr) {
  639. case CSR_FCP_COMMAND:
  640. highlevel_fcp_request(host, nodeid, 0, (u8 *)data, length);
  641. break;
  642. case CSR_FCP_RESPONSE:
  643. highlevel_fcp_request(host, nodeid, 1, (u8 *)data, length);
  644. break;
  645. default:
  646. return RCODE_TYPE_ERROR;
  647. }
  648. return RCODE_COMPLETE;
  649. }
  650. static int read_config_rom(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  651. u64 addr, size_t length, u16 fl)
  652. {
  653. u32 offset = addr - CSR1212_REGISTER_SPACE_BASE;
  654. if (csr1212_read(host->csr.rom, offset, buffer, length) == CSR1212_SUCCESS)
  655. return RCODE_COMPLETE;
  656. else
  657. return RCODE_ADDRESS_ERROR;
  658. }
  659. static u64 allocate_addr_range(u64 size, u32 alignment, void *__host)
  660. {
  661. struct hpsb_host *host = (struct hpsb_host*)__host;
  662. return hpsb_allocate_and_register_addrspace(&csr_highlevel,
  663. host,
  664. &config_rom_ops,
  665. size, alignment,
  666. CSR1212_UNITS_SPACE_BASE,
  667. CSR1212_UNITS_SPACE_END);
  668. }
  669. static void release_addr_range(u64 addr, void *__host)
  670. {
  671. struct hpsb_host *host = (struct hpsb_host*)__host;
  672. hpsb_unregister_addrspace(&csr_highlevel, host, addr);
  673. }
  674. int init_csr(void)
  675. {
  676. node_cap = csr1212_new_immediate(CSR1212_KV_ID_NODE_CAPABILITIES, 0x0083c0);
  677. if (!node_cap) {
  678. HPSB_ERR("Failed to allocate memory for Node Capabilties ConfigROM entry!");
  679. return -ENOMEM;
  680. }
  681. hpsb_register_highlevel(&csr_highlevel);
  682. return 0;
  683. }
  684. void cleanup_csr(void)
  685. {
  686. if (node_cap)
  687. csr1212_release_keyval(node_cap);
  688. hpsb_unregister_highlevel(&csr_highlevel);
  689. }