tc86c001.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Copyright (C) 2002 Toshiba Corporation
  3. * Copyright (C) 2005-2006 MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This file is licensed under the terms of the GNU General Public
  6. * License version 2. This program is licensed "as is" without any
  7. * warranty of any kind, whether express or implied.
  8. */
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <linux/ide.h>
  12. #define DRV_NAME "tc86c001"
  13. static void tc86c001_set_mode(ide_drive_t *drive, const u8 speed)
  14. {
  15. ide_hwif_t *hwif = drive->hwif;
  16. unsigned long scr_port = hwif->config_data + (drive->dn ? 0x02 : 0x00);
  17. u16 mode, scr = inw(scr_port);
  18. switch (speed) {
  19. case XFER_UDMA_4: mode = 0x00c0; break;
  20. case XFER_UDMA_3: mode = 0x00b0; break;
  21. case XFER_UDMA_2: mode = 0x00a0; break;
  22. case XFER_UDMA_1: mode = 0x0090; break;
  23. case XFER_UDMA_0: mode = 0x0080; break;
  24. case XFER_MW_DMA_2: mode = 0x0070; break;
  25. case XFER_MW_DMA_1: mode = 0x0060; break;
  26. case XFER_MW_DMA_0: mode = 0x0050; break;
  27. case XFER_PIO_4: mode = 0x0400; break;
  28. case XFER_PIO_3: mode = 0x0300; break;
  29. case XFER_PIO_2: mode = 0x0200; break;
  30. case XFER_PIO_1: mode = 0x0100; break;
  31. case XFER_PIO_0:
  32. default: mode = 0x0000; break;
  33. }
  34. scr &= (speed < XFER_MW_DMA_0) ? 0xf8ff : 0xff0f;
  35. scr |= mode;
  36. outw(scr, scr_port);
  37. }
  38. static void tc86c001_set_pio_mode(ide_drive_t *drive, const u8 pio)
  39. {
  40. tc86c001_set_mode(drive, XFER_PIO_0 + pio);
  41. }
  42. /*
  43. * HACKITY HACK
  44. *
  45. * This is a workaround for the limitation 5 of the TC86C001 IDE controller:
  46. * if a DMA transfer terminates prematurely, the controller leaves the device's
  47. * interrupt request (INTRQ) pending and does not generate a PCI interrupt (or
  48. * set the interrupt bit in the DMA status register), thus no PCI interrupt
  49. * will occur until a DMA transfer has been successfully completed.
  50. *
  51. * We work around this by initiating dummy, zero-length DMA transfer on
  52. * a DMA timeout expiration. I found no better way to do this with the current
  53. * IDE core than to temporarily replace a higher level driver's timer expiry
  54. * handler with our own backing up to that handler in case our recovery fails.
  55. */
  56. static int tc86c001_timer_expiry(ide_drive_t *drive)
  57. {
  58. ide_hwif_t *hwif = drive->hwif;
  59. ide_expiry_t *expiry = ide_get_hwifdata(hwif);
  60. u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
  61. /* Restore a higher level driver's expiry handler first. */
  62. hwif->expiry = expiry;
  63. if ((dma_stat & 5) == 1) { /* DMA active and no interrupt */
  64. unsigned long sc_base = hwif->config_data;
  65. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  66. u8 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  67. printk(KERN_WARNING "%s: DMA interrupt possibly stuck, "
  68. "attempting recovery...\n", drive->name);
  69. /* Stop DMA */
  70. outb(dma_cmd & ~0x01, hwif->dma_base + ATA_DMA_CMD);
  71. /* Setup the dummy DMA transfer */
  72. outw(0, sc_base + 0x0a); /* Sector Count */
  73. outw(0, twcr_port); /* Transfer Word Count 1 or 2 */
  74. /* Start the dummy DMA transfer */
  75. /* clear R_OR_WCTR for write */
  76. outb(0x00, hwif->dma_base + ATA_DMA_CMD);
  77. /* set START_STOPBM */
  78. outb(0x01, hwif->dma_base + ATA_DMA_CMD);
  79. /*
  80. * If an interrupt was pending, it should come thru shortly.
  81. * If not, a higher level driver's expiry handler should
  82. * eventually cause some kind of recovery from the DMA stall.
  83. */
  84. return WAIT_MIN_SLEEP;
  85. }
  86. /* Chain to the restored expiry handler if DMA wasn't active. */
  87. if (likely(expiry != NULL))
  88. return expiry(drive);
  89. /* If there was no handler, "emulate" that for ide_timer_expiry()... */
  90. return -1;
  91. }
  92. static void tc86c001_dma_start(ide_drive_t *drive)
  93. {
  94. ide_hwif_t *hwif = drive->hwif;
  95. unsigned long sc_base = hwif->config_data;
  96. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  97. unsigned long nsectors = blk_rq_sectors(hwif->rq);
  98. /*
  99. * We have to manually load the sector count and size into
  100. * the appropriate system control registers for DMA to work
  101. * with LBA48 and ATAPI devices...
  102. */
  103. outw(nsectors, sc_base + 0x0a); /* Sector Count */
  104. outw(SECTOR_SIZE / 2, twcr_port); /* Transfer Word Count 1/2 */
  105. /* Install our timeout expiry hook, saving the current handler... */
  106. ide_set_hwifdata(hwif, hwif->expiry);
  107. hwif->expiry = &tc86c001_timer_expiry;
  108. ide_dma_start(drive);
  109. }
  110. static u8 tc86c001_cable_detect(ide_hwif_t *hwif)
  111. {
  112. struct pci_dev *dev = to_pci_dev(hwif->dev);
  113. unsigned long sc_base = pci_resource_start(dev, 5);
  114. u16 scr1 = inw(sc_base + 0x00);
  115. /*
  116. * System Control 1 Register bit 13 (PDIAGN):
  117. * 0=80-pin cable, 1=40-pin cable
  118. */
  119. return (scr1 & 0x2000) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  120. }
  121. static void __devinit init_hwif_tc86c001(ide_hwif_t *hwif)
  122. {
  123. struct pci_dev *dev = to_pci_dev(hwif->dev);
  124. unsigned long sc_base = pci_resource_start(dev, 5);
  125. u16 scr1 = inw(sc_base + 0x00);
  126. /* System Control 1 Register bit 15 (Soft Reset) set */
  127. outw(scr1 | 0x8000, sc_base + 0x00);
  128. /* System Control 1 Register bit 14 (FIFO Reset) set */
  129. outw(scr1 | 0x4000, sc_base + 0x00);
  130. /* System Control 1 Register: reset clear */
  131. outw(scr1 & ~0xc000, sc_base + 0x00);
  132. /* Store the system control register base for convenience... */
  133. hwif->config_data = sc_base;
  134. if (!hwif->dma_base)
  135. return;
  136. /*
  137. * Sector Count Control Register bits 0 and 1 set:
  138. * software sets Sector Count Register for master and slave device
  139. */
  140. outw(0x0003, sc_base + 0x0c);
  141. /* Sector Count Register limit */
  142. hwif->rqsize = 0xffff;
  143. }
  144. static const struct ide_port_ops tc86c001_port_ops = {
  145. .set_pio_mode = tc86c001_set_pio_mode,
  146. .set_dma_mode = tc86c001_set_mode,
  147. .cable_detect = tc86c001_cable_detect,
  148. };
  149. static const struct ide_dma_ops tc86c001_dma_ops = {
  150. .dma_host_set = ide_dma_host_set,
  151. .dma_setup = ide_dma_setup,
  152. .dma_start = tc86c001_dma_start,
  153. .dma_end = ide_dma_end,
  154. .dma_test_irq = ide_dma_test_irq,
  155. .dma_lost_irq = ide_dma_lost_irq,
  156. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  157. .dma_sff_read_status = ide_dma_sff_read_status,
  158. };
  159. static const struct ide_port_info tc86c001_chipset __devinitdata = {
  160. .name = DRV_NAME,
  161. .init_hwif = init_hwif_tc86c001,
  162. .port_ops = &tc86c001_port_ops,
  163. .dma_ops = &tc86c001_dma_ops,
  164. .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_OFF_BOARD,
  165. .pio_mask = ATA_PIO4,
  166. .mwdma_mask = ATA_MWDMA2,
  167. .udma_mask = ATA_UDMA4,
  168. };
  169. static int __devinit tc86c001_init_one(struct pci_dev *dev,
  170. const struct pci_device_id *id)
  171. {
  172. int rc;
  173. rc = pci_enable_device(dev);
  174. if (rc)
  175. goto out;
  176. rc = pci_request_region(dev, 5, DRV_NAME);
  177. if (rc) {
  178. printk(KERN_ERR DRV_NAME ": system control regs already in use");
  179. goto out_disable;
  180. }
  181. rc = ide_pci_init_one(dev, &tc86c001_chipset, NULL);
  182. if (rc)
  183. goto out_release;
  184. goto out;
  185. out_release:
  186. pci_release_region(dev, 5);
  187. out_disable:
  188. pci_disable_device(dev);
  189. out:
  190. return rc;
  191. }
  192. static void __devexit tc86c001_remove(struct pci_dev *dev)
  193. {
  194. ide_pci_remove(dev);
  195. pci_release_region(dev, 5);
  196. pci_disable_device(dev);
  197. }
  198. static const struct pci_device_id tc86c001_pci_tbl[] = {
  199. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE), 0 },
  200. { 0, }
  201. };
  202. MODULE_DEVICE_TABLE(pci, tc86c001_pci_tbl);
  203. static struct pci_driver tc86c001_pci_driver = {
  204. .name = "TC86C001",
  205. .id_table = tc86c001_pci_tbl,
  206. .probe = tc86c001_init_one,
  207. .remove = __devexit_p(tc86c001_remove),
  208. };
  209. static int __init tc86c001_ide_init(void)
  210. {
  211. return ide_pci_register_driver(&tc86c001_pci_driver);
  212. }
  213. static void __exit tc86c001_ide_exit(void)
  214. {
  215. pci_unregister_driver(&tc86c001_pci_driver);
  216. }
  217. module_init(tc86c001_ide_init);
  218. module_exit(tc86c001_ide_exit);
  219. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  220. MODULE_DESCRIPTION("PCI driver module for TC86C001 IDE");
  221. MODULE_LICENSE("GPL");