sl82c105.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * SL82C105/Winbond 553 IDE driver
  3. *
  4. * Maintainer unknown.
  5. *
  6. * Drive tuning added from Rebel.com's kernel sources
  7. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  8. *
  9. * Merge in Russell's HW workarounds, fix various problems
  10. * with the timing registers setup.
  11. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  12. *
  13. * Copyright (C) 2006-2007,2009 MontaVista Software, Inc. <source@mvista.com>
  14. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  15. */
  16. #include <linux/types.h>
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/ide.h>
  21. #include <asm/io.h>
  22. #define DRV_NAME "sl82c105"
  23. #undef DEBUG
  24. #ifdef DEBUG
  25. #define DBG(arg) printk arg
  26. #else
  27. #define DBG(fmt,...)
  28. #endif
  29. /*
  30. * SL82C105 PCI config register 0x40 bits.
  31. */
  32. #define CTRL_IDE_IRQB (1 << 30)
  33. #define CTRL_IDE_IRQA (1 << 28)
  34. #define CTRL_LEGIRQ (1 << 11)
  35. #define CTRL_P1F16 (1 << 5)
  36. #define CTRL_P1EN (1 << 4)
  37. #define CTRL_P0F16 (1 << 1)
  38. #define CTRL_P0EN (1 << 0)
  39. /*
  40. * Convert a PIO mode and cycle time to the required on/off times
  41. * for the interface. This has protection against runaway timings.
  42. */
  43. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  44. {
  45. struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
  46. unsigned int cmd_on, cmd_off;
  47. u8 iordy = 0;
  48. cmd_on = (t->active + 29) / 30;
  49. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  50. if (cmd_on == 0)
  51. cmd_on = 1;
  52. if (cmd_off == 0)
  53. cmd_off = 1;
  54. if (ide_pio_need_iordy(drive, pio))
  55. iordy = 0x40;
  56. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  57. }
  58. /*
  59. * Configure the chipset for PIO mode.
  60. */
  61. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  62. {
  63. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  64. unsigned long timings = (unsigned long)ide_get_drivedata(drive);
  65. int reg = 0x44 + drive->dn * 4;
  66. u16 drv_ctrl;
  67. drv_ctrl = get_pio_timings(drive, pio);
  68. /*
  69. * Store the PIO timings so that we can restore them
  70. * in case DMA will be turned off...
  71. */
  72. timings &= 0xffff0000;
  73. timings |= drv_ctrl;
  74. ide_set_drivedata(drive, (void *)timings);
  75. pci_write_config_word(dev, reg, drv_ctrl);
  76. pci_read_config_word (dev, reg, &drv_ctrl);
  77. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  78. ide_xfer_verbose(pio + XFER_PIO_0),
  79. ide_pio_cycle_time(drive, pio), drv_ctrl);
  80. }
  81. /*
  82. * Configure the chipset for DMA mode.
  83. */
  84. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  85. {
  86. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  87. unsigned long timings = (unsigned long)ide_get_drivedata(drive);
  88. u16 drv_ctrl;
  89. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  90. drive->name, ide_xfer_verbose(speed)));
  91. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  92. /*
  93. * Store the DMA timings so that we can actually program
  94. * them when DMA will be turned on...
  95. */
  96. timings &= 0x0000ffff;
  97. timings |= (unsigned long)drv_ctrl << 16;
  98. ide_set_drivedata(drive, (void *)timings);
  99. }
  100. static int sl82c105_test_irq(ide_hwif_t *hwif)
  101. {
  102. struct pci_dev *dev = to_pci_dev(hwif->dev);
  103. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  104. pci_read_config_dword(dev, 0x40, &val);
  105. return (val & mask) ? 1 : 0;
  106. }
  107. /*
  108. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  109. * all DMA activity is completed. Sometimes this causes problems (eg,
  110. * when the drive wants to report an error condition).
  111. *
  112. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  113. * state machine. We need to kick this to work around various bugs.
  114. */
  115. static inline void sl82c105_reset_host(struct pci_dev *dev)
  116. {
  117. u16 val;
  118. pci_read_config_word(dev, 0x7e, &val);
  119. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  120. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  121. }
  122. /*
  123. * If we get an IRQ timeout, it might be that the DMA state machine
  124. * got confused. Fix from Todd Inglett. Details from Winbond.
  125. *
  126. * This function is called when the IDE timer expires, the drive
  127. * indicates that it is READY, and we were waiting for DMA to complete.
  128. */
  129. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  130. {
  131. ide_hwif_t *hwif = drive->hwif;
  132. struct pci_dev *dev = to_pci_dev(hwif->dev);
  133. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  134. u8 dma_cmd;
  135. printk(KERN_WARNING "sl82c105: lost IRQ, resetting host\n");
  136. /*
  137. * Check the raw interrupt from the drive.
  138. */
  139. pci_read_config_dword(dev, 0x40, &val);
  140. if (val & mask)
  141. printk(KERN_INFO "sl82c105: drive was requesting IRQ, "
  142. "but host lost it\n");
  143. /*
  144. * Was DMA enabled? If so, disable it - we're resetting the
  145. * host. The IDE layer will be handling the drive for us.
  146. */
  147. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  148. if (dma_cmd & 1) {
  149. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  150. printk(KERN_INFO "sl82c105: DMA was enabled\n");
  151. }
  152. sl82c105_reset_host(dev);
  153. }
  154. /*
  155. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  156. * Winbond recommend that the DMA state machine is reset prior to
  157. * setting the bus master DMA enable bit.
  158. *
  159. * The generic IDE core will have disabled the BMEN bit before this
  160. * function is called.
  161. */
  162. static void sl82c105_dma_start(ide_drive_t *drive)
  163. {
  164. ide_hwif_t *hwif = drive->hwif;
  165. struct pci_dev *dev = to_pci_dev(hwif->dev);
  166. int reg = 0x44 + drive->dn * 4;
  167. DBG(("%s(drive:%s)\n", __func__, drive->name));
  168. pci_write_config_word(dev, reg,
  169. (unsigned long)ide_get_drivedata(drive) >> 16);
  170. sl82c105_reset_host(dev);
  171. ide_dma_start(drive);
  172. }
  173. static void sl82c105_dma_clear(ide_drive_t *drive)
  174. {
  175. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  176. DBG(("sl82c105_dma_clear(drive:%s)\n", drive->name));
  177. sl82c105_reset_host(dev);
  178. }
  179. static int sl82c105_dma_end(ide_drive_t *drive)
  180. {
  181. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  182. int reg = 0x44 + drive->dn * 4;
  183. int ret;
  184. DBG(("%s(drive:%s)\n", __func__, drive->name));
  185. ret = ide_dma_end(drive);
  186. pci_write_config_word(dev, reg,
  187. (unsigned long)ide_get_drivedata(drive));
  188. return ret;
  189. }
  190. /*
  191. * ATA reset will clear the 16 bits mode in the control
  192. * register, we need to reprogram it
  193. */
  194. static void sl82c105_resetproc(ide_drive_t *drive)
  195. {
  196. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  197. u32 val;
  198. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  199. pci_read_config_dword(dev, 0x40, &val);
  200. val |= (CTRL_P1F16 | CTRL_P0F16);
  201. pci_write_config_dword(dev, 0x40, val);
  202. }
  203. /*
  204. * Return the revision of the Winbond bridge
  205. * which this function is part of.
  206. */
  207. static u8 sl82c105_bridge_revision(struct pci_dev *dev)
  208. {
  209. struct pci_dev *bridge;
  210. /*
  211. * The bridge should be part of the same device, but function 0.
  212. */
  213. bridge = pci_get_bus_and_slot(dev->bus->number,
  214. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  215. if (!bridge)
  216. return -1;
  217. /*
  218. * Make sure it is a Winbond 553 and is an ISA bridge.
  219. */
  220. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  221. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  222. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  223. pci_dev_put(bridge);
  224. return -1;
  225. }
  226. /*
  227. * We need to find function 0's revision, not function 1
  228. */
  229. pci_dev_put(bridge);
  230. return bridge->revision;
  231. }
  232. /*
  233. * Enable the PCI device
  234. *
  235. * --BenH: It's arch fixup code that should enable channels that
  236. * have not been enabled by firmware. I decided we can still enable
  237. * channel 0 here at least, but channel 1 has to be enabled by
  238. * firmware or arch code. We still set both to 16 bits mode.
  239. */
  240. static int init_chipset_sl82c105(struct pci_dev *dev)
  241. {
  242. u32 val;
  243. DBG(("init_chipset_sl82c105()\n"));
  244. pci_read_config_dword(dev, 0x40, &val);
  245. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  246. pci_write_config_dword(dev, 0x40, val);
  247. return 0;
  248. }
  249. static const struct ide_port_ops sl82c105_port_ops = {
  250. .set_pio_mode = sl82c105_set_pio_mode,
  251. .set_dma_mode = sl82c105_set_dma_mode,
  252. .resetproc = sl82c105_resetproc,
  253. .test_irq = sl82c105_test_irq,
  254. };
  255. static const struct ide_dma_ops sl82c105_dma_ops = {
  256. .dma_host_set = ide_dma_host_set,
  257. .dma_setup = ide_dma_setup,
  258. .dma_start = sl82c105_dma_start,
  259. .dma_end = sl82c105_dma_end,
  260. .dma_test_irq = ide_dma_test_irq,
  261. .dma_lost_irq = sl82c105_dma_lost_irq,
  262. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  263. .dma_clear = sl82c105_dma_clear,
  264. .dma_sff_read_status = ide_dma_sff_read_status,
  265. };
  266. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  267. .name = DRV_NAME,
  268. .init_chipset = init_chipset_sl82c105,
  269. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  270. .port_ops = &sl82c105_port_ops,
  271. .dma_ops = &sl82c105_dma_ops,
  272. .host_flags = IDE_HFLAG_IO_32BIT |
  273. IDE_HFLAG_UNMASK_IRQS |
  274. IDE_HFLAG_SERIALIZE_DMA |
  275. IDE_HFLAG_NO_AUTODMA,
  276. .pio_mask = ATA_PIO5,
  277. .mwdma_mask = ATA_MWDMA2,
  278. };
  279. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  280. {
  281. struct ide_port_info d = sl82c105_chipset;
  282. u8 rev = sl82c105_bridge_revision(dev);
  283. if (rev <= 5) {
  284. /*
  285. * Never ever EVER under any circumstances enable
  286. * DMA when the bridge is this old.
  287. */
  288. printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
  289. "revision %d, BM-DMA disabled\n", rev);
  290. d.dma_ops = NULL;
  291. d.mwdma_mask = 0;
  292. d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
  293. }
  294. return ide_pci_init_one(dev, &d, NULL);
  295. }
  296. static const struct pci_device_id sl82c105_pci_tbl[] = {
  297. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  298. { 0, },
  299. };
  300. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  301. static struct pci_driver sl82c105_pci_driver = {
  302. .name = "W82C105_IDE",
  303. .id_table = sl82c105_pci_tbl,
  304. .probe = sl82c105_init_one,
  305. .remove = ide_pci_remove,
  306. .suspend = ide_pci_suspend,
  307. .resume = ide_pci_resume,
  308. };
  309. static int __init sl82c105_ide_init(void)
  310. {
  311. return ide_pci_register_driver(&sl82c105_pci_driver);
  312. }
  313. static void __exit sl82c105_ide_exit(void)
  314. {
  315. pci_unregister_driver(&sl82c105_pci_driver);
  316. }
  317. module_init(sl82c105_ide_init);
  318. module_exit(sl82c105_ide_exit);
  319. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  320. MODULE_LICENSE("GPL");